xref: /qemu/hw/sd/sdhci.c (revision 8b41c30525a529ee69505909908a704fc134d21b)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/hw.h"
27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
28d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
30d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
31d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
32637d23beSSai Pavan Boddu #include "sdhci-internal.h"
33d7dfca08SIgor Mitsyanko 
34d7dfca08SIgor Mitsyanko /* host controller debug messages */
35d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG
36d7dfca08SIgor Mitsyanko #define SDHC_DEBUG                        0
37d7dfca08SIgor Mitsyanko #endif
38d7dfca08SIgor Mitsyanko 
39d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \
407af0fc99SSai Pavan Boddu     do { \
417af0fc99SSai Pavan Boddu         if (SDHC_DEBUG) { \
427af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
437af0fc99SSai Pavan Boddu         } \
447af0fc99SSai Pavan Boddu     } while (0)
45d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \
467af0fc99SSai Pavan Boddu     do { \
477af0fc99SSai Pavan Boddu         if (SDHC_DEBUG > 1) { \
487af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
497af0fc99SSai Pavan Boddu         } \
507af0fc99SSai Pavan Boddu     } while (0)
51d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \
527af0fc99SSai Pavan Boddu     do { \
537af0fc99SSai Pavan Boddu         if (SDHC_DEBUG) { \
547af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \
557af0fc99SSai Pavan Boddu         } \
567af0fc99SSai Pavan Boddu     } while (0)
57d7dfca08SIgor Mitsyanko 
5840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
5940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
6040bbc194SPeter Maydell 
61d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
62d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
63d7dfca08SIgor Mitsyanko  * If not stated otherwise:
64d7dfca08SIgor Mitsyanko  * 0 - not supported, 1 - supported, other - prohibited.
65d7dfca08SIgor Mitsyanko  */
66d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
72d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
75d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size
76d7dfca08SIgor Mitsyanko  * Possible values: 512, 1024, 2048 bytes */
77d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
78d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz
79d7dfca08SIgor Mitsyanko  * value in range 10-63 MHz, 0 - not defined */
80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
81d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
82d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */
83c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
84d7dfca08SIgor Mitsyanko 
85d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */
86d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
87d7dfca08SIgor Mitsyanko     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
88d7dfca08SIgor Mitsyanko     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
89d7dfca08SIgor Mitsyanko     SDHC_CAPAB_TOUNIT > 1
90d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only!
91d7dfca08SIgor Mitsyanko #endif
92d7dfca08SIgor Mitsyanko 
93d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
94d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul
95d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
96d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul
97d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
98d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul
99d7dfca08SIgor Mitsyanko #else
100d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only!
101d7dfca08SIgor Mitsyanko #endif
102d7dfca08SIgor Mitsyanko 
103d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
104d7dfca08SIgor Mitsyanko     SDHC_CAPAB_BASECLKFREQ > 63
105d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only!
106d7dfca08SIgor Mitsyanko #endif
107d7dfca08SIgor Mitsyanko 
108d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63
109d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only!
110d7dfca08SIgor Mitsyanko #endif
111d7dfca08SIgor Mitsyanko 
112d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT                                 \
113d7dfca08SIgor Mitsyanko    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
114d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
115d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
116d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
117d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
118d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
119d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_TOCLKFREQ))
120d7dfca08SIgor Mitsyanko 
121d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
122d7dfca08SIgor Mitsyanko 
123d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
124d7dfca08SIgor Mitsyanko {
125d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
126d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
127d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
128d7dfca08SIgor Mitsyanko }
129d7dfca08SIgor Mitsyanko 
130d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
131d7dfca08SIgor Mitsyanko {
132d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
133d7dfca08SIgor Mitsyanko }
134d7dfca08SIgor Mitsyanko 
135d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
136d7dfca08SIgor Mitsyanko {
137d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
138d7dfca08SIgor Mitsyanko 
139d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
140bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
141bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
142d7dfca08SIgor Mitsyanko     } else {
143d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
144d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
145d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
146d7dfca08SIgor Mitsyanko         }
147d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
148d7dfca08SIgor Mitsyanko     }
149d7dfca08SIgor Mitsyanko }
150d7dfca08SIgor Mitsyanko 
15140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
152d7dfca08SIgor Mitsyanko {
15340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
154d7dfca08SIgor Mitsyanko     DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
155d7dfca08SIgor Mitsyanko 
156d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
157d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
158bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
159bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
160d7dfca08SIgor Mitsyanko     } else {
161d7dfca08SIgor Mitsyanko         if (level) {
162d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
163d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
164d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
165d7dfca08SIgor Mitsyanko             }
166d7dfca08SIgor Mitsyanko         } else {
167d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
168d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
169d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
170d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
171d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
172d7dfca08SIgor Mitsyanko             }
173d7dfca08SIgor Mitsyanko         }
174d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
175d7dfca08SIgor Mitsyanko     }
176d7dfca08SIgor Mitsyanko }
177d7dfca08SIgor Mitsyanko 
17840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
179d7dfca08SIgor Mitsyanko {
18040bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
181d7dfca08SIgor Mitsyanko 
182d7dfca08SIgor Mitsyanko     if (level) {
183d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
184d7dfca08SIgor Mitsyanko     } else {
185d7dfca08SIgor Mitsyanko         /* Write enabled */
186d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
187d7dfca08SIgor Mitsyanko     }
188d7dfca08SIgor Mitsyanko }
189d7dfca08SIgor Mitsyanko 
190d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
191d7dfca08SIgor Mitsyanko {
19240bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
19340bbc194SPeter Maydell 
194bc72ad67SAlex Bligh     timer_del(s->insert_timer);
195bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
196d7dfca08SIgor Mitsyanko     /* Set all registers to 0. Capabilities registers are not cleared
197d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
198d7dfca08SIgor Mitsyanko      * initialization */
199d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
200d7dfca08SIgor Mitsyanko 
20140bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
20240bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
20340bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
20440bbc194SPeter Maydell 
205d7dfca08SIgor Mitsyanko     s->data_count = 0;
206d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
2070a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
208d7dfca08SIgor Mitsyanko }
209d7dfca08SIgor Mitsyanko 
210*8b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
211*8b41c305SPeter Maydell {
212*8b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
213*8b41c305SPeter Maydell      * commanded via device register apart from handling of the
214*8b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
215*8b41c305SPeter Maydell      */
216*8b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
217*8b41c305SPeter Maydell 
218*8b41c305SPeter Maydell     sdhci_reset(s);
219*8b41c305SPeter Maydell 
220*8b41c305SPeter Maydell     if (s->pending_insert_quirk) {
221*8b41c305SPeter Maydell         s->pending_insert_state = true;
222*8b41c305SPeter Maydell     }
223*8b41c305SPeter Maydell }
224*8b41c305SPeter Maydell 
225d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
226d7dfca08SIgor Mitsyanko 
227d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
228d7dfca08SIgor Mitsyanko {
229d7dfca08SIgor Mitsyanko     SDRequest request;
230d7dfca08SIgor Mitsyanko     uint8_t response[16];
231d7dfca08SIgor Mitsyanko     int rlen;
232d7dfca08SIgor Mitsyanko 
233d7dfca08SIgor Mitsyanko     s->errintsts = 0;
234d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
235d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
236d7dfca08SIgor Mitsyanko     request.arg = s->argument;
237d7dfca08SIgor Mitsyanko     DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
23840bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
239d7dfca08SIgor Mitsyanko 
240d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
241d7dfca08SIgor Mitsyanko         if (rlen == 4) {
242d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
243d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
244d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
245d7dfca08SIgor Mitsyanko             DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
246d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
247d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
248d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
249d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
250d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
251d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
252d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
253d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
254d7dfca08SIgor Mitsyanko                             response[2];
255d7dfca08SIgor Mitsyanko             DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
256d7dfca08SIgor Mitsyanko                   "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
257d7dfca08SIgor Mitsyanko                   s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
258d7dfca08SIgor Mitsyanko         } else {
259d7dfca08SIgor Mitsyanko             ERRPRINT("Timeout waiting for command response\n");
260d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
261d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
262d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
263d7dfca08SIgor Mitsyanko             }
264d7dfca08SIgor Mitsyanko         }
265d7dfca08SIgor Mitsyanko 
266d7dfca08SIgor Mitsyanko         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
267d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
268d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
269d7dfca08SIgor Mitsyanko         }
270d7dfca08SIgor Mitsyanko     }
271d7dfca08SIgor Mitsyanko 
272d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
273d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
274d7dfca08SIgor Mitsyanko     }
275d7dfca08SIgor Mitsyanko 
276d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
277d7dfca08SIgor Mitsyanko 
278d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
279656f416cSPeter Crosthwaite         s->data_count = 0;
280d368ba43SKevin O'Connor         sdhci_data_transfer(s);
281d7dfca08SIgor Mitsyanko     }
282d7dfca08SIgor Mitsyanko }
283d7dfca08SIgor Mitsyanko 
284d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
285d7dfca08SIgor Mitsyanko {
286d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
287d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
288d7dfca08SIgor Mitsyanko         SDRequest request;
289d7dfca08SIgor Mitsyanko         uint8_t response[16];
290d7dfca08SIgor Mitsyanko 
291d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
292d7dfca08SIgor Mitsyanko         request.arg = 0;
293d7dfca08SIgor Mitsyanko         DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
29440bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
295d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
296d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
297d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
298d7dfca08SIgor Mitsyanko     }
299d7dfca08SIgor Mitsyanko 
300d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
301d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
302d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
303d7dfca08SIgor Mitsyanko 
304d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
305d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
306d7dfca08SIgor Mitsyanko     }
307d7dfca08SIgor Mitsyanko 
308d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
309d7dfca08SIgor Mitsyanko }
310d7dfca08SIgor Mitsyanko 
311d7dfca08SIgor Mitsyanko /*
312d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
313d7dfca08SIgor Mitsyanko  */
314d7dfca08SIgor Mitsyanko 
315d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
316d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
317d7dfca08SIgor Mitsyanko {
318d7dfca08SIgor Mitsyanko     int index = 0;
319d7dfca08SIgor Mitsyanko 
320d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
321d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
322d7dfca08SIgor Mitsyanko         return;
323d7dfca08SIgor Mitsyanko     }
324d7dfca08SIgor Mitsyanko 
325d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
32640bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
327d7dfca08SIgor Mitsyanko     }
328d7dfca08SIgor Mitsyanko 
329d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
330d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
331d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
332d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
333d7dfca08SIgor Mitsyanko     }
334d7dfca08SIgor Mitsyanko 
335d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
336d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
337d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
338d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
339d7dfca08SIgor Mitsyanko     }
340d7dfca08SIgor Mitsyanko 
341d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
342d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
343d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
344d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
345d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
346d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
347d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
348d7dfca08SIgor Mitsyanko         }
349d7dfca08SIgor Mitsyanko     }
350d7dfca08SIgor Mitsyanko 
351d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
352d7dfca08SIgor Mitsyanko }
353d7dfca08SIgor Mitsyanko 
354d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
355d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
356d7dfca08SIgor Mitsyanko {
357d7dfca08SIgor Mitsyanko     uint32_t value = 0;
358d7dfca08SIgor Mitsyanko     int i;
359d7dfca08SIgor Mitsyanko 
360d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
361d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
362d7dfca08SIgor Mitsyanko         ERRPRINT("Trying to read from empty buffer\n");
363d7dfca08SIgor Mitsyanko         return 0;
364d7dfca08SIgor Mitsyanko     }
365d7dfca08SIgor Mitsyanko 
366d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
367d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
368d7dfca08SIgor Mitsyanko         s->data_count++;
369d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
370d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
371d7dfca08SIgor Mitsyanko             DPRINT_L2("All %u bytes of data have been read from input buffer\n",
372d7dfca08SIgor Mitsyanko                     s->data_count);
373d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
374d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
375d7dfca08SIgor Mitsyanko 
376d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
377d7dfca08SIgor Mitsyanko                 s->blkcnt--;
378d7dfca08SIgor Mitsyanko             }
379d7dfca08SIgor Mitsyanko 
380d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
381d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
382d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
383d7dfca08SIgor Mitsyanko                  /* stop at gap request */
384d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
385d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
386d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
387d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
388d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
389d7dfca08SIgor Mitsyanko             }
390d7dfca08SIgor Mitsyanko             break;
391d7dfca08SIgor Mitsyanko         }
392d7dfca08SIgor Mitsyanko     }
393d7dfca08SIgor Mitsyanko 
394d7dfca08SIgor Mitsyanko     return value;
395d7dfca08SIgor Mitsyanko }
396d7dfca08SIgor Mitsyanko 
397d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
398d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
399d7dfca08SIgor Mitsyanko {
400d7dfca08SIgor Mitsyanko     int index = 0;
401d7dfca08SIgor Mitsyanko 
402d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
403d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
404d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
405d7dfca08SIgor Mitsyanko         }
406d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
407d7dfca08SIgor Mitsyanko         return;
408d7dfca08SIgor Mitsyanko     }
409d7dfca08SIgor Mitsyanko 
410d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
411d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
412d7dfca08SIgor Mitsyanko             return;
413d7dfca08SIgor Mitsyanko         } else {
414d7dfca08SIgor Mitsyanko             s->blkcnt--;
415d7dfca08SIgor Mitsyanko         }
416d7dfca08SIgor Mitsyanko     }
417d7dfca08SIgor Mitsyanko 
418d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
41940bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
420d7dfca08SIgor Mitsyanko     }
421d7dfca08SIgor Mitsyanko 
422d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
423d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
424d7dfca08SIgor Mitsyanko 
425d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
426d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
427d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
428d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
429d368ba43SKevin O'Connor         sdhci_end_transfer(s);
430dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
431dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
432d7dfca08SIgor Mitsyanko     }
433d7dfca08SIgor Mitsyanko 
434d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
435d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
436d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
437d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
438d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
439d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
440d7dfca08SIgor Mitsyanko         }
441d368ba43SKevin O'Connor         sdhci_end_transfer(s);
442d7dfca08SIgor Mitsyanko     }
443d7dfca08SIgor Mitsyanko 
444d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
445d7dfca08SIgor Mitsyanko }
446d7dfca08SIgor Mitsyanko 
447d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
448d7dfca08SIgor Mitsyanko  * register */
449d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
450d7dfca08SIgor Mitsyanko {
451d7dfca08SIgor Mitsyanko     unsigned i;
452d7dfca08SIgor Mitsyanko 
453d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
454d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
455d7dfca08SIgor Mitsyanko         ERRPRINT("Can't write to data buffer: buffer full\n");
456d7dfca08SIgor Mitsyanko         return;
457d7dfca08SIgor Mitsyanko     }
458d7dfca08SIgor Mitsyanko 
459d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
460d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
461d7dfca08SIgor Mitsyanko         s->data_count++;
462d7dfca08SIgor Mitsyanko         value >>= 8;
463d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
464d7dfca08SIgor Mitsyanko             DPRINT_L2("write buffer filled with %u bytes of data\n",
465d7dfca08SIgor Mitsyanko                     s->data_count);
466d7dfca08SIgor Mitsyanko             s->data_count = 0;
467d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
468d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
469d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
470d7dfca08SIgor Mitsyanko             }
471d7dfca08SIgor Mitsyanko         }
472d7dfca08SIgor Mitsyanko     }
473d7dfca08SIgor Mitsyanko }
474d7dfca08SIgor Mitsyanko 
475d7dfca08SIgor Mitsyanko /*
476d7dfca08SIgor Mitsyanko  * Single DMA data transfer
477d7dfca08SIgor Mitsyanko  */
478d7dfca08SIgor Mitsyanko 
479d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
480d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
481d7dfca08SIgor Mitsyanko {
482d7dfca08SIgor Mitsyanko     bool page_aligned = false;
483d7dfca08SIgor Mitsyanko     unsigned int n, begin;
484d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
485d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
486d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
487d7dfca08SIgor Mitsyanko 
488d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
489d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
490d7dfca08SIgor Mitsyanko      * allow them to work properly */
491d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
492d7dfca08SIgor Mitsyanko         page_aligned = true;
493d7dfca08SIgor Mitsyanko     }
494d7dfca08SIgor Mitsyanko 
495d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
496d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
497d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
498d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
499d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
500d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
50140bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
502d7dfca08SIgor Mitsyanko                 }
503d7dfca08SIgor Mitsyanko             }
504d7dfca08SIgor Mitsyanko             begin = s->data_count;
505d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
506d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
507d7dfca08SIgor Mitsyanko                 boundary_count = 0;
508d7dfca08SIgor Mitsyanko              } else {
509d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
510d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
511d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
512d7dfca08SIgor Mitsyanko                     s->blkcnt--;
513d7dfca08SIgor Mitsyanko                 }
514d7dfca08SIgor Mitsyanko             }
515df32fd1cSPaolo Bonzini             dma_memory_write(&address_space_memory, s->sdmasysad,
516d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
517d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
518d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
519d7dfca08SIgor Mitsyanko                 s->data_count = 0;
520d7dfca08SIgor Mitsyanko             }
521d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
522d7dfca08SIgor Mitsyanko                 break;
523d7dfca08SIgor Mitsyanko             }
524d7dfca08SIgor Mitsyanko         }
525d7dfca08SIgor Mitsyanko     } else {
526d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
527d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
528d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
529d7dfca08SIgor Mitsyanko             begin = s->data_count;
530d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
531d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
532d7dfca08SIgor Mitsyanko                 boundary_count = 0;
533d7dfca08SIgor Mitsyanko              } else {
534d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
535d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
536d7dfca08SIgor Mitsyanko             }
537df32fd1cSPaolo Bonzini             dma_memory_read(&address_space_memory, s->sdmasysad,
538d7dfca08SIgor Mitsyanko                             &s->fifo_buffer[begin], s->data_count);
539d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
540d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
541d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
54240bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
543d7dfca08SIgor Mitsyanko                 }
544d7dfca08SIgor Mitsyanko                 s->data_count = 0;
545d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
546d7dfca08SIgor Mitsyanko                     s->blkcnt--;
547d7dfca08SIgor Mitsyanko                 }
548d7dfca08SIgor Mitsyanko             }
549d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
550d7dfca08SIgor Mitsyanko                 break;
551d7dfca08SIgor Mitsyanko             }
552d7dfca08SIgor Mitsyanko         }
553d7dfca08SIgor Mitsyanko     }
554d7dfca08SIgor Mitsyanko 
555d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
556d368ba43SKevin O'Connor         sdhci_end_transfer(s);
557d7dfca08SIgor Mitsyanko     } else {
558d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
559d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
560d7dfca08SIgor Mitsyanko         }
561d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
562d7dfca08SIgor Mitsyanko     }
563d7dfca08SIgor Mitsyanko }
564d7dfca08SIgor Mitsyanko 
565d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
566d7dfca08SIgor Mitsyanko 
567d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
568d7dfca08SIgor Mitsyanko {
569d7dfca08SIgor Mitsyanko     int n;
570d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
571d7dfca08SIgor Mitsyanko 
572d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
573d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
57440bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
575d7dfca08SIgor Mitsyanko         }
576df32fd1cSPaolo Bonzini         dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
577d7dfca08SIgor Mitsyanko                          datacnt);
578d7dfca08SIgor Mitsyanko     } else {
579df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
580d7dfca08SIgor Mitsyanko                         datacnt);
581d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
58240bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
583d7dfca08SIgor Mitsyanko         }
584d7dfca08SIgor Mitsyanko     }
585d7dfca08SIgor Mitsyanko 
586d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
587d7dfca08SIgor Mitsyanko         s->blkcnt--;
588d7dfca08SIgor Mitsyanko     }
589d7dfca08SIgor Mitsyanko 
590d368ba43SKevin O'Connor     sdhci_end_transfer(s);
591d7dfca08SIgor Mitsyanko }
592d7dfca08SIgor Mitsyanko 
593d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
594d7dfca08SIgor Mitsyanko     hwaddr addr;
595d7dfca08SIgor Mitsyanko     uint16_t length;
596d7dfca08SIgor Mitsyanko     uint8_t attr;
597d7dfca08SIgor Mitsyanko     uint8_t incr;
598d7dfca08SIgor Mitsyanko } ADMADescr;
599d7dfca08SIgor Mitsyanko 
600d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
601d7dfca08SIgor Mitsyanko {
602d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
603d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
604d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
605d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
606d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
607df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
608d7dfca08SIgor Mitsyanko                         sizeof(adma2));
609d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
610d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
611d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
612d7dfca08SIgor Mitsyanko          */
613d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
614d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
615d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
616d7dfca08SIgor Mitsyanko         dscr->incr = 8;
617d7dfca08SIgor Mitsyanko         break;
618d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
619df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
620d7dfca08SIgor Mitsyanko                         sizeof(adma1));
621d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
622d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
623d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
624d7dfca08SIgor Mitsyanko         dscr->incr = 4;
625d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
626d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
627d7dfca08SIgor Mitsyanko         } else {
628d7dfca08SIgor Mitsyanko             dscr->length = 4096;
629d7dfca08SIgor Mitsyanko         }
630d7dfca08SIgor Mitsyanko         break;
631d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
632df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr,
633d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
634df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 2,
635d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
636d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
637df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 4,
638d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
639d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
640d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
641d7dfca08SIgor Mitsyanko         dscr->incr = 12;
642d7dfca08SIgor Mitsyanko         break;
643d7dfca08SIgor Mitsyanko     }
644d7dfca08SIgor Mitsyanko }
645d7dfca08SIgor Mitsyanko 
646d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
647d7dfca08SIgor Mitsyanko 
648d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
649d7dfca08SIgor Mitsyanko {
650d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
651d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
652d7dfca08SIgor Mitsyanko     ADMADescr dscr;
653d7dfca08SIgor Mitsyanko     int i;
654d7dfca08SIgor Mitsyanko 
655d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
656d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
657d7dfca08SIgor Mitsyanko 
658d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
659d7dfca08SIgor Mitsyanko         DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
660d7dfca08SIgor Mitsyanko                 dscr.addr, dscr.length, dscr.attr);
661d7dfca08SIgor Mitsyanko 
662d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
663d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
664d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
665d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
666d7dfca08SIgor Mitsyanko 
667d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
668d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
669d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
670d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
671d7dfca08SIgor Mitsyanko             }
672d7dfca08SIgor Mitsyanko 
673d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
674d7dfca08SIgor Mitsyanko             return;
675d7dfca08SIgor Mitsyanko         }
676d7dfca08SIgor Mitsyanko 
677d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
678d7dfca08SIgor Mitsyanko 
679d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
680d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
681d7dfca08SIgor Mitsyanko 
682d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
683d7dfca08SIgor Mitsyanko                 while (length) {
684d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
685d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
68640bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
687d7dfca08SIgor Mitsyanko                         }
688d7dfca08SIgor Mitsyanko                     }
689d7dfca08SIgor Mitsyanko                     begin = s->data_count;
690d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
691d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
692d7dfca08SIgor Mitsyanko                         length = 0;
693d7dfca08SIgor Mitsyanko                      } else {
694d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
695d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
696d7dfca08SIgor Mitsyanko                     }
697df32fd1cSPaolo Bonzini                     dma_memory_write(&address_space_memory, dscr.addr,
698d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
699d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
700d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
701d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
702d7dfca08SIgor Mitsyanko                         s->data_count = 0;
703d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
704d7dfca08SIgor Mitsyanko                             s->blkcnt--;
705d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
706d7dfca08SIgor Mitsyanko                                 break;
707d7dfca08SIgor Mitsyanko                             }
708d7dfca08SIgor Mitsyanko                         }
709d7dfca08SIgor Mitsyanko                     }
710d7dfca08SIgor Mitsyanko                 }
711d7dfca08SIgor Mitsyanko             } else {
712d7dfca08SIgor Mitsyanko                 while (length) {
713d7dfca08SIgor Mitsyanko                     begin = s->data_count;
714d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
715d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
716d7dfca08SIgor Mitsyanko                         length = 0;
717d7dfca08SIgor Mitsyanko                      } else {
718d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
719d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
720d7dfca08SIgor Mitsyanko                     }
721df32fd1cSPaolo Bonzini                     dma_memory_read(&address_space_memory, dscr.addr,
7229db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7239db11cefSPeter Crosthwaite                                     s->data_count - begin);
724d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
725d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
726d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
72740bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
728d7dfca08SIgor Mitsyanko                         }
729d7dfca08SIgor Mitsyanko                         s->data_count = 0;
730d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
731d7dfca08SIgor Mitsyanko                             s->blkcnt--;
732d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
733d7dfca08SIgor Mitsyanko                                 break;
734d7dfca08SIgor Mitsyanko                             }
735d7dfca08SIgor Mitsyanko                         }
736d7dfca08SIgor Mitsyanko                     }
737d7dfca08SIgor Mitsyanko                 }
738d7dfca08SIgor Mitsyanko             }
739d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
740d7dfca08SIgor Mitsyanko             break;
741d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
742d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
743be9c5ddeSSai Pavan Boddu             DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n",
744be9c5ddeSSai Pavan Boddu                       s->admasysaddr);
745d7dfca08SIgor Mitsyanko             break;
746d7dfca08SIgor Mitsyanko         default:
747d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
748d7dfca08SIgor Mitsyanko             break;
749d7dfca08SIgor Mitsyanko         }
750d7dfca08SIgor Mitsyanko 
7511d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
752be9c5ddeSSai Pavan Boddu             DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n",
753be9c5ddeSSai Pavan Boddu                       s->admasysaddr);
7541d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7551d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7561d32c26fSPeter Crosthwaite             }
7571d32c26fSPeter Crosthwaite 
7581d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7591d32c26fSPeter Crosthwaite         }
7601d32c26fSPeter Crosthwaite 
761d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
762d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
763d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
764d7dfca08SIgor Mitsyanko             DPRINT_L2("ADMA transfer completed\n");
765d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
766d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
767d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
768d7dfca08SIgor Mitsyanko                 ERRPRINT("SD/MMC host ADMA length mismatch\n");
769d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
770d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
771d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
772d7dfca08SIgor Mitsyanko                     ERRPRINT("Set ADMA error flag\n");
773d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
774d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
775d7dfca08SIgor Mitsyanko                 }
776d7dfca08SIgor Mitsyanko 
777d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
778d7dfca08SIgor Mitsyanko             }
779d368ba43SKevin O'Connor             sdhci_end_transfer(s);
780d7dfca08SIgor Mitsyanko             return;
781d7dfca08SIgor Mitsyanko         }
782d7dfca08SIgor Mitsyanko 
783d7dfca08SIgor Mitsyanko     }
784d7dfca08SIgor Mitsyanko 
785085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
786bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
787bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
788d7dfca08SIgor Mitsyanko }
789d7dfca08SIgor Mitsyanko 
790d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
791d7dfca08SIgor Mitsyanko 
792d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
793d7dfca08SIgor Mitsyanko {
794d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
795d7dfca08SIgor Mitsyanko 
796d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
797d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
798d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
799d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) &&
800d7dfca08SIgor Mitsyanko                     (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
801d7dfca08SIgor Mitsyanko                 break;
802d7dfca08SIgor Mitsyanko             }
803d7dfca08SIgor Mitsyanko 
804d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
805d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
806d7dfca08SIgor Mitsyanko             } else {
807d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
808d7dfca08SIgor Mitsyanko             }
809d7dfca08SIgor Mitsyanko 
810d7dfca08SIgor Mitsyanko             break;
811d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
812d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
813d7dfca08SIgor Mitsyanko                 ERRPRINT("ADMA1 not supported\n");
814d7dfca08SIgor Mitsyanko                 break;
815d7dfca08SIgor Mitsyanko             }
816d7dfca08SIgor Mitsyanko 
817d368ba43SKevin O'Connor             sdhci_do_adma(s);
818d7dfca08SIgor Mitsyanko             break;
819d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
820d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
821d7dfca08SIgor Mitsyanko                 ERRPRINT("ADMA2 not supported\n");
822d7dfca08SIgor Mitsyanko                 break;
823d7dfca08SIgor Mitsyanko             }
824d7dfca08SIgor Mitsyanko 
825d368ba43SKevin O'Connor             sdhci_do_adma(s);
826d7dfca08SIgor Mitsyanko             break;
827d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
828d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
829d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
830d7dfca08SIgor Mitsyanko                 ERRPRINT("64 bit ADMA not supported\n");
831d7dfca08SIgor Mitsyanko                 break;
832d7dfca08SIgor Mitsyanko             }
833d7dfca08SIgor Mitsyanko 
834d368ba43SKevin O'Connor             sdhci_do_adma(s);
835d7dfca08SIgor Mitsyanko             break;
836d7dfca08SIgor Mitsyanko         default:
837d7dfca08SIgor Mitsyanko             ERRPRINT("Unsupported DMA type\n");
838d7dfca08SIgor Mitsyanko             break;
839d7dfca08SIgor Mitsyanko         }
840d7dfca08SIgor Mitsyanko     } else {
84140bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
842d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
843d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
844d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
845d7dfca08SIgor Mitsyanko         } else {
846d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
847d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
848d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
849d7dfca08SIgor Mitsyanko         }
850d7dfca08SIgor Mitsyanko     }
851d7dfca08SIgor Mitsyanko }
852d7dfca08SIgor Mitsyanko 
853d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
854d7dfca08SIgor Mitsyanko {
8556890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
856d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
857d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
858d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
859d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
860d7dfca08SIgor Mitsyanko         return false;
861d7dfca08SIgor Mitsyanko     }
862d7dfca08SIgor Mitsyanko 
863d7dfca08SIgor Mitsyanko     return true;
864d7dfca08SIgor Mitsyanko }
865d7dfca08SIgor Mitsyanko 
866d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
867d7dfca08SIgor Mitsyanko  * continuous manner */
868d7dfca08SIgor Mitsyanko static inline bool
869d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
870d7dfca08SIgor Mitsyanko {
871d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
872d7dfca08SIgor Mitsyanko         ERRPRINT("Non-sequential access to Buffer Data Port register"
873d7dfca08SIgor Mitsyanko                 "is prohibited\n");
874d7dfca08SIgor Mitsyanko         return false;
875d7dfca08SIgor Mitsyanko     }
876d7dfca08SIgor Mitsyanko     return true;
877d7dfca08SIgor Mitsyanko }
878d7dfca08SIgor Mitsyanko 
879d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
880d7dfca08SIgor Mitsyanko {
881d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
882d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
883d7dfca08SIgor Mitsyanko 
884d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
885d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
886d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
887d7dfca08SIgor Mitsyanko         break;
888d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
889d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
890d7dfca08SIgor Mitsyanko         break;
891d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
892d7dfca08SIgor Mitsyanko         ret = s->argument;
893d7dfca08SIgor Mitsyanko         break;
894d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
895d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
896d7dfca08SIgor Mitsyanko         break;
897d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
898d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
899d7dfca08SIgor Mitsyanko         break;
900d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
901d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
902d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
903d368ba43SKevin O'Connor             DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset,
904677ff2aeSPeter Crosthwaite                       ret, ret);
905d7dfca08SIgor Mitsyanko             return ret;
906d7dfca08SIgor Mitsyanko         }
907d7dfca08SIgor Mitsyanko         break;
908d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
909d7dfca08SIgor Mitsyanko         ret = s->prnsts;
910d7dfca08SIgor Mitsyanko         break;
911d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
912d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
913d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
914d7dfca08SIgor Mitsyanko         break;
915d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
916d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
917d7dfca08SIgor Mitsyanko         break;
918d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
919d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
920d7dfca08SIgor Mitsyanko         break;
921d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
922d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
923d7dfca08SIgor Mitsyanko         break;
924d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
925d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
926d7dfca08SIgor Mitsyanko         break;
927d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
928d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
929d7dfca08SIgor Mitsyanko         break;
930d7dfca08SIgor Mitsyanko     case SDHC_CAPAREG:
931d7dfca08SIgor Mitsyanko         ret = s->capareg;
932d7dfca08SIgor Mitsyanko         break;
933d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
934d7dfca08SIgor Mitsyanko         ret = s->maxcurr;
935d7dfca08SIgor Mitsyanko         break;
936d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
937d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
938d7dfca08SIgor Mitsyanko         break;
939d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
940d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
941d7dfca08SIgor Mitsyanko         break;
942d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
943d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
944d7dfca08SIgor Mitsyanko         break;
945d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
946d7dfca08SIgor Mitsyanko         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
947d7dfca08SIgor Mitsyanko         break;
948d7dfca08SIgor Mitsyanko     default:
949d368ba43SKevin O'Connor         ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset);
950d7dfca08SIgor Mitsyanko         break;
951d7dfca08SIgor Mitsyanko     }
952d7dfca08SIgor Mitsyanko 
953d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
954d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
955d368ba43SKevin O'Connor     DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret);
956d7dfca08SIgor Mitsyanko     return ret;
957d7dfca08SIgor Mitsyanko }
958d7dfca08SIgor Mitsyanko 
959d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
960d7dfca08SIgor Mitsyanko {
961d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
962d7dfca08SIgor Mitsyanko         return;
963d7dfca08SIgor Mitsyanko     }
964d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
965d7dfca08SIgor Mitsyanko 
966d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
967d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
968d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
969d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
970d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
971d7dfca08SIgor Mitsyanko         } else {
972d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
973d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
974d7dfca08SIgor Mitsyanko         }
975d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
976d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
977d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
978d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
979d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
980d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
981d7dfca08SIgor Mitsyanko         }
982d7dfca08SIgor Mitsyanko     }
983d7dfca08SIgor Mitsyanko }
984d7dfca08SIgor Mitsyanko 
985d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
986d7dfca08SIgor Mitsyanko {
987d7dfca08SIgor Mitsyanko     switch (value) {
988d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
989d368ba43SKevin O'Connor         sdhci_reset(s);
990d7dfca08SIgor Mitsyanko         break;
991d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
992d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
993d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
994d7dfca08SIgor Mitsyanko         break;
995d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
996d7dfca08SIgor Mitsyanko         s->data_count = 0;
997d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
998d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
999d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1000d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1001d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1002d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1003d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1004d7dfca08SIgor Mitsyanko         break;
1005d7dfca08SIgor Mitsyanko     }
1006d7dfca08SIgor Mitsyanko }
1007d7dfca08SIgor Mitsyanko 
1008d7dfca08SIgor Mitsyanko static void
1009d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1010d7dfca08SIgor Mitsyanko {
1011d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
1012d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
1013d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1014d368ba43SKevin O'Connor     uint32_t value = val;
1015d7dfca08SIgor Mitsyanko     value <<= shift;
1016d7dfca08SIgor Mitsyanko 
1017d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
1018d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
1019d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
1020d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
1021d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
1022d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1023d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1024d368ba43SKevin O'Connor             sdhci_sdma_transfer_multi_blocks(s);
1025d7dfca08SIgor Mitsyanko         }
1026d7dfca08SIgor Mitsyanko         break;
1027d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1028d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1029d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1030d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1031d7dfca08SIgor Mitsyanko         }
10329201bb9aSAlistair Francis 
10339201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10349201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10359201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10369201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10379201bb9aSAlistair Francis                           s->buf_maxsz);
10389201bb9aSAlistair Francis 
10399201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10409201bb9aSAlistair Francis         }
10419201bb9aSAlistair Francis 
1042d7dfca08SIgor Mitsyanko         break;
1043d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1044d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1045d7dfca08SIgor Mitsyanko         break;
1046d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1047d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1048d7dfca08SIgor Mitsyanko          * capabilities register */
1049d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1050d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1051d7dfca08SIgor Mitsyanko         }
1052d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->trnmod, mask, value);
1053d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1054d7dfca08SIgor Mitsyanko 
1055d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1056d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1057d7dfca08SIgor Mitsyanko             break;
1058d7dfca08SIgor Mitsyanko         }
1059d7dfca08SIgor Mitsyanko 
1060d368ba43SKevin O'Connor         sdhci_send_command(s);
1061d7dfca08SIgor Mitsyanko         break;
1062d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1063d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1064d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1065d7dfca08SIgor Mitsyanko         }
1066d7dfca08SIgor Mitsyanko         break;
1067d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1068d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1069d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1070d7dfca08SIgor Mitsyanko         }
1071d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1072d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1073d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1074d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1075d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1076d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1077d7dfca08SIgor Mitsyanko         }
1078d7dfca08SIgor Mitsyanko         break;
1079d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1080d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1081d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1082d7dfca08SIgor Mitsyanko         }
1083d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1084d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1085d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1086d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1087d7dfca08SIgor Mitsyanko         } else {
1088d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1089d7dfca08SIgor Mitsyanko         }
1090d7dfca08SIgor Mitsyanko         break;
1091d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1092d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1093d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1094d7dfca08SIgor Mitsyanko         }
1095d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1096d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1097d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1098d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1099d7dfca08SIgor Mitsyanko         } else {
1100d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1101d7dfca08SIgor Mitsyanko         }
1102d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1103d7dfca08SIgor Mitsyanko         break;
1104d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1105d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1106d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1107d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1108d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1109d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1110d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1111d7dfca08SIgor Mitsyanko         } else {
1112d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1113d7dfca08SIgor Mitsyanko         }
11140a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
11150a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
11160a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
11170a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
11180a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
11190a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
11200a7ac9f9SAndrew Baumann         }
1121d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1122d7dfca08SIgor Mitsyanko         break;
1123d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1124d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1125d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1126d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1127d7dfca08SIgor Mitsyanko         break;
1128d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1129d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1130d7dfca08SIgor Mitsyanko         break;
1131d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1132d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1133d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1134d7dfca08SIgor Mitsyanko         break;
1135d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1136d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1137d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1138d7dfca08SIgor Mitsyanko         break;
1139d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1140d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1141d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1142d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1143d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1144d7dfca08SIgor Mitsyanko         }
1145d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1146d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1147d7dfca08SIgor Mitsyanko         }
1148d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1149d7dfca08SIgor Mitsyanko         break;
1150d7dfca08SIgor Mitsyanko     default:
1151d7dfca08SIgor Mitsyanko         ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1152d368ba43SKevin O'Connor                  size, (int)offset, value >> shift, value >> shift);
1153d7dfca08SIgor Mitsyanko         break;
1154d7dfca08SIgor Mitsyanko     }
1155d7dfca08SIgor Mitsyanko     DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1156d368ba43SKevin O'Connor               size, (int)offset, value >> shift, value >> shift);
1157d7dfca08SIgor Mitsyanko }
1158d7dfca08SIgor Mitsyanko 
1159d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1160d368ba43SKevin O'Connor     .read = sdhci_read,
1161d368ba43SKevin O'Connor     .write = sdhci_write,
1162d7dfca08SIgor Mitsyanko     .valid = {
1163d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1164d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1165d7dfca08SIgor Mitsyanko         .unaligned = false
1166d7dfca08SIgor Mitsyanko     },
1167d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1168d7dfca08SIgor Mitsyanko };
1169d7dfca08SIgor Mitsyanko 
1170d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1171d7dfca08SIgor Mitsyanko {
1172d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1173d7dfca08SIgor Mitsyanko     case 0:
1174d7dfca08SIgor Mitsyanko         return 512;
1175d7dfca08SIgor Mitsyanko     case 1:
1176d7dfca08SIgor Mitsyanko         return 1024;
1177d7dfca08SIgor Mitsyanko     case 2:
1178d7dfca08SIgor Mitsyanko         return 2048;
1179d7dfca08SIgor Mitsyanko     default:
1180d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1181d7dfca08SIgor Mitsyanko         return 0;
1182d7dfca08SIgor Mitsyanko     }
1183d7dfca08SIgor Mitsyanko }
1184d7dfca08SIgor Mitsyanko 
118540bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1186d7dfca08SIgor Mitsyanko {
118740bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
118840bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1189d7dfca08SIgor Mitsyanko 
1190bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1191d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1192d7dfca08SIgor Mitsyanko }
1193d7dfca08SIgor Mitsyanko 
11947302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1195d7dfca08SIgor Mitsyanko {
1196bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1197bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1198bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1199bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1200127a4e1aSAndreas Färber     qemu_free_irq(s->eject_cb);
1201127a4e1aSAndreas Färber     qemu_free_irq(s->ro_cb);
1202d7dfca08SIgor Mitsyanko 
1203d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1204d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1205d7dfca08SIgor Mitsyanko }
1206d7dfca08SIgor Mitsyanko 
12070a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12080a7ac9f9SAndrew Baumann {
12090a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12100a7ac9f9SAndrew Baumann 
12110a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12120a7ac9f9SAndrew Baumann }
12130a7ac9f9SAndrew Baumann 
12140a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12150a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12160a7ac9f9SAndrew Baumann     .version_id = 1,
12170a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12180a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12190a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12200a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12210a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12220a7ac9f9SAndrew Baumann     },
12230a7ac9f9SAndrew Baumann };
12240a7ac9f9SAndrew Baumann 
1225d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1226d7dfca08SIgor Mitsyanko     .name = "sdhci",
1227d7dfca08SIgor Mitsyanko     .version_id = 1,
1228d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1229d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1230d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1231d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1232d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1233d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1234d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1235d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1236d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1237d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1238d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1239d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1240d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1241d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1242d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1243d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1244d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1245d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1246d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1247d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1248d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1249d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1250d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1251d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1252d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1253d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1254d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
1255d7dfca08SIgor Mitsyanko         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
1256e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1257e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1258d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12590a7ac9f9SAndrew Baumann     },
12600a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12610a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12620a7ac9f9SAndrew Baumann         NULL
12630a7ac9f9SAndrew Baumann     },
1264d7dfca08SIgor Mitsyanko };
1265d7dfca08SIgor Mitsyanko 
1266d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this
1267d7dfca08SIgor Mitsyanko  * specific host controller implementation */
12685ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1269c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1270d7dfca08SIgor Mitsyanko             SDHC_CAPAB_REG_DEFAULT),
1271c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1272d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1273d7dfca08SIgor Mitsyanko };
1274d7dfca08SIgor Mitsyanko 
12759af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1276224d10ffSKevin O'Connor {
1277224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1278224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1279224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
128040bbc194SPeter Maydell     sdhci_initfn(s);
1281224d10ffSKevin O'Connor     s->buf_maxsz = sdhci_get_fifolen(s);
1282224d10ffSKevin O'Connor     s->fifo_buffer = g_malloc0(s->buf_maxsz);
1283224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1284224d10ffSKevin O'Connor     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1285224d10ffSKevin O'Connor             SDHC_REGISTERS_MAP_SIZE);
1286224d10ffSKevin O'Connor     pci_register_bar(dev, 0, 0, &s->iomem);
1287224d10ffSKevin O'Connor }
1288224d10ffSKevin O'Connor 
1289224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1290224d10ffSKevin O'Connor {
1291224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1292224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1293224d10ffSKevin O'Connor }
1294224d10ffSKevin O'Connor 
1295224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1296224d10ffSKevin O'Connor {
1297224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1298224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1299224d10ffSKevin O'Connor 
13009af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1301224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1302224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1303224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1304224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1305224d10ffSKevin O'Connor     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1306224d10ffSKevin O'Connor     dc->vmsd = &sdhci_vmstate;
13075ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
1308*8b41c305SPeter Maydell     dc->reset = sdhci_poweron_reset;
1309224d10ffSKevin O'Connor }
1310224d10ffSKevin O'Connor 
1311224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1312224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1313224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1314224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1315224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1316224d10ffSKevin O'Connor };
1317224d10ffSKevin O'Connor 
13185ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
13195ec911c3SKevin O'Connor     DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
13205ec911c3SKevin O'Connor             SDHC_CAPAB_REG_DEFAULT),
13215ec911c3SKevin O'Connor     DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
13220a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13230a7ac9f9SAndrew Baumann                      false),
13245ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13255ec911c3SKevin O'Connor };
13265ec911c3SKevin O'Connor 
13277302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1328d7dfca08SIgor Mitsyanko {
13297302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13305ec911c3SKevin O'Connor 
133140bbc194SPeter Maydell     sdhci_initfn(s);
13327302dcd6SKevin O'Connor }
13337302dcd6SKevin O'Connor 
13347302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13357302dcd6SKevin O'Connor {
13367302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13377302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13387302dcd6SKevin O'Connor }
13397302dcd6SKevin O'Connor 
13407302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13417302dcd6SKevin O'Connor {
13427302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1343d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1344d7dfca08SIgor Mitsyanko 
1345d7dfca08SIgor Mitsyanko     s->buf_maxsz = sdhci_get_fifolen(s);
1346d7dfca08SIgor Mitsyanko     s->fifo_buffer = g_malloc0(s->buf_maxsz);
1347d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
134829776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1349d7dfca08SIgor Mitsyanko             SDHC_REGISTERS_MAP_SIZE);
1350d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1351d7dfca08SIgor Mitsyanko }
1352d7dfca08SIgor Mitsyanko 
13537302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1354d7dfca08SIgor Mitsyanko {
1355d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1356d7dfca08SIgor Mitsyanko 
1357d7dfca08SIgor Mitsyanko     dc->vmsd = &sdhci_vmstate;
13585ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
13597302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
1360*8b41c305SPeter Maydell     dc->reset = sdhci_poweron_reset;
1361d7dfca08SIgor Mitsyanko }
1362d7dfca08SIgor Mitsyanko 
13637302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
13647302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1365d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1366d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
13677302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
13687302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
13697302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1370d7dfca08SIgor Mitsyanko };
1371d7dfca08SIgor Mitsyanko 
137240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
137340bbc194SPeter Maydell {
137440bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
137540bbc194SPeter Maydell 
137640bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
137740bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
137840bbc194SPeter Maydell }
137940bbc194SPeter Maydell 
138040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
138140bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
138240bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
138340bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
138440bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
138540bbc194SPeter Maydell };
138640bbc194SPeter Maydell 
1387d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1388d7dfca08SIgor Mitsyanko {
1389224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
13907302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
139140bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1392d7dfca08SIgor Mitsyanko }
1393d7dfca08SIgor Mitsyanko 
1394d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1395