1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4598a40b3SPhilippe Mathieu-Daudé * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf 5598a40b3SPhilippe Mathieu-Daudé * 6d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 7d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 8d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 9d7dfca08SIgor Mitsyanko * 10d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 11d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 12d7dfca08SIgor Mitsyanko * 13d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 14d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 15d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 16d7dfca08SIgor Mitsyanko * option) any later version. 17d7dfca08SIgor Mitsyanko * 18d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 19d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 20d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 21d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 22d7dfca08SIgor Mitsyanko * 23d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 24d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 25d7dfca08SIgor Mitsyanko */ 26d7dfca08SIgor Mitsyanko 270430891cSPeter Maydell #include "qemu/osdep.h" 284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3332cad1ffSPhilippe Mathieu-Daudé #include "system/dma.h" 34d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 35d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 37d6454270SMarkus Armbruster #include "migration/vmstate.h" 38637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3903dd024fSPaolo Bonzini #include "qemu/log.h" 408be487d8SPhilippe Mathieu-Daudé #include "trace.h" 41db1015e9SEduardo Habkost #include "qom/object.h" 42d7dfca08SIgor Mitsyanko 4340bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 44fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */ 45fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS, 46fa34a3c5SEduardo Habkost TYPE_SDHCI_BUS) 4740bbc194SPeter Maydell 48aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 49aa164fbfSPhilippe Mathieu-Daudé 5009b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 5109b738ffSPhilippe Mathieu-Daudé { 5209b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 5309b738ffSPhilippe Mathieu-Daudé } 5409b738ffSPhilippe Mathieu-Daudé 556ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 566ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 576ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 586ff37c3dSPhilippe Mathieu-Daudé { 594d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 604d67852dSPhilippe Mathieu-Daudé return false; 614d67852dSPhilippe Mathieu-Daudé } 626ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 636ff37c3dSPhilippe Mathieu-Daudé case 0: 646ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 656ff37c3dSPhilippe Mathieu-Daudé break; 666ff37c3dSPhilippe Mathieu-Daudé default: 676ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 686ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 696ff37c3dSPhilippe Mathieu-Daudé return true; 706ff37c3dSPhilippe Mathieu-Daudé } 716ff37c3dSPhilippe Mathieu-Daudé return false; 726ff37c3dSPhilippe Mathieu-Daudé } 736ff37c3dSPhilippe Mathieu-Daudé 746ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 756ff37c3dSPhilippe Mathieu-Daudé { 766ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 776ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 786ff37c3dSPhilippe Mathieu-Daudé bool y; 796ff37c3dSPhilippe Mathieu-Daudé 806ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 811e23b63fSPhilippe Mathieu-Daudé case 4: 821e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 831e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 841e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 851e23b63fSPhilippe Mathieu-Daudé 861e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 871e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 881e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 891e23b63fSPhilippe Mathieu-Daudé 901e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 911e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 921e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 931e23b63fSPhilippe Mathieu-Daudé 941e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 954d67852dSPhilippe Mathieu-Daudé case 3: 964d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 974d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 984d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 994d67852dSPhilippe Mathieu-Daudé 1004d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1014d67852dSPhilippe Mathieu-Daudé if (val) { 1024d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1034d67852dSPhilippe Mathieu-Daudé return; 1044d67852dSPhilippe Mathieu-Daudé } 1054d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1064d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1074d67852dSPhilippe Mathieu-Daudé 1084d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1094d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1104d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1114d67852dSPhilippe Mathieu-Daudé } 1124d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1134d67852dSPhilippe Mathieu-Daudé 1144d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1154d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1164d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1174d67852dSPhilippe Mathieu-Daudé 1184d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1194d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1204d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1214d67852dSPhilippe Mathieu-Daudé 1224d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1234d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1244d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1254d67852dSPhilippe Mathieu-Daudé 1264d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1274d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1284d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1294d67852dSPhilippe Mathieu-Daudé 1304d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1314d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1324d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1334d67852dSPhilippe Mathieu-Daudé 1344d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1354d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1364d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1374d67852dSPhilippe Mathieu-Daudé 1384d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1396ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1400540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1410540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1420540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1430540fba9SPhilippe Mathieu-Daudé 1440540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1450540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1460540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1470540fba9SPhilippe Mathieu-Daudé 1480540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1491e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1500540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1516ff37c3dSPhilippe Mathieu-Daudé 1526ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1536ff37c3dSPhilippe Mathieu-Daudé case 1: 1546ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1556ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1566ff37c3dSPhilippe Mathieu-Daudé 1576ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1586ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1596ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1606ff37c3dSPhilippe Mathieu-Daudé return; 1616ff37c3dSPhilippe Mathieu-Daudé } 1626ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1636ff37c3dSPhilippe Mathieu-Daudé 1646ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1656ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1666ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1676ff37c3dSPhilippe Mathieu-Daudé return; 1686ff37c3dSPhilippe Mathieu-Daudé } 1696ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1706ff37c3dSPhilippe Mathieu-Daudé 1716ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1726ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1736ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1746ff37c3dSPhilippe Mathieu-Daudé return; 1756ff37c3dSPhilippe Mathieu-Daudé } 1766ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1776ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1786ff37c3dSPhilippe Mathieu-Daudé 1796ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1806ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1816ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1826ff37c3dSPhilippe Mathieu-Daudé 1836ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1846ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1856ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1866ff37c3dSPhilippe Mathieu-Daudé 1876ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1886ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1896ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1906ff37c3dSPhilippe Mathieu-Daudé 1916ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1926ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1936ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1946ff37c3dSPhilippe Mathieu-Daudé 1956ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1966ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1976ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1986ff37c3dSPhilippe Mathieu-Daudé 1996ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 2006ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2016ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2026ff37c3dSPhilippe Mathieu-Daudé break; 2036ff37c3dSPhilippe Mathieu-Daudé 2046ff37c3dSPhilippe Mathieu-Daudé default: 2056ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2066ff37c3dSPhilippe Mathieu-Daudé } 2076ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2086ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2096ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2106ff37c3dSPhilippe Mathieu-Daudé } 2116ff37c3dSPhilippe Mathieu-Daudé } 2126ff37c3dSPhilippe Mathieu-Daudé 213d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 214d7dfca08SIgor Mitsyanko { 215d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 216d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 217d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 218d7dfca08SIgor Mitsyanko } 219d7dfca08SIgor Mitsyanko 2202bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */ 2212bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s) 222d7dfca08SIgor Mitsyanko { 2232bd9ae7eSPhilippe Mathieu-Daudé bool pending = sdhci_slotint(s); 2242bd9ae7eSPhilippe Mathieu-Daudé 2252bd9ae7eSPhilippe Mathieu-Daudé qemu_set_irq(s->irq, pending); 2262bd9ae7eSPhilippe Mathieu-Daudé 2272bd9ae7eSPhilippe Mathieu-Daudé return pending; 228d7dfca08SIgor Mitsyanko } 229d7dfca08SIgor Mitsyanko 230d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 231d7dfca08SIgor Mitsyanko { 232d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 233d7dfca08SIgor Mitsyanko 234d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 235bc72ad67SAlex Bligh timer_mod(s->insert_timer, 236bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 237d7dfca08SIgor Mitsyanko } else { 238d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 239d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 240d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 241d7dfca08SIgor Mitsyanko } 242d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 243d7dfca08SIgor Mitsyanko } 244d7dfca08SIgor Mitsyanko } 245d7dfca08SIgor Mitsyanko 24640bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 247d7dfca08SIgor Mitsyanko { 24840bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 249d7dfca08SIgor Mitsyanko 2508be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 251d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 252d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 253bc72ad67SAlex Bligh timer_mod(s->insert_timer, 254bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 255d7dfca08SIgor Mitsyanko } else { 256d7dfca08SIgor Mitsyanko if (level) { 257d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 258d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 259d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 260d7dfca08SIgor Mitsyanko } 261d7dfca08SIgor Mitsyanko } else { 262d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 263d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 264d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 265d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 266d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 267d7dfca08SIgor Mitsyanko } 268d7dfca08SIgor Mitsyanko } 269d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 270d7dfca08SIgor Mitsyanko } 271d7dfca08SIgor Mitsyanko } 272d7dfca08SIgor Mitsyanko 27340bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 274d7dfca08SIgor Mitsyanko { 27540bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 276d7dfca08SIgor Mitsyanko 277134d9e5cSJamin Lin if (s->wp_inverted) { 278134d9e5cSJamin Lin level = !level; 279134d9e5cSJamin Lin } 280134d9e5cSJamin Lin 281d7dfca08SIgor Mitsyanko if (level) { 282d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 283d7dfca08SIgor Mitsyanko } else { 284d7dfca08SIgor Mitsyanko /* Write enabled */ 285d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 286d7dfca08SIgor Mitsyanko } 287d7dfca08SIgor Mitsyanko } 288d7dfca08SIgor Mitsyanko 289d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 290d7dfca08SIgor Mitsyanko { 29140bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 29240bbc194SPeter Maydell 293bc72ad67SAlex Bligh timer_del(s->insert_timer); 294bc72ad67SAlex Bligh timer_del(s->transfer_timer); 295aceb5b06SPhilippe Mathieu-Daudé 2962df42919SJamin Lin /* 2972df42919SJamin Lin * Set all registers to 0. Capabilities/Version registers are not cleared 298d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 2992df42919SJamin Lin * initialization 3002df42919SJamin Lin */ 301d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 302d7dfca08SIgor Mitsyanko 30340bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 30440bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 30540bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 30640bbc194SPeter Maydell 307d7dfca08SIgor Mitsyanko s->data_count = 0; 308d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 3090a7ac9f9SAndrew Baumann s->pending_insert_state = false; 310d7dfca08SIgor Mitsyanko } 311d7dfca08SIgor Mitsyanko 3128b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3138b41c305SPeter Maydell { 3142df42919SJamin Lin /* 3152df42919SJamin Lin * QOM (ie power-on) reset. This is identical to reset 3168b41c305SPeter Maydell * commanded via device register apart from handling of the 3178b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3188b41c305SPeter Maydell */ 3198b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3208b41c305SPeter Maydell 3218b41c305SPeter Maydell sdhci_reset(s); 3228b41c305SPeter Maydell 3238b41c305SPeter Maydell if (s->pending_insert_quirk) { 3248b41c305SPeter Maydell s->pending_insert_state = true; 3258b41c305SPeter Maydell } 3268b41c305SPeter Maydell } 3278b41c305SPeter Maydell 328d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 329d7dfca08SIgor Mitsyanko 330946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1) 331946df4d5SLu Gao 332d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 333d7dfca08SIgor Mitsyanko { 334d7dfca08SIgor Mitsyanko SDRequest request; 335d7dfca08SIgor Mitsyanko uint8_t response[16]; 336d7dfca08SIgor Mitsyanko int rlen; 337b263d8f9SBin Meng bool timeout = false; 338d7dfca08SIgor Mitsyanko 339d7dfca08SIgor Mitsyanko s->errintsts = 0; 340d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 341d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 342d7dfca08SIgor Mitsyanko request.arg = s->argument; 3438be487d8SPhilippe Mathieu-Daudé 3448be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 34540bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 346d7dfca08SIgor Mitsyanko 347d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 348d7dfca08SIgor Mitsyanko if (rlen == 4) { 349b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 350d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3518be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 352d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 353b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 354b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 355b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 356d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 357d7dfca08SIgor Mitsyanko response[2]; 3588be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3598be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 360d7dfca08SIgor Mitsyanko } else { 361b263d8f9SBin Meng timeout = true; 3628be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 363d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 364d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 365d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 366d7dfca08SIgor Mitsyanko } 367d7dfca08SIgor Mitsyanko } 368d7dfca08SIgor Mitsyanko 369fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 370fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 371d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 372d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 373d7dfca08SIgor Mitsyanko } 374d7dfca08SIgor Mitsyanko } 375d7dfca08SIgor Mitsyanko 376d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 377d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 378d7dfca08SIgor Mitsyanko } 379d7dfca08SIgor Mitsyanko 380d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 381d7dfca08SIgor Mitsyanko 382946df4d5SLu Gao if (!timeout && (s->blksize & BLOCK_SIZE_MASK) && 383946df4d5SLu Gao (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 384656f416cSPeter Crosthwaite s->data_count = 0; 385d368ba43SKevin O'Connor sdhci_data_transfer(s); 386d7dfca08SIgor Mitsyanko } 387d7dfca08SIgor Mitsyanko } 388d7dfca08SIgor Mitsyanko 389d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 390d7dfca08SIgor Mitsyanko { 391d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 392d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 393d7dfca08SIgor Mitsyanko SDRequest request; 394d7dfca08SIgor Mitsyanko uint8_t response[16]; 395d7dfca08SIgor Mitsyanko 396d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 397d7dfca08SIgor Mitsyanko request.arg = 0; 3988be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 39940bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 400d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 401b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 402d7dfca08SIgor Mitsyanko } 403d7dfca08SIgor Mitsyanko 404d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 405d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 406d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 407d7dfca08SIgor Mitsyanko 408d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 409d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 410d7dfca08SIgor Mitsyanko } 411d7dfca08SIgor Mitsyanko 412d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 413d7dfca08SIgor Mitsyanko } 414d7dfca08SIgor Mitsyanko 415d7dfca08SIgor Mitsyanko /* 416d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 417d7dfca08SIgor Mitsyanko */ 418d7dfca08SIgor Mitsyanko 419d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 420d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 421d7dfca08SIgor Mitsyanko { 422ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 423d7dfca08SIgor Mitsyanko 424d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 425d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 426d7dfca08SIgor Mitsyanko return; 427d7dfca08SIgor Mitsyanko } 428d7dfca08SIgor Mitsyanko 429ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 43008022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 431618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size); 432ea55a221SPhilippe Mathieu-Daudé } 433ea55a221SPhilippe Mathieu-Daudé 434ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 43508022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 436ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 437ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 438ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 439ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 440ea55a221SPhilippe Mathieu-Daudé goto read_done; 441d7dfca08SIgor Mitsyanko } 442d7dfca08SIgor Mitsyanko 443d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 444d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 445d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 446d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko 449d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 450d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 451d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 452d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 453d7dfca08SIgor Mitsyanko } 454d7dfca08SIgor Mitsyanko 4552df42919SJamin Lin /* 4562df42919SJamin Lin * If stop at block gap request was set and it's not the last block of 4572df42919SJamin Lin * data - generate Block Event interrupt 4582df42919SJamin Lin */ 459d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 460d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 461d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 462d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 463d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 464d7dfca08SIgor Mitsyanko } 465d7dfca08SIgor Mitsyanko } 466d7dfca08SIgor Mitsyanko 467ea55a221SPhilippe Mathieu-Daudé read_done: 468d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 469d7dfca08SIgor Mitsyanko } 470d7dfca08SIgor Mitsyanko 471d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 472d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 473d7dfca08SIgor Mitsyanko { 474d7dfca08SIgor Mitsyanko uint32_t value = 0; 475d7dfca08SIgor Mitsyanko int i; 476d7dfca08SIgor Mitsyanko 477d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 478d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4798be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 480d7dfca08SIgor Mitsyanko return 0; 481d7dfca08SIgor Mitsyanko } 482d7dfca08SIgor Mitsyanko 483d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 4849e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 485d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 486d7dfca08SIgor Mitsyanko s->data_count++; 487d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 488bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4898be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 490d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 491d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 492d7dfca08SIgor Mitsyanko 493d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 494d7dfca08SIgor Mitsyanko s->blkcnt--; 495d7dfca08SIgor Mitsyanko } 496d7dfca08SIgor Mitsyanko 497d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 498d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 499d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 500d7dfca08SIgor Mitsyanko /* stop at gap request */ 501d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 502d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 503d368ba43SKevin O'Connor sdhci_end_transfer(s); 504d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 505d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 506d7dfca08SIgor Mitsyanko } 507d7dfca08SIgor Mitsyanko break; 508d7dfca08SIgor Mitsyanko } 509d7dfca08SIgor Mitsyanko } 510d7dfca08SIgor Mitsyanko 511d7dfca08SIgor Mitsyanko return value; 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko 514d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 515d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 516d7dfca08SIgor Mitsyanko { 517d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 518d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 519d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 520d7dfca08SIgor Mitsyanko } 521d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 522d7dfca08SIgor Mitsyanko return; 523d7dfca08SIgor Mitsyanko } 524d7dfca08SIgor Mitsyanko 525d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 526d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 527d7dfca08SIgor Mitsyanko return; 528d7dfca08SIgor Mitsyanko } else { 529d7dfca08SIgor Mitsyanko s->blkcnt--; 530d7dfca08SIgor Mitsyanko } 531d7dfca08SIgor Mitsyanko } 532d7dfca08SIgor Mitsyanko 53362a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 534d7dfca08SIgor Mitsyanko 535d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 536d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 537d7dfca08SIgor Mitsyanko 538d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 539d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 540d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 541d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 542d368ba43SKevin O'Connor sdhci_end_transfer(s); 543dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 544dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 545d7dfca08SIgor Mitsyanko } 546d7dfca08SIgor Mitsyanko 547d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 548d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 549d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 550d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 551d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 552d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 553d7dfca08SIgor Mitsyanko } 554d368ba43SKevin O'Connor sdhci_end_transfer(s); 555d7dfca08SIgor Mitsyanko } 556d7dfca08SIgor Mitsyanko 557d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 558d7dfca08SIgor Mitsyanko } 559d7dfca08SIgor Mitsyanko 5602df42919SJamin Lin /* 5612df42919SJamin Lin * Write @size bytes of @value data to host controller @s Buffer Data Port 5622df42919SJamin Lin * register 5632df42919SJamin Lin */ 564d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 565d7dfca08SIgor Mitsyanko { 566d7dfca08SIgor Mitsyanko unsigned i; 567d7dfca08SIgor Mitsyanko 568d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 569d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5708be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 571d7dfca08SIgor Mitsyanko return; 572d7dfca08SIgor Mitsyanko } 573d7dfca08SIgor Mitsyanko 574d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 5759e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 576d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 577d7dfca08SIgor Mitsyanko s->data_count++; 578d7dfca08SIgor Mitsyanko value >>= 8; 579bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5808be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 581d7dfca08SIgor Mitsyanko s->data_count = 0; 582d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 583d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 584d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 585d7dfca08SIgor Mitsyanko } 586d7dfca08SIgor Mitsyanko } 587d7dfca08SIgor Mitsyanko } 588d7dfca08SIgor Mitsyanko } 589d7dfca08SIgor Mitsyanko 590d7dfca08SIgor Mitsyanko /* 591d7dfca08SIgor Mitsyanko * Single DMA data transfer 592d7dfca08SIgor Mitsyanko */ 593d7dfca08SIgor Mitsyanko 594d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 595d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 596d7dfca08SIgor Mitsyanko { 597d7dfca08SIgor Mitsyanko bool page_aligned = false; 598618e0be1SPhilippe Mathieu-Daudé unsigned int begin; 599bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 600bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 601d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 602d7dfca08SIgor Mitsyanko 6036e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 6046e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 6056e86d903SPrasad J Pandit return; 6066e86d903SPrasad J Pandit } 6076e86d903SPrasad J Pandit 6082df42919SJamin Lin /* 6092df42919SJamin Lin * XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 610d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 6112df42919SJamin Lin * allow them to work properly 6122df42919SJamin Lin */ 613d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 614d7dfca08SIgor Mitsyanko page_aligned = true; 615d7dfca08SIgor Mitsyanko } 616d7dfca08SIgor Mitsyanko 6178bc1f1aaSBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 618d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 6198bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_READ; 620d7dfca08SIgor Mitsyanko while (s->blkcnt) { 621d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 622618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 623d7dfca08SIgor Mitsyanko } 624d7dfca08SIgor Mitsyanko begin = s->data_count; 625d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 626d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 627d7dfca08SIgor Mitsyanko boundary_count = 0; 628d7dfca08SIgor Mitsyanko } else { 629d7dfca08SIgor Mitsyanko s->data_count = block_size; 630d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 631d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 632d7dfca08SIgor Mitsyanko s->blkcnt--; 633d7dfca08SIgor Mitsyanko } 634d7dfca08SIgor Mitsyanko } 635ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 636ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 637d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 638d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 639d7dfca08SIgor Mitsyanko s->data_count = 0; 640d7dfca08SIgor Mitsyanko } 641d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 642d7dfca08SIgor Mitsyanko break; 643d7dfca08SIgor Mitsyanko } 644d7dfca08SIgor Mitsyanko } 645d7dfca08SIgor Mitsyanko } else { 6468bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_WRITE; 647d7dfca08SIgor Mitsyanko while (s->blkcnt) { 648d7dfca08SIgor Mitsyanko begin = s->data_count; 649d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 650d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 651d7dfca08SIgor Mitsyanko boundary_count = 0; 652d7dfca08SIgor Mitsyanko } else { 653d7dfca08SIgor Mitsyanko s->data_count = block_size; 654d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 655d7dfca08SIgor Mitsyanko } 656ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 657ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 658d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 659d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 66062a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 661d7dfca08SIgor Mitsyanko s->data_count = 0; 662d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 663d7dfca08SIgor Mitsyanko s->blkcnt--; 664d7dfca08SIgor Mitsyanko } 665d7dfca08SIgor Mitsyanko } 666d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 667d7dfca08SIgor Mitsyanko break; 668d7dfca08SIgor Mitsyanko } 669d7dfca08SIgor Mitsyanko } 670d7dfca08SIgor Mitsyanko } 671d7dfca08SIgor Mitsyanko 672d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 673d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 674d7dfca08SIgor Mitsyanko } 6755df50b8eSBernhard Beschow 6765df50b8eSBernhard Beschow if (s->blkcnt == 0) { 6775df50b8eSBernhard Beschow sdhci_end_transfer(s); 6785df50b8eSBernhard Beschow } else { 679d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 680d7dfca08SIgor Mitsyanko } 681d7dfca08SIgor Mitsyanko } 682d7dfca08SIgor Mitsyanko 683d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 684d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 685d7dfca08SIgor Mitsyanko { 686bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 687d7dfca08SIgor Mitsyanko 688d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 689618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt); 690ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 691ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 692d7dfca08SIgor Mitsyanko } else { 693ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 694ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 69562a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 696d7dfca08SIgor Mitsyanko } 697d7dfca08SIgor Mitsyanko s->blkcnt--; 698d7dfca08SIgor Mitsyanko 6995df50b8eSBernhard Beschow if (s->norintstsen & SDHC_NISEN_DMA) { 7005df50b8eSBernhard Beschow s->norintsts |= SDHC_NIS_DMA; 7015df50b8eSBernhard Beschow } 7025df50b8eSBernhard Beschow 703d368ba43SKevin O'Connor sdhci_end_transfer(s); 704d7dfca08SIgor Mitsyanko } 705d7dfca08SIgor Mitsyanko 70614b1086fSPhilippe Mathieu-Daudé static void sdhci_sdma_transfer(SDHCIState *s) 70714b1086fSPhilippe Mathieu-Daudé { 70814b1086fSPhilippe Mathieu-Daudé if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 70914b1086fSPhilippe Mathieu-Daudé sdhci_sdma_transfer_single_block(s); 71014b1086fSPhilippe Mathieu-Daudé } else { 71114b1086fSPhilippe Mathieu-Daudé sdhci_sdma_transfer_multi_blocks(s); 71214b1086fSPhilippe Mathieu-Daudé } 71314b1086fSPhilippe Mathieu-Daudé } 71414b1086fSPhilippe Mathieu-Daudé 715d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 716d7dfca08SIgor Mitsyanko hwaddr addr; 717d7dfca08SIgor Mitsyanko uint16_t length; 718d7dfca08SIgor Mitsyanko uint8_t attr; 719d7dfca08SIgor Mitsyanko uint8_t incr; 720d7dfca08SIgor Mitsyanko } ADMADescr; 721d7dfca08SIgor Mitsyanko 722d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 723d7dfca08SIgor Mitsyanko { 724d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 725d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 726d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 72706c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 728d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 729ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2), 730ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 731d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 7322df42919SJamin Lin /* 7332df42919SJamin Lin * The spec does not specify endianness of descriptor table. 734d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 735d7dfca08SIgor Mitsyanko */ 736d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 737d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 738d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 739d7dfca08SIgor Mitsyanko dscr->incr = 8; 740d7dfca08SIgor Mitsyanko break; 741d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 742ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1), 743ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 744d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 745d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 746d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 747d7dfca08SIgor Mitsyanko dscr->incr = 4; 748d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 749d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 750d7dfca08SIgor Mitsyanko } else { 7514c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 752d7dfca08SIgor Mitsyanko } 753d7dfca08SIgor Mitsyanko break; 754d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 755ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1, 756ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 757ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2, 758ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 759d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 760ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8, 761ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 76204654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 76304654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 764d7dfca08SIgor Mitsyanko dscr->incr = 12; 765d7dfca08SIgor Mitsyanko break; 766d7dfca08SIgor Mitsyanko } 767d7dfca08SIgor Mitsyanko } 768d7dfca08SIgor Mitsyanko 769d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 770d7dfca08SIgor Mitsyanko 771d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 772d7dfca08SIgor Mitsyanko { 773618e0be1SPhilippe Mathieu-Daudé unsigned int begin, length; 774bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 775799f7f01SPhilippe Mathieu-Daudé const MemTxAttrs attrs = { .memory = true }; 7768be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 777ea34d1ddSMarc-André Lureau MemTxResult res = MEMTX_ERROR; 778d7dfca08SIgor Mitsyanko int i; 779d7dfca08SIgor Mitsyanko 7806a9e5cc6SPhilippe Mathieu-Daudé if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) { 7816a9e5cc6SPhilippe Mathieu-Daudé /* Stop Multiple Transfer */ 7826a9e5cc6SPhilippe Mathieu-Daudé sdhci_end_transfer(s); 7836a9e5cc6SPhilippe Mathieu-Daudé return; 7846a9e5cc6SPhilippe Mathieu-Daudé } 7856a9e5cc6SPhilippe Mathieu-Daudé 786d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 787d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 788d7dfca08SIgor Mitsyanko 789d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7908be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 791d7dfca08SIgor Mitsyanko 792d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 793d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 794d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 795d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 796d7dfca08SIgor Mitsyanko 797d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 798d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 799d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 800d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 801d7dfca08SIgor Mitsyanko } 802d7dfca08SIgor Mitsyanko 803d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 804d7dfca08SIgor Mitsyanko return; 805d7dfca08SIgor Mitsyanko } 806d7dfca08SIgor Mitsyanko 8074c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 808d7dfca08SIgor Mitsyanko 809d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 810d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 811bc6f2899SBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 812d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 813bc6f2899SBin Meng s->prnsts |= SDHC_DOING_READ; 814d7dfca08SIgor Mitsyanko while (length) { 815d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 816618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko begin = s->data_count; 819d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 820d7dfca08SIgor Mitsyanko s->data_count = length + begin; 821d7dfca08SIgor Mitsyanko length = 0; 822d7dfca08SIgor Mitsyanko } else { 823d7dfca08SIgor Mitsyanko s->data_count = block_size; 824d7dfca08SIgor Mitsyanko length -= block_size - begin; 825d7dfca08SIgor Mitsyanko } 82678e619cbSPhilippe Mathieu-Daudé res = dma_memory_write(s->dma_as, dscr.addr, 827d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 828ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 829799f7f01SPhilippe Mathieu-Daudé attrs); 83078e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 83178e619cbSPhilippe Mathieu-Daudé break; 83278e619cbSPhilippe Mathieu-Daudé } 833d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 834d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 835d7dfca08SIgor Mitsyanko s->data_count = 0; 836d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 837d7dfca08SIgor Mitsyanko s->blkcnt--; 838d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 839d7dfca08SIgor Mitsyanko break; 840d7dfca08SIgor Mitsyanko } 841d7dfca08SIgor Mitsyanko } 842d7dfca08SIgor Mitsyanko } 843d7dfca08SIgor Mitsyanko } 844d7dfca08SIgor Mitsyanko } else { 845bc6f2899SBin Meng s->prnsts |= SDHC_DOING_WRITE; 846d7dfca08SIgor Mitsyanko while (length) { 847d7dfca08SIgor Mitsyanko begin = s->data_count; 848d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 849d7dfca08SIgor Mitsyanko s->data_count = length + begin; 850d7dfca08SIgor Mitsyanko length = 0; 851d7dfca08SIgor Mitsyanko } else { 852d7dfca08SIgor Mitsyanko s->data_count = block_size; 853d7dfca08SIgor Mitsyanko length -= block_size - begin; 854d7dfca08SIgor Mitsyanko } 85578e619cbSPhilippe Mathieu-Daudé res = dma_memory_read(s->dma_as, dscr.addr, 8569db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 857ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 858799f7f01SPhilippe Mathieu-Daudé attrs); 85978e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 86078e619cbSPhilippe Mathieu-Daudé break; 86178e619cbSPhilippe Mathieu-Daudé } 862d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 863d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 86462a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 865d7dfca08SIgor Mitsyanko s->data_count = 0; 866d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 867d7dfca08SIgor Mitsyanko s->blkcnt--; 868d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 869d7dfca08SIgor Mitsyanko break; 870d7dfca08SIgor Mitsyanko } 871d7dfca08SIgor Mitsyanko } 872d7dfca08SIgor Mitsyanko } 873d7dfca08SIgor Mitsyanko } 874d7dfca08SIgor Mitsyanko } 87578e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 876ed5a159cSPhilippe Mathieu-Daudé s->data_count = 0; 87778e619cbSPhilippe Mathieu-Daudé if (s->errintstsen & SDHC_EISEN_ADMAERR) { 87878e619cbSPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 87978e619cbSPhilippe Mathieu-Daudé s->errintsts |= SDHC_EIS_ADMAERR; 88078e619cbSPhilippe Mathieu-Daudé s->norintsts |= SDHC_NIS_ERR; 88178e619cbSPhilippe Mathieu-Daudé } 88278e619cbSPhilippe Mathieu-Daudé sdhci_update_irq(s); 88378e619cbSPhilippe Mathieu-Daudé } else { 884d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 88578e619cbSPhilippe Mathieu-Daudé } 886d7dfca08SIgor Mitsyanko break; 887d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 888d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8898be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 890d7dfca08SIgor Mitsyanko break; 891d7dfca08SIgor Mitsyanko default: 892d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 893d7dfca08SIgor Mitsyanko break; 894d7dfca08SIgor Mitsyanko } 895d7dfca08SIgor Mitsyanko 8961d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8978be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8981d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8991d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 9001d32c26fSPeter Crosthwaite } 9011d32c26fSPeter Crosthwaite 9029321c1f2SPhilippe Mathieu-Daudé if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) { 9039321c1f2SPhilippe Mathieu-Daudé /* IRQ delivered, reschedule current transfer */ 9049321c1f2SPhilippe Mathieu-Daudé break; 9059321c1f2SPhilippe Mathieu-Daudé } 9061d32c26fSPeter Crosthwaite } 9071d32c26fSPeter Crosthwaite 908d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 909d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 910d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 9118be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 912d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 913d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 914d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 9158be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 916d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 917d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 918d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 9198be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 920d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 921d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 922d7dfca08SIgor Mitsyanko } 923d7dfca08SIgor Mitsyanko 924d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 925d7dfca08SIgor Mitsyanko } 926d368ba43SKevin O'Connor sdhci_end_transfer(s); 927d7dfca08SIgor Mitsyanko return; 928d7dfca08SIgor Mitsyanko } 929d7dfca08SIgor Mitsyanko 930d7dfca08SIgor Mitsyanko } 931d7dfca08SIgor Mitsyanko 932085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 933bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 934bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 935d7dfca08SIgor Mitsyanko } 936d7dfca08SIgor Mitsyanko 937d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 938d7dfca08SIgor Mitsyanko 939d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 940d7dfca08SIgor Mitsyanko { 941d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 942d7dfca08SIgor Mitsyanko 943d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 94406c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 945d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 94614b1086fSPhilippe Mathieu-Daudé sdhci_sdma_transfer(s); 947d7dfca08SIgor Mitsyanko break; 948d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 9490540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 9508be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 951d7dfca08SIgor Mitsyanko break; 952d7dfca08SIgor Mitsyanko } 953d7dfca08SIgor Mitsyanko 954d368ba43SKevin O'Connor sdhci_do_adma(s); 955d7dfca08SIgor Mitsyanko break; 956d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 9570540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 9588be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 959d7dfca08SIgor Mitsyanko break; 960d7dfca08SIgor Mitsyanko } 961d7dfca08SIgor Mitsyanko 962d368ba43SKevin O'Connor sdhci_do_adma(s); 963d7dfca08SIgor Mitsyanko break; 964d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9650540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9660540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9678be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 968d7dfca08SIgor Mitsyanko break; 969d7dfca08SIgor Mitsyanko } 970d7dfca08SIgor Mitsyanko 971d368ba43SKevin O'Connor sdhci_do_adma(s); 972d7dfca08SIgor Mitsyanko break; 973d7dfca08SIgor Mitsyanko default: 9748be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 975d7dfca08SIgor Mitsyanko break; 976d7dfca08SIgor Mitsyanko } 977d7dfca08SIgor Mitsyanko } else { 97840bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 979d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 980d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 981d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 982d7dfca08SIgor Mitsyanko } else { 983d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 984d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 985d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 986d7dfca08SIgor Mitsyanko } 987d7dfca08SIgor Mitsyanko } 988d7dfca08SIgor Mitsyanko } 989d7dfca08SIgor Mitsyanko 990d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 991d7dfca08SIgor Mitsyanko { 9926890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 993d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 994d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 995d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 996d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 997d7dfca08SIgor Mitsyanko return false; 998d7dfca08SIgor Mitsyanko } 999d7dfca08SIgor Mitsyanko 1000d7dfca08SIgor Mitsyanko return true; 1001d7dfca08SIgor Mitsyanko } 1002d7dfca08SIgor Mitsyanko 10032df42919SJamin Lin /* 10042df42919SJamin Lin * The Buffer Data Port register must be accessed in sequential and 10052df42919SJamin Lin * continuous manner 10062df42919SJamin Lin */ 1007d7dfca08SIgor Mitsyanko static inline bool 1008d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 1009d7dfca08SIgor Mitsyanko { 1010d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 1011bb8dacedSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 1012bb8dacedSPhilippe Mathieu-Daudé "SDHCI: Non-sequential access to Buffer Data Port" 1013bb8dacedSPhilippe Mathieu-Daudé " register is prohibited\n"); 1014d7dfca08SIgor Mitsyanko return false; 1015d7dfca08SIgor Mitsyanko } 1016d7dfca08SIgor Mitsyanko return true; 1017d7dfca08SIgor Mitsyanko } 1018d7dfca08SIgor Mitsyanko 101945e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s) 102045e5dc43SPhilippe Mathieu-Daudé { 102145e5dc43SPhilippe Mathieu-Daudé timer_del(s->transfer_timer); 102245e5dc43SPhilippe Mathieu-Daudé sdhci_data_transfer(s); 102345e5dc43SPhilippe Mathieu-Daudé } 102445e5dc43SPhilippe Mathieu-Daudé 1025d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 1026d7dfca08SIgor Mitsyanko { 1027d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1028d7dfca08SIgor Mitsyanko uint32_t ret = 0; 1029d7dfca08SIgor Mitsyanko 103045e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 103145e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 103245e5dc43SPhilippe Mathieu-Daudé } 103345e5dc43SPhilippe Mathieu-Daudé 1034d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1035d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1036d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 1037d7dfca08SIgor Mitsyanko break; 1038d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1039d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 1040d7dfca08SIgor Mitsyanko break; 1041d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1042d7dfca08SIgor Mitsyanko ret = s->argument; 1043d7dfca08SIgor Mitsyanko break; 1044d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1045d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 1046d7dfca08SIgor Mitsyanko break; 1047d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 1048d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 1049d7dfca08SIgor Mitsyanko break; 1050d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1051d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1052d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 10538be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1054d7dfca08SIgor Mitsyanko return ret; 1055d7dfca08SIgor Mitsyanko } 1056d7dfca08SIgor Mitsyanko break; 1057d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 1058d7dfca08SIgor Mitsyanko ret = s->prnsts; 1059da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 1060da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 1061da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 1062da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 1063d7dfca08SIgor Mitsyanko break; 1064d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 106506c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 1066d7dfca08SIgor Mitsyanko (s->wakcon << 24); 1067d7dfca08SIgor Mitsyanko break; 1068d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1069d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 1070d7dfca08SIgor Mitsyanko break; 1071d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1072d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 1073d7dfca08SIgor Mitsyanko break; 1074d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1075d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 1076d7dfca08SIgor Mitsyanko break; 1077d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1078d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1079d7dfca08SIgor Mitsyanko break; 1080d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1081ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1082d7dfca08SIgor Mitsyanko break; 1083cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10845efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10855efc9016SPhilippe Mathieu-Daudé break; 10865efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10875efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1088d7dfca08SIgor Mitsyanko break; 1089d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10905efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10915efc9016SPhilippe Mathieu-Daudé break; 10925efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10935efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1094d7dfca08SIgor Mitsyanko break; 1095d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1096d7dfca08SIgor Mitsyanko ret = s->admaerr; 1097d7dfca08SIgor Mitsyanko break; 1098d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1099d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1100d7dfca08SIgor Mitsyanko break; 1101d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1102d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1103d7dfca08SIgor Mitsyanko break; 1104d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1105aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1106d7dfca08SIgor Mitsyanko break; 1107d7dfca08SIgor Mitsyanko default: 110800b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 110900b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1110d7dfca08SIgor Mitsyanko break; 1111d7dfca08SIgor Mitsyanko } 1112d7dfca08SIgor Mitsyanko 1113d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1114d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 11158be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1116d7dfca08SIgor Mitsyanko return ret; 1117d7dfca08SIgor Mitsyanko } 1118d7dfca08SIgor Mitsyanko 1119d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1120d7dfca08SIgor Mitsyanko { 1121d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1122d7dfca08SIgor Mitsyanko return; 1123d7dfca08SIgor Mitsyanko } 1124d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1125d7dfca08SIgor Mitsyanko 1126d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1127d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1128d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1129d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1130d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1131d7dfca08SIgor Mitsyanko } else { 1132d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1133d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1134d7dfca08SIgor Mitsyanko } 1135d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1136d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1137d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1138d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1139d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1140d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1141d7dfca08SIgor Mitsyanko } 1142d7dfca08SIgor Mitsyanko } 1143d7dfca08SIgor Mitsyanko } 1144d7dfca08SIgor Mitsyanko 1145d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1146d7dfca08SIgor Mitsyanko { 1147d7dfca08SIgor Mitsyanko switch (value) { 1148d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1149d368ba43SKevin O'Connor sdhci_reset(s); 1150d7dfca08SIgor Mitsyanko break; 1151d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1152d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1153d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1154d7dfca08SIgor Mitsyanko break; 1155d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1156d7dfca08SIgor Mitsyanko s->data_count = 0; 1157d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1158d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1159d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1160d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1161d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1162d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1163d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1164d7dfca08SIgor Mitsyanko break; 1165d7dfca08SIgor Mitsyanko } 1166d7dfca08SIgor Mitsyanko } 1167d7dfca08SIgor Mitsyanko 1168d7dfca08SIgor Mitsyanko static void 1169d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1170d7dfca08SIgor Mitsyanko { 1171d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1172d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1173d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1174d368ba43SKevin O'Connor uint32_t value = val; 1175d7dfca08SIgor Mitsyanko value <<= shift; 1176d7dfca08SIgor Mitsyanko 117745e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 117845e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 117945e5dc43SPhilippe Mathieu-Daudé } 118045e5dc43SPhilippe Mathieu-Daudé 1181d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1182d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 11838be45cc9SBin Meng if (!TRANSFERRING_DATA(s->prnsts)) { 1184d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1185d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1186d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1187946df4d5SLu Gao if (!(mask & 0xFF000000) && s->blkcnt && 1188946df4d5SLu Gao (s->blksize & BLOCK_SIZE_MASK) && 11898be45cc9SBin Meng SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 119014b1086fSPhilippe Mathieu-Daudé sdhci_sdma_transfer(s); 1191d7dfca08SIgor Mitsyanko } 11928be45cc9SBin Meng } 1193d7dfca08SIgor Mitsyanko break; 1194d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1195d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1196cffb446eSBin Meng uint16_t blksize = s->blksize; 1197cffb446eSBin Meng 1198946df4d5SLu Gao /* 1199946df4d5SLu Gao * [14:12] SDMA Buffer Boundary 1200946df4d5SLu Gao * [11:00] Transfer Block Size 1201946df4d5SLu Gao */ 1202946df4d5SLu Gao MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15)); 1203d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 12049201bb9aSAlistair Francis 12059201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 12069201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 120778ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 12089227cc52SPhilippe Mathieu-Daudé "the maximum buffer 0x%x\n", __func__, s->blksize, 12099201bb9aSAlistair Francis s->buf_maxsz); 12109201bb9aSAlistair Francis 12119201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 12129201bb9aSAlistair Francis } 1213cffb446eSBin Meng 1214cffb446eSBin Meng /* 1215cffb446eSBin Meng * If the block size is programmed to a different value from 1216cffb446eSBin Meng * the previous one, reset the data pointer of s->fifo_buffer[] 1217cffb446eSBin Meng * so that s->fifo_buffer[] can be filled in using the new block 1218cffb446eSBin Meng * size in the next transfer. 1219cffb446eSBin Meng */ 1220cffb446eSBin Meng if (blksize != s->blksize) { 1221cffb446eSBin Meng s->data_count = 0; 1222cffb446eSBin Meng } 12235cd7aa34SBin Meng } 12249201bb9aSAlistair Francis 1225d7dfca08SIgor Mitsyanko break; 1226d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1227d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1228d7dfca08SIgor Mitsyanko break; 1229d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 12302df42919SJamin Lin /* 12312df42919SJamin Lin * DMA can be enabled only if it is supported as indicated by 12322df42919SJamin Lin * capabilities register 12332df42919SJamin Lin */ 12346ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1235d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1236d7dfca08SIgor Mitsyanko } 12379e4b27caSPhilippe Mathieu-Daudé 12389e4b27caSPhilippe Mathieu-Daudé /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */ 12399e4b27caSPhilippe Mathieu-Daudé if (s->prnsts & SDHC_DATA_INHIBIT) { 12409e4b27caSPhilippe Mathieu-Daudé mask |= 0xffff; 12419e4b27caSPhilippe Mathieu-Daudé } 12429e4b27caSPhilippe Mathieu-Daudé 124324bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1244d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1245d7dfca08SIgor Mitsyanko 1246d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1247d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1248d7dfca08SIgor Mitsyanko break; 1249d7dfca08SIgor Mitsyanko } 1250d7dfca08SIgor Mitsyanko 1251d368ba43SKevin O'Connor sdhci_send_command(s); 1252d7dfca08SIgor Mitsyanko break; 1253d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1254d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1255d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1256d7dfca08SIgor Mitsyanko } 1257d7dfca08SIgor Mitsyanko break; 1258d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1259d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1260d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1261d7dfca08SIgor Mitsyanko } 126206c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1263d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1264d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1265d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1266d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1267d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1268d7dfca08SIgor Mitsyanko } 1269d7dfca08SIgor Mitsyanko break; 1270d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1271d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1272d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1273d7dfca08SIgor Mitsyanko } 1274d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1275d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1276d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1277d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1278d7dfca08SIgor Mitsyanko } else { 1279d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1280d7dfca08SIgor Mitsyanko } 1281d7dfca08SIgor Mitsyanko break; 1282d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1283d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1284d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1285d7dfca08SIgor Mitsyanko } 1286d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1287d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1288d7dfca08SIgor Mitsyanko if (s->errintsts) { 1289d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1290d7dfca08SIgor Mitsyanko } else { 1291d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1292d7dfca08SIgor Mitsyanko } 1293d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1294d7dfca08SIgor Mitsyanko break; 1295d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1296d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1297d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1298d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1299d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1300d7dfca08SIgor Mitsyanko if (s->errintsts) { 1301d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1302d7dfca08SIgor Mitsyanko } else { 1303d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1304d7dfca08SIgor Mitsyanko } 13052df42919SJamin Lin /* 13062df42919SJamin Lin * Quirk for Raspberry Pi: pending card insert interrupt 13072df42919SJamin Lin * appears when first enabled after power on 13082df42919SJamin Lin */ 13090a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 13100a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 13110a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 13120a7ac9f9SAndrew Baumann s->pending_insert_state = false; 13130a7ac9f9SAndrew Baumann } 1314d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1315d7dfca08SIgor Mitsyanko break; 1316d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1317d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1318d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1319d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1320d7dfca08SIgor Mitsyanko break; 1321d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1322d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1323d7dfca08SIgor Mitsyanko break; 1324d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1325d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1326d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1327d7dfca08SIgor Mitsyanko break; 1328d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1329d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1330d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1331d7dfca08SIgor Mitsyanko break; 1332d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1333d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1334d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1335d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1336d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1337d7dfca08SIgor Mitsyanko } 1338d7dfca08SIgor Mitsyanko if (s->errintsts) { 1339d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1340d7dfca08SIgor Mitsyanko } 1341d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1342d7dfca08SIgor Mitsyanko break; 13435d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 13440034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 13450034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 13460034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 13470034ebe6SPhilippe Mathieu-Daudé 13480034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 13490034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 13500034ebe6SPhilippe Mathieu-Daudé } else { 13510034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 13520034ebe6SPhilippe Mathieu-Daudé } 13530034ebe6SPhilippe Mathieu-Daudé } 13545d2c0464SAndrey Smirnov break; 13555efc9016SPhilippe Mathieu-Daudé 13565efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 13575efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 13585efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 13595efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 13605efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 13615efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 13625efc9016SPhilippe Mathieu-Daudé break; 13635efc9016SPhilippe Mathieu-Daudé 1364d7dfca08SIgor Mitsyanko default: 136500b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 136600b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1367d7dfca08SIgor Mitsyanko break; 1368d7dfca08SIgor Mitsyanko } 13698be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 13708be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1371d7dfca08SIgor Mitsyanko } 1372d7dfca08SIgor Mitsyanko 1373c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = { 1374d368ba43SKevin O'Connor .read = sdhci_read, 1375d368ba43SKevin O'Connor .write = sdhci_write, 1376d7dfca08SIgor Mitsyanko .valid = { 1377d7dfca08SIgor Mitsyanko .min_access_size = 1, 1378d7dfca08SIgor Mitsyanko .max_access_size = 4, 1379d7dfca08SIgor Mitsyanko .unaligned = false 1380d7dfca08SIgor Mitsyanko }, 1381d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1382d7dfca08SIgor Mitsyanko }; 1383d7dfca08SIgor Mitsyanko 1384c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = { 1385c0a55a0cSPhilippe Mathieu-Daudé .read = sdhci_read, 1386c0a55a0cSPhilippe Mathieu-Daudé .write = sdhci_write, 1387c0a55a0cSPhilippe Mathieu-Daudé .impl = { 1388c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 4, 1389c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1390c0a55a0cSPhilippe Mathieu-Daudé }, 1391c0a55a0cSPhilippe Mathieu-Daudé .valid = { 1392c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 1, 1393c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1394c0a55a0cSPhilippe Mathieu-Daudé .unaligned = false 1395c0a55a0cSPhilippe Mathieu-Daudé }, 1396c0a55a0cSPhilippe Mathieu-Daudé .endianness = DEVICE_BIG_ENDIAN, 1397c0a55a0cSPhilippe Mathieu-Daudé }; 1398c0a55a0cSPhilippe Mathieu-Daudé 1399aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1400aceb5b06SPhilippe Mathieu-Daudé { 1401de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 14026ff37c3dSPhilippe Mathieu-Daudé 14034d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 14044d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 14054d67852dSPhilippe Mathieu-Daudé break; 14064d67852dSPhilippe Mathieu-Daudé default: 14074d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1408aceb5b06SPhilippe Mathieu-Daudé return; 1409aceb5b06SPhilippe Mathieu-Daudé } 1410aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 14116ff37c3dSPhilippe Mathieu-Daudé 1412de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1413de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 14146ff37c3dSPhilippe Mathieu-Daudé return; 14156ff37c3dSPhilippe Mathieu-Daudé } 1416aceb5b06SPhilippe Mathieu-Daudé } 1417aceb5b06SPhilippe Mathieu-Daudé 1418b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1419b635d98cSPhilippe Mathieu-Daudé 1420ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 1421d7dfca08SIgor Mitsyanko { 1422d637e1dcSPeter Maydell qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1423d7dfca08SIgor Mitsyanko 14242df42919SJamin Lin s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 14252df42919SJamin Lin sdhci_raise_insertion_irq, s); 14262df42919SJamin Lin s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 14272df42919SJamin Lin sdhci_data_transfer, s); 14283b830790SBernhard Beschow 14293b830790SBernhard Beschow s->io_ops = &sdhci_mmio_le_ops; 1430d7dfca08SIgor Mitsyanko } 1431d7dfca08SIgor Mitsyanko 1432ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 1433d7dfca08SIgor Mitsyanko { 1434bc72ad67SAlex Bligh timer_free(s->insert_timer); 1435bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1436d7dfca08SIgor Mitsyanko 1437d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1438d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1439d7dfca08SIgor Mitsyanko } 1440d7dfca08SIgor Mitsyanko 1441ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 144225367498SPhilippe Mathieu-Daudé { 1443de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1444aceb5b06SPhilippe Mathieu-Daudé 1445c0a55a0cSPhilippe Mathieu-Daudé switch (s->endianness) { 1446c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_LITTLE_ENDIAN: 14473b830790SBernhard Beschow /* s->io_ops is little endian by default */ 1448c0a55a0cSPhilippe Mathieu-Daudé break; 1449c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_BIG_ENDIAN: 14503b830790SBernhard Beschow if (s->io_ops != &sdhci_mmio_le_ops) { 14513b830790SBernhard Beschow error_setg(errp, "SD controller doesn't support big endianness"); 14523b830790SBernhard Beschow return; 14533b830790SBernhard Beschow } 1454c0a55a0cSPhilippe Mathieu-Daudé s->io_ops = &sdhci_mmio_be_ops; 1455c0a55a0cSPhilippe Mathieu-Daudé break; 1456c0a55a0cSPhilippe Mathieu-Daudé default: 1457c0a55a0cSPhilippe Mathieu-Daudé error_setg(errp, "Incorrect endianness"); 1458c0a55a0cSPhilippe Mathieu-Daudé return; 1459c0a55a0cSPhilippe Mathieu-Daudé } 1460c0a55a0cSPhilippe Mathieu-Daudé 1461de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1462de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1463aceb5b06SPhilippe Mathieu-Daudé return; 1464aceb5b06SPhilippe Mathieu-Daudé } 1465c0a55a0cSPhilippe Mathieu-Daudé 146625367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 146725367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 146825367498SPhilippe Mathieu-Daudé 1469c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 147025367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 147125367498SPhilippe Mathieu-Daudé } 147225367498SPhilippe Mathieu-Daudé 1473b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 14748b7455c7SPhilippe Mathieu-Daudé { 14752df42919SJamin Lin /* 14762df42919SJamin Lin * This function is expected to be called only once for each class: 14778b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 14788b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 14798b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 14802df42919SJamin Lin * this variable (better safe than sorry!). 14812df42919SJamin Lin */ 14828b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 14838b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 14848b7455c7SPhilippe Mathieu-Daudé } 14858b7455c7SPhilippe Mathieu-Daudé 14860a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 14870a7ac9f9SAndrew Baumann { 14880a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 14890a7ac9f9SAndrew Baumann 14900a7ac9f9SAndrew Baumann return s->pending_insert_state; 14910a7ac9f9SAndrew Baumann } 14920a7ac9f9SAndrew Baumann 14930a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 14940a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 14950a7ac9f9SAndrew Baumann .version_id = 1, 14960a7ac9f9SAndrew Baumann .minimum_version_id = 1, 14970a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 1498307119baSRichard Henderson .fields = (const VMStateField[]) { 14990a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 15000a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 15010a7ac9f9SAndrew Baumann }, 15020a7ac9f9SAndrew Baumann }; 15030a7ac9f9SAndrew Baumann 1504d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1505d7dfca08SIgor Mitsyanko .name = "sdhci", 1506d7dfca08SIgor Mitsyanko .version_id = 1, 1507d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1508307119baSRichard Henderson .fields = (const VMStateField[]) { 1509d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1510d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1511d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1512d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1513d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1514d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1515d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1516d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 151706c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1518d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1519d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1520d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1521d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1522d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1523d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1524d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1525d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1526d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1527d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1528d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1529d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1530d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1531d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1532d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1533d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 153459046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1535e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1536e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1537d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 15380a7ac9f9SAndrew Baumann }, 1539307119baSRichard Henderson .subsections = (const VMStateDescription * const []) { 15400a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 15410a7ac9f9SAndrew Baumann NULL 15420a7ac9f9SAndrew Baumann }, 1543d7dfca08SIgor Mitsyanko }; 1544d7dfca08SIgor Mitsyanko 1545*788369f4SPhilippe Mathieu-Daudé void sdhci_common_class_init(ObjectClass *klass, const void *data) 15461c92c505SPhilippe Mathieu-Daudé { 15471c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 15481c92c505SPhilippe Mathieu-Daudé 15491c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 15501c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 1551e3d08143SPeter Maydell device_class_set_legacy_reset(dc, sdhci_poweron_reset); 15521c92c505SPhilippe Mathieu-Daudé } 15531c92c505SPhilippe Mathieu-Daudé 1554b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1555b635d98cSPhilippe Mathieu-Daudé 15562ba395a5SRichard Henderson static const Property sdhci_sysbus_properties[] = { 1557b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 15580a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 15590a7ac9f9SAndrew Baumann false), 156060765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 156160765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 1562134d9e5cSJamin Lin DEFINE_PROP_BOOL("wp-inverted", SDHCIState, 1563134d9e5cSJamin Lin wp_inverted, false), 15645ec911c3SKevin O'Connor }; 15655ec911c3SKevin O'Connor 15667302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1567d7dfca08SIgor Mitsyanko { 15687302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 15695ec911c3SKevin O'Connor 157040bbc194SPeter Maydell sdhci_initfn(s); 15717302dcd6SKevin O'Connor } 15727302dcd6SKevin O'Connor 15737302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 15747302dcd6SKevin O'Connor { 15757302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 157660765b6cSPhilippe Mathieu-Daudé 157760765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 157860765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 157960765b6cSPhilippe Mathieu-Daudé } 158060765b6cSPhilippe Mathieu-Daudé 15817302dcd6SKevin O'Connor sdhci_uninitfn(s); 15827302dcd6SKevin O'Connor } 15837302dcd6SKevin O'Connor 15847302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 15857302dcd6SKevin O'Connor { 1586de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 15877302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1588d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1589d7dfca08SIgor Mitsyanko 1590de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1591de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 159225367498SPhilippe Mathieu-Daudé return; 159325367498SPhilippe Mathieu-Daudé } 159425367498SPhilippe Mathieu-Daudé 159560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 159602e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 159760765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 159860765b6cSPhilippe Mathieu-Daudé } else { 159960765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1600dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 160160765b6cSPhilippe Mathieu-Daudé } 1602dd55c485SPhilippe Mathieu-Daudé 1603d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1604fd1e5c81SAndrey Smirnov 1605d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1606d7dfca08SIgor Mitsyanko } 1607d7dfca08SIgor Mitsyanko 1608b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 16098b7455c7SPhilippe Mathieu-Daudé { 16108b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 16118b7455c7SPhilippe Mathieu-Daudé 1612b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 161360765b6cSPhilippe Mathieu-Daudé 161460765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 161560765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 161660765b6cSPhilippe Mathieu-Daudé } 16178b7455c7SPhilippe Mathieu-Daudé } 16188b7455c7SPhilippe Mathieu-Daudé 16197302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1620d7dfca08SIgor Mitsyanko { 1621d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1622d7dfca08SIgor Mitsyanko 16234f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 16247302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 16258b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 16261c92c505SPhilippe Mathieu-Daudé 16271c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1628d7dfca08SIgor Mitsyanko } 1629d7dfca08SIgor Mitsyanko 1630b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1631b635d98cSPhilippe Mathieu-Daudé 163240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 163340bbc194SPeter Maydell { 163440bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 163540bbc194SPeter Maydell 163640bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 163740bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 163840bbc194SPeter Maydell } 163940bbc194SPeter Maydell 1640efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1641efadc818SPhilippe Mathieu-Daudé 16421e76667fSBernhard Beschow #define USDHC_MIX_CTRL 0x48 1643c038e574SBernhard Beschow 16441e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC 0xc0 16451e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON (1 << 8) 1646c038e574SBernhard Beschow 16471e76667fSBernhard Beschow #define USDHC_DLL_CTRL 0x60 1648c038e574SBernhard Beschow 16491e76667fSBernhard Beschow #define USDHC_TUNING_CTRL 0xcc 16501e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS 0x68 16511e76667fSBernhard Beschow #define USDHC_WTMK_LVL 0x44 1652c038e574SBernhard Beschow 1653c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */ 16541e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27 0x6c 1655c038e574SBernhard Beschow 16561e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS (0x1 << 1) 16571e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS (0x2 << 1) 1658c038e574SBernhard Beschow 16591e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB (1 << 3) 1660c038e574SBernhard Beschow 1661fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1662fd1e5c81SAndrey Smirnov { 1663fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1664fd1e5c81SAndrey Smirnov uint32_t ret; 166506c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1666fd1e5c81SAndrey Smirnov 1667fd1e5c81SAndrey Smirnov switch (offset) { 1668fd1e5c81SAndrey Smirnov default: 1669fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1670fd1e5c81SAndrey Smirnov 1671fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1672fd1e5c81SAndrey Smirnov /* 1673fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1674fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1675fd1e5c81SAndrey Smirnov * usdhc_write() 1676fd1e5c81SAndrey Smirnov */ 167706c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1678fd1e5c81SAndrey Smirnov 167906c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 16801e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_8BITBUS; 1681fd1e5c81SAndrey Smirnov } 1682fd1e5c81SAndrey Smirnov 168306c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 16841e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1685fd1e5c81SAndrey Smirnov } 1686fd1e5c81SAndrey Smirnov 168706c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1688fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1689fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1690fd1e5c81SAndrey Smirnov 1691fd1e5c81SAndrey Smirnov break; 1692fd1e5c81SAndrey Smirnov 16936bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 16946bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 16951e76667fSBernhard Beschow ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB; 16966bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 16971e76667fSBernhard Beschow ret |= USDHC_PRNSTS_SDSTB; 16986bfd06daSHans-Erik Floryd } 16996bfd06daSHans-Erik Floryd break; 17006bfd06daSHans-Erik Floryd 17011e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 17023b2d8176SGuenter Roeck ret = s->vendor_spec; 17033b2d8176SGuenter Roeck break; 17041e76667fSBernhard Beschow case USDHC_DLL_CTRL: 17051e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 17061e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 17071e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 17081e76667fSBernhard Beschow case USDHC_MIX_CTRL: 17091e76667fSBernhard Beschow case USDHC_WTMK_LVL: 1710fd1e5c81SAndrey Smirnov ret = 0; 1711fd1e5c81SAndrey Smirnov break; 1712fd1e5c81SAndrey Smirnov } 1713fd1e5c81SAndrey Smirnov 1714fd1e5c81SAndrey Smirnov return ret; 1715fd1e5c81SAndrey Smirnov } 1716fd1e5c81SAndrey Smirnov 1717fd1e5c81SAndrey Smirnov static void 1718fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1719fd1e5c81SAndrey Smirnov { 1720fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 172106c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1722fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1723fd1e5c81SAndrey Smirnov 1724fd1e5c81SAndrey Smirnov switch (offset) { 17251e76667fSBernhard Beschow case USDHC_DLL_CTRL: 17261e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 17271e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 17281e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 17291e76667fSBernhard Beschow case USDHC_WTMK_LVL: 17303b2d8176SGuenter Roeck break; 17313b2d8176SGuenter Roeck 17321e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 17333b2d8176SGuenter Roeck s->vendor_spec = value; 17343b2d8176SGuenter Roeck switch (s->vendor) { 17353b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 17361e76667fSBernhard Beschow if (value & USDHC_IMX_FRC_SDCLK_ON) { 17373b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 17383b2d8176SGuenter Roeck } else { 17393b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 17403b2d8176SGuenter Roeck } 17413b2d8176SGuenter Roeck break; 17423b2d8176SGuenter Roeck default: 17433b2d8176SGuenter Roeck break; 17443b2d8176SGuenter Roeck } 1745fd1e5c81SAndrey Smirnov break; 1746fd1e5c81SAndrey Smirnov 1747fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1748fd1e5c81SAndrey Smirnov /* 1749fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1750fd1e5c81SAndrey Smirnov * 1751fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1752fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1753fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1754fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1755fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1756fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1757fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1758fd1e5c81SAndrey Smirnov * 1759fd1e5c81SAndrey Smirnov * and 0x29 1760fd1e5c81SAndrey Smirnov * 1761fd1e5c81SAndrey Smirnov * 15 10 9 8 1762fd1e5c81SAndrey Smirnov * |----------+------| 1763fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1764fd1e5c81SAndrey Smirnov * | | Sel. | 1765fd1e5c81SAndrey Smirnov * | | | 1766fd1e5c81SAndrey Smirnov * |----------+------| 1767fd1e5c81SAndrey Smirnov * 1768fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1769fd1e5c81SAndrey Smirnov * 1770fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1771fd1e5c81SAndrey Smirnov * 1772fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1773fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1774fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1775fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1776fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1777fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1778fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1779fd1e5c81SAndrey Smirnov * 1780fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1781fd1e5c81SAndrey Smirnov * 1782fd1e5c81SAndrey Smirnov * |----------------------------------| 1783fd1e5c81SAndrey Smirnov * | Power Control Register | 1784fd1e5c81SAndrey Smirnov * | | 1785fd1e5c81SAndrey Smirnov * | Description omitted, | 1786fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1787fd1e5c81SAndrey Smirnov * | | 1788fd1e5c81SAndrey Smirnov * |----------------------------------| 1789fd1e5c81SAndrey Smirnov * 1790fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1791fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1792fd1e5c81SAndrey Smirnov * word we've been given. 1793fd1e5c81SAndrey Smirnov */ 1794fd1e5c81SAndrey Smirnov 1795fd1e5c81SAndrey Smirnov /* 1796fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1797fd1e5c81SAndrey Smirnov */ 179806c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1799fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1800fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1801fd1e5c81SAndrey Smirnov /* 1802fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1803fd1e5c81SAndrey Smirnov * bits 5 and 1 1804fd1e5c81SAndrey Smirnov */ 18051e76667fSBernhard Beschow if (value & USDHC_CTRL_8BITBUS) { 180606c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1807fd1e5c81SAndrey Smirnov } 1808fd1e5c81SAndrey Smirnov 18091e76667fSBernhard Beschow if (value & USDHC_CTRL_4BITBUS) { 18101e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1811fd1e5c81SAndrey Smirnov } 1812fd1e5c81SAndrey Smirnov 1813fd1e5c81SAndrey Smirnov /* 1814fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1815fd1e5c81SAndrey Smirnov */ 181606c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1817fd1e5c81SAndrey Smirnov 1818fd1e5c81SAndrey Smirnov /* 1819fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1820fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1821fd1e5c81SAndrey Smirnov * 1822fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1823fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1824fd1e5c81SAndrey Smirnov * kernel 1825fd1e5c81SAndrey Smirnov */ 1826fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 182706c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1828fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1829fd1e5c81SAndrey Smirnov 1830fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1831fd1e5c81SAndrey Smirnov break; 1832fd1e5c81SAndrey Smirnov 18331e76667fSBernhard Beschow case USDHC_MIX_CTRL: 1834fd1e5c81SAndrey Smirnov /* 1835fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1836fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1837fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1838fd1e5c81SAndrey Smirnov * order to get where we started 1839fd1e5c81SAndrey Smirnov * 1840fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1841fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1842fd1e5c81SAndrey Smirnov * 1843fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1844b8d09982SMichael Tokarev * here because it will result in a call to 1845fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1846fd1e5c81SAndrey Smirnov * 1847fd1e5c81SAndrey Smirnov */ 1848fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1849fd1e5c81SAndrey Smirnov break; 1850fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1851fd1e5c81SAndrey Smirnov /* 1852fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1853fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1854fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1855fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1856fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1857fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1858fd1e5c81SAndrey Smirnov */ 1859fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1860fd1e5c81SAndrey Smirnov break; 1861fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1862fd1e5c81SAndrey Smirnov /* 1863fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1864fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1865fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1866fd1e5c81SAndrey Smirnov * 1867fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1868fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1869fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1870fd1e5c81SAndrey Smirnov */ 1871fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1872fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1873fd1e5c81SAndrey Smirnov default: 1874fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1875fd1e5c81SAndrey Smirnov break; 1876fd1e5c81SAndrey Smirnov } 1877fd1e5c81SAndrey Smirnov } 1878fd1e5c81SAndrey Smirnov 1879fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1880fd1e5c81SAndrey Smirnov .read = usdhc_read, 1881fd1e5c81SAndrey Smirnov .write = usdhc_write, 1882fd1e5c81SAndrey Smirnov .valid = { 1883fd1e5c81SAndrey Smirnov .min_access_size = 1, 1884fd1e5c81SAndrey Smirnov .max_access_size = 4, 1885fd1e5c81SAndrey Smirnov .unaligned = false 1886fd1e5c81SAndrey Smirnov }, 1887fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1888fd1e5c81SAndrey Smirnov }; 1889fd1e5c81SAndrey Smirnov 1890fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1891fd1e5c81SAndrey Smirnov { 1892fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1893fd1e5c81SAndrey Smirnov 1894fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1895fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1896fd1e5c81SAndrey Smirnov } 1897fd1e5c81SAndrey Smirnov 1898c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1899c85fba50SPhilippe Mathieu-Daudé 1900c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1901c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1902c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1903c85fba50SPhilippe Mathieu-Daudé 1904c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1905c85fba50SPhilippe Mathieu-Daudé { 1906c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1907c85fba50SPhilippe Mathieu-Daudé 1908c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1909c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1910c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1911c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1912c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1913c85fba50SPhilippe Mathieu-Daudé ret = 0; 1914c85fba50SPhilippe Mathieu-Daudé break; 1915c85fba50SPhilippe Mathieu-Daudé default: 1916c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1917c85fba50SPhilippe Mathieu-Daudé break; 1918c85fba50SPhilippe Mathieu-Daudé } 1919c85fba50SPhilippe Mathieu-Daudé 1920c85fba50SPhilippe Mathieu-Daudé return ret; 1921c85fba50SPhilippe Mathieu-Daudé } 1922c85fba50SPhilippe Mathieu-Daudé 1923c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1924c85fba50SPhilippe Mathieu-Daudé unsigned size) 1925c85fba50SPhilippe Mathieu-Daudé { 1926c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1927c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1928c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1929c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1930c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1931c85fba50SPhilippe Mathieu-Daudé break; 1932c85fba50SPhilippe Mathieu-Daudé default: 1933c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1934c85fba50SPhilippe Mathieu-Daudé break; 1935c85fba50SPhilippe Mathieu-Daudé } 1936c85fba50SPhilippe Mathieu-Daudé } 1937c85fba50SPhilippe Mathieu-Daudé 1938c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1939c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1940c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1941c85fba50SPhilippe Mathieu-Daudé .valid = { 1942c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1943c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1944c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1945c85fba50SPhilippe Mathieu-Daudé }, 1946c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1947c85fba50SPhilippe Mathieu-Daudé }; 1948c85fba50SPhilippe Mathieu-Daudé 1949c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1950c85fba50SPhilippe Mathieu-Daudé { 1951c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1952c85fba50SPhilippe Mathieu-Daudé 1953c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1954c85fba50SPhilippe Mathieu-Daudé } 1955c85fba50SPhilippe Mathieu-Daudé 1956911f4dd8SBernhard Beschow static const TypeInfo sdhci_types[] = { 1957911f4dd8SBernhard Beschow { 1958911f4dd8SBernhard Beschow .name = TYPE_SDHCI_BUS, 1959911f4dd8SBernhard Beschow .parent = TYPE_SD_BUS, 1960911f4dd8SBernhard Beschow .instance_size = sizeof(SDBus), 1961911f4dd8SBernhard Beschow .class_init = sdhci_bus_class_init, 1962911f4dd8SBernhard Beschow }, 1963911f4dd8SBernhard Beschow { 1964911f4dd8SBernhard Beschow .name = TYPE_SYSBUS_SDHCI, 1965911f4dd8SBernhard Beschow .parent = TYPE_SYS_BUS_DEVICE, 1966911f4dd8SBernhard Beschow .instance_size = sizeof(SDHCIState), 1967911f4dd8SBernhard Beschow .instance_init = sdhci_sysbus_init, 1968911f4dd8SBernhard Beschow .instance_finalize = sdhci_sysbus_finalize, 1969911f4dd8SBernhard Beschow .class_init = sdhci_sysbus_class_init, 1970911f4dd8SBernhard Beschow }, 1971911f4dd8SBernhard Beschow { 1972911f4dd8SBernhard Beschow .name = TYPE_IMX_USDHC, 1973911f4dd8SBernhard Beschow .parent = TYPE_SYSBUS_SDHCI, 1974911f4dd8SBernhard Beschow .instance_init = imx_usdhc_init, 1975911f4dd8SBernhard Beschow }, 1976911f4dd8SBernhard Beschow { 1977c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI, 1978c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1979c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1980911f4dd8SBernhard Beschow }, 1981c85fba50SPhilippe Mathieu-Daudé }; 1982c85fba50SPhilippe Mathieu-Daudé 1983911f4dd8SBernhard Beschow DEFINE_TYPES(sdhci_types) 1984