1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 25be9c5ddeSSai Pavan Boddu #include <inttypes.h> 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 28d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 29d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 30d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 31d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 33d7dfca08SIgor Mitsyanko 34d7dfca08SIgor Mitsyanko /* host controller debug messages */ 35d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 36d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 37d7dfca08SIgor Mitsyanko #endif 38d7dfca08SIgor Mitsyanko 39d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 407af0fc99SSai Pavan Boddu do { \ 417af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 427af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 437af0fc99SSai Pavan Boddu } \ 447af0fc99SSai Pavan Boddu } while (0) 45d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 467af0fc99SSai Pavan Boddu do { \ 477af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 487af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 497af0fc99SSai Pavan Boddu } \ 507af0fc99SSai Pavan Boddu } while (0) 51d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 527af0fc99SSai Pavan Boddu do { \ 537af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 547af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 557af0fc99SSai Pavan Boddu } \ 567af0fc99SSai Pavan Boddu } while (0) 57d7dfca08SIgor Mitsyanko 58d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 59d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 60d7dfca08SIgor Mitsyanko * If not stated otherwise: 61d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 62d7dfca08SIgor Mitsyanko */ 63d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 64d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 65d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 66d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 72d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 73d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 75d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 76d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 77c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 78d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 79d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 81d7dfca08SIgor Mitsyanko 82d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 83d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 84d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 85d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 86d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 87d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 88d7dfca08SIgor Mitsyanko #endif 89d7dfca08SIgor Mitsyanko 90d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 91d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 92d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 93d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 94d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 95d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 96d7dfca08SIgor Mitsyanko #else 97d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 98d7dfca08SIgor Mitsyanko #endif 99d7dfca08SIgor Mitsyanko 100d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 101d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 102d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 103d7dfca08SIgor Mitsyanko #endif 104d7dfca08SIgor Mitsyanko 105d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 106d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 107d7dfca08SIgor Mitsyanko #endif 108d7dfca08SIgor Mitsyanko 109d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 110d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 111d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 112d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 113d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 114d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 115d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 116d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 117d7dfca08SIgor Mitsyanko 118d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 119d7dfca08SIgor Mitsyanko 120d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 121d7dfca08SIgor Mitsyanko { 122d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 123d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 124d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 125d7dfca08SIgor Mitsyanko } 126d7dfca08SIgor Mitsyanko 127d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 128d7dfca08SIgor Mitsyanko { 129d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 130d7dfca08SIgor Mitsyanko } 131d7dfca08SIgor Mitsyanko 132d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 133d7dfca08SIgor Mitsyanko { 134d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 135d7dfca08SIgor Mitsyanko 136d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 137bc72ad67SAlex Bligh timer_mod(s->insert_timer, 138bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 139d7dfca08SIgor Mitsyanko } else { 140d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 141d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 142d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 143d7dfca08SIgor Mitsyanko } 144d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 145d7dfca08SIgor Mitsyanko } 146d7dfca08SIgor Mitsyanko } 147d7dfca08SIgor Mitsyanko 148d7dfca08SIgor Mitsyanko static void sdhci_insert_eject_cb(void *opaque, int irq, int level) 149d7dfca08SIgor Mitsyanko { 150d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 151d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 152d7dfca08SIgor Mitsyanko 153d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 154d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 155bc72ad67SAlex Bligh timer_mod(s->insert_timer, 156bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 157d7dfca08SIgor Mitsyanko } else { 158d7dfca08SIgor Mitsyanko if (level) { 159d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 160d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 161d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 162d7dfca08SIgor Mitsyanko } 163d7dfca08SIgor Mitsyanko } else { 164d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 165d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 166d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 167d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 168d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 169d7dfca08SIgor Mitsyanko } 170d7dfca08SIgor Mitsyanko } 171d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 172d7dfca08SIgor Mitsyanko } 173d7dfca08SIgor Mitsyanko } 174d7dfca08SIgor Mitsyanko 175d7dfca08SIgor Mitsyanko static void sdhci_card_readonly_cb(void *opaque, int irq, int level) 176d7dfca08SIgor Mitsyanko { 177d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 178d7dfca08SIgor Mitsyanko 179d7dfca08SIgor Mitsyanko if (level) { 180d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 181d7dfca08SIgor Mitsyanko } else { 182d7dfca08SIgor Mitsyanko /* Write enabled */ 183d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 184d7dfca08SIgor Mitsyanko } 185d7dfca08SIgor Mitsyanko } 186d7dfca08SIgor Mitsyanko 187d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 188d7dfca08SIgor Mitsyanko { 189bc72ad67SAlex Bligh timer_del(s->insert_timer); 190bc72ad67SAlex Bligh timer_del(s->transfer_timer); 191d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 192d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 193d7dfca08SIgor Mitsyanko * initialization */ 194d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 195d7dfca08SIgor Mitsyanko 196*72369755SAndrew Baumann if (!s->noeject_quirk) { 197d7dfca08SIgor Mitsyanko sd_set_cb(s->card, s->ro_cb, s->eject_cb); 198*72369755SAndrew Baumann } 199d7dfca08SIgor Mitsyanko s->data_count = 0; 200d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 201d7dfca08SIgor Mitsyanko } 202d7dfca08SIgor Mitsyanko 203d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 204d7dfca08SIgor Mitsyanko 205d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 206d7dfca08SIgor Mitsyanko { 207d7dfca08SIgor Mitsyanko SDRequest request; 208d7dfca08SIgor Mitsyanko uint8_t response[16]; 209d7dfca08SIgor Mitsyanko int rlen; 210d7dfca08SIgor Mitsyanko 211d7dfca08SIgor Mitsyanko s->errintsts = 0; 212d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 213d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 214d7dfca08SIgor Mitsyanko request.arg = s->argument; 215d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 216d7dfca08SIgor Mitsyanko rlen = sd_do_command(s->card, &request, response); 217d7dfca08SIgor Mitsyanko 218d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 219d7dfca08SIgor Mitsyanko if (rlen == 4) { 220d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 221d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 222d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 223d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 224d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 225d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 226d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 227d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 228d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 229d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 230d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 231d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 232d7dfca08SIgor Mitsyanko response[2]; 233d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 234d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 235d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 236d7dfca08SIgor Mitsyanko } else { 237d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 238d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 239d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 240d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 241d7dfca08SIgor Mitsyanko } 242d7dfca08SIgor Mitsyanko } 243d7dfca08SIgor Mitsyanko 244d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 245d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 246d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 247d7dfca08SIgor Mitsyanko } 248d7dfca08SIgor Mitsyanko } 249d7dfca08SIgor Mitsyanko 250d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 251d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 252d7dfca08SIgor Mitsyanko } 253d7dfca08SIgor Mitsyanko 254d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 255d7dfca08SIgor Mitsyanko 256d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 257656f416cSPeter Crosthwaite s->data_count = 0; 258d368ba43SKevin O'Connor sdhci_data_transfer(s); 259d7dfca08SIgor Mitsyanko } 260d7dfca08SIgor Mitsyanko } 261d7dfca08SIgor Mitsyanko 262d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 263d7dfca08SIgor Mitsyanko { 264d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 265d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 266d7dfca08SIgor Mitsyanko SDRequest request; 267d7dfca08SIgor Mitsyanko uint8_t response[16]; 268d7dfca08SIgor Mitsyanko 269d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 270d7dfca08SIgor Mitsyanko request.arg = 0; 271d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 272d7dfca08SIgor Mitsyanko sd_do_command(s->card, &request, response); 273d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 274d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 275d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 276d7dfca08SIgor Mitsyanko } 277d7dfca08SIgor Mitsyanko 278d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 279d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 280d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 281d7dfca08SIgor Mitsyanko 282d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 283d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 284d7dfca08SIgor Mitsyanko } 285d7dfca08SIgor Mitsyanko 286d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 287d7dfca08SIgor Mitsyanko } 288d7dfca08SIgor Mitsyanko 289d7dfca08SIgor Mitsyanko /* 290d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 291d7dfca08SIgor Mitsyanko */ 292d7dfca08SIgor Mitsyanko 293d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 294d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 295d7dfca08SIgor Mitsyanko { 296d7dfca08SIgor Mitsyanko int index = 0; 297d7dfca08SIgor Mitsyanko 298d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 299d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 300d7dfca08SIgor Mitsyanko return; 301d7dfca08SIgor Mitsyanko } 302d7dfca08SIgor Mitsyanko 303d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 304d7dfca08SIgor Mitsyanko s->fifo_buffer[index] = sd_read_data(s->card); 305d7dfca08SIgor Mitsyanko } 306d7dfca08SIgor Mitsyanko 307d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 308d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 309d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 310d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 311d7dfca08SIgor Mitsyanko } 312d7dfca08SIgor Mitsyanko 313d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 314d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 315d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 316d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 317d7dfca08SIgor Mitsyanko } 318d7dfca08SIgor Mitsyanko 319d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 320d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 321d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 322d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 323d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 324d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 325d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 326d7dfca08SIgor Mitsyanko } 327d7dfca08SIgor Mitsyanko } 328d7dfca08SIgor Mitsyanko 329d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 330d7dfca08SIgor Mitsyanko } 331d7dfca08SIgor Mitsyanko 332d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 333d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 334d7dfca08SIgor Mitsyanko { 335d7dfca08SIgor Mitsyanko uint32_t value = 0; 336d7dfca08SIgor Mitsyanko int i; 337d7dfca08SIgor Mitsyanko 338d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 339d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 340d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 341d7dfca08SIgor Mitsyanko return 0; 342d7dfca08SIgor Mitsyanko } 343d7dfca08SIgor Mitsyanko 344d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 345d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 346d7dfca08SIgor Mitsyanko s->data_count++; 347d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 348d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 349d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 350d7dfca08SIgor Mitsyanko s->data_count); 351d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 352d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 353d7dfca08SIgor Mitsyanko 354d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 355d7dfca08SIgor Mitsyanko s->blkcnt--; 356d7dfca08SIgor Mitsyanko } 357d7dfca08SIgor Mitsyanko 358d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 359d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 360d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 361d7dfca08SIgor Mitsyanko /* stop at gap request */ 362d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 363d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 364d368ba43SKevin O'Connor sdhci_end_transfer(s); 365d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 366d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 367d7dfca08SIgor Mitsyanko } 368d7dfca08SIgor Mitsyanko break; 369d7dfca08SIgor Mitsyanko } 370d7dfca08SIgor Mitsyanko } 371d7dfca08SIgor Mitsyanko 372d7dfca08SIgor Mitsyanko return value; 373d7dfca08SIgor Mitsyanko } 374d7dfca08SIgor Mitsyanko 375d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 376d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 377d7dfca08SIgor Mitsyanko { 378d7dfca08SIgor Mitsyanko int index = 0; 379d7dfca08SIgor Mitsyanko 380d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 381d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 382d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 383d7dfca08SIgor Mitsyanko } 384d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 385d7dfca08SIgor Mitsyanko return; 386d7dfca08SIgor Mitsyanko } 387d7dfca08SIgor Mitsyanko 388d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 389d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 390d7dfca08SIgor Mitsyanko return; 391d7dfca08SIgor Mitsyanko } else { 392d7dfca08SIgor Mitsyanko s->blkcnt--; 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko } 395d7dfca08SIgor Mitsyanko 396d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 397d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[index]); 398d7dfca08SIgor Mitsyanko } 399d7dfca08SIgor Mitsyanko 400d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 401d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 402d7dfca08SIgor Mitsyanko 403d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 404d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 405d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 406d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 407d368ba43SKevin O'Connor sdhci_end_transfer(s); 408dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 409dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 410d7dfca08SIgor Mitsyanko } 411d7dfca08SIgor Mitsyanko 412d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 413d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 414d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 415d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 416d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 417d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 418d7dfca08SIgor Mitsyanko } 419d368ba43SKevin O'Connor sdhci_end_transfer(s); 420d7dfca08SIgor Mitsyanko } 421d7dfca08SIgor Mitsyanko 422d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 423d7dfca08SIgor Mitsyanko } 424d7dfca08SIgor Mitsyanko 425d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 426d7dfca08SIgor Mitsyanko * register */ 427d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 428d7dfca08SIgor Mitsyanko { 429d7dfca08SIgor Mitsyanko unsigned i; 430d7dfca08SIgor Mitsyanko 431d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 432d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 433d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 434d7dfca08SIgor Mitsyanko return; 435d7dfca08SIgor Mitsyanko } 436d7dfca08SIgor Mitsyanko 437d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 438d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 439d7dfca08SIgor Mitsyanko s->data_count++; 440d7dfca08SIgor Mitsyanko value >>= 8; 441d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 442d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 443d7dfca08SIgor Mitsyanko s->data_count); 444d7dfca08SIgor Mitsyanko s->data_count = 0; 445d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 446d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 447d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 448d7dfca08SIgor Mitsyanko } 449d7dfca08SIgor Mitsyanko } 450d7dfca08SIgor Mitsyanko } 451d7dfca08SIgor Mitsyanko } 452d7dfca08SIgor Mitsyanko 453d7dfca08SIgor Mitsyanko /* 454d7dfca08SIgor Mitsyanko * Single DMA data transfer 455d7dfca08SIgor Mitsyanko */ 456d7dfca08SIgor Mitsyanko 457d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 458d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 459d7dfca08SIgor Mitsyanko { 460d7dfca08SIgor Mitsyanko bool page_aligned = false; 461d7dfca08SIgor Mitsyanko unsigned int n, begin; 462d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 463d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 464d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 465d7dfca08SIgor Mitsyanko 466d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 467d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 468d7dfca08SIgor Mitsyanko * allow them to work properly */ 469d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 470d7dfca08SIgor Mitsyanko page_aligned = true; 471d7dfca08SIgor Mitsyanko } 472d7dfca08SIgor Mitsyanko 473d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 474d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 475d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 476d7dfca08SIgor Mitsyanko while (s->blkcnt) { 477d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 478d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 479d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 480d7dfca08SIgor Mitsyanko } 481d7dfca08SIgor Mitsyanko } 482d7dfca08SIgor Mitsyanko begin = s->data_count; 483d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 484d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 485d7dfca08SIgor Mitsyanko boundary_count = 0; 486d7dfca08SIgor Mitsyanko } else { 487d7dfca08SIgor Mitsyanko s->data_count = block_size; 488d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 489d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 490d7dfca08SIgor Mitsyanko s->blkcnt--; 491d7dfca08SIgor Mitsyanko } 492d7dfca08SIgor Mitsyanko } 493df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 494d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 495d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 496d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 497d7dfca08SIgor Mitsyanko s->data_count = 0; 498d7dfca08SIgor Mitsyanko } 499d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 500d7dfca08SIgor Mitsyanko break; 501d7dfca08SIgor Mitsyanko } 502d7dfca08SIgor Mitsyanko } 503d7dfca08SIgor Mitsyanko } else { 504d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 505d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 506d7dfca08SIgor Mitsyanko while (s->blkcnt) { 507d7dfca08SIgor Mitsyanko begin = s->data_count; 508d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 509d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 510d7dfca08SIgor Mitsyanko boundary_count = 0; 511d7dfca08SIgor Mitsyanko } else { 512d7dfca08SIgor Mitsyanko s->data_count = block_size; 513d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 514d7dfca08SIgor Mitsyanko } 515df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 516d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count); 517d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 518d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 519d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 520d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 521d7dfca08SIgor Mitsyanko } 522d7dfca08SIgor Mitsyanko s->data_count = 0; 523d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 524d7dfca08SIgor Mitsyanko s->blkcnt--; 525d7dfca08SIgor Mitsyanko } 526d7dfca08SIgor Mitsyanko } 527d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 528d7dfca08SIgor Mitsyanko break; 529d7dfca08SIgor Mitsyanko } 530d7dfca08SIgor Mitsyanko } 531d7dfca08SIgor Mitsyanko } 532d7dfca08SIgor Mitsyanko 533d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 534d368ba43SKevin O'Connor sdhci_end_transfer(s); 535d7dfca08SIgor Mitsyanko } else { 536d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 537d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 538d7dfca08SIgor Mitsyanko } 539d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 540d7dfca08SIgor Mitsyanko } 541d7dfca08SIgor Mitsyanko } 542d7dfca08SIgor Mitsyanko 543d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 544d7dfca08SIgor Mitsyanko 545d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 546d7dfca08SIgor Mitsyanko { 547d7dfca08SIgor Mitsyanko int n; 548d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 549d7dfca08SIgor Mitsyanko 550d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 551d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 552d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 553d7dfca08SIgor Mitsyanko } 554df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 555d7dfca08SIgor Mitsyanko datacnt); 556d7dfca08SIgor Mitsyanko } else { 557df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 558d7dfca08SIgor Mitsyanko datacnt); 559d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 560d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 561d7dfca08SIgor Mitsyanko } 562d7dfca08SIgor Mitsyanko } 563d7dfca08SIgor Mitsyanko 564d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 565d7dfca08SIgor Mitsyanko s->blkcnt--; 566d7dfca08SIgor Mitsyanko } 567d7dfca08SIgor Mitsyanko 568d368ba43SKevin O'Connor sdhci_end_transfer(s); 569d7dfca08SIgor Mitsyanko } 570d7dfca08SIgor Mitsyanko 571d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 572d7dfca08SIgor Mitsyanko hwaddr addr; 573d7dfca08SIgor Mitsyanko uint16_t length; 574d7dfca08SIgor Mitsyanko uint8_t attr; 575d7dfca08SIgor Mitsyanko uint8_t incr; 576d7dfca08SIgor Mitsyanko } ADMADescr; 577d7dfca08SIgor Mitsyanko 578d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 579d7dfca08SIgor Mitsyanko { 580d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 581d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 582d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 583d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 584d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 585df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 586d7dfca08SIgor Mitsyanko sizeof(adma2)); 587d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 588d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 589d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 590d7dfca08SIgor Mitsyanko */ 591d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 592d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 593d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 594d7dfca08SIgor Mitsyanko dscr->incr = 8; 595d7dfca08SIgor Mitsyanko break; 596d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 597df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 598d7dfca08SIgor Mitsyanko sizeof(adma1)); 599d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 600d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 601d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 602d7dfca08SIgor Mitsyanko dscr->incr = 4; 603d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 604d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 605d7dfca08SIgor Mitsyanko } else { 606d7dfca08SIgor Mitsyanko dscr->length = 4096; 607d7dfca08SIgor Mitsyanko } 608d7dfca08SIgor Mitsyanko break; 609d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 610df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 611d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 612df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 613d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 614d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 615df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 616d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 617d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 618d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 619d7dfca08SIgor Mitsyanko dscr->incr = 12; 620d7dfca08SIgor Mitsyanko break; 621d7dfca08SIgor Mitsyanko } 622d7dfca08SIgor Mitsyanko } 623d7dfca08SIgor Mitsyanko 624d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 625d7dfca08SIgor Mitsyanko 626d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 627d7dfca08SIgor Mitsyanko { 628d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 629d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 630d7dfca08SIgor Mitsyanko ADMADescr dscr; 631d7dfca08SIgor Mitsyanko int i; 632d7dfca08SIgor Mitsyanko 633d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 634d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 635d7dfca08SIgor Mitsyanko 636d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 637d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 638d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 639d7dfca08SIgor Mitsyanko 640d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 641d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 642d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 643d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 644d7dfca08SIgor Mitsyanko 645d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 646d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 647d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 648d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 649d7dfca08SIgor Mitsyanko } 650d7dfca08SIgor Mitsyanko 651d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 652d7dfca08SIgor Mitsyanko return; 653d7dfca08SIgor Mitsyanko } 654d7dfca08SIgor Mitsyanko 655d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 656d7dfca08SIgor Mitsyanko 657d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 658d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 659d7dfca08SIgor Mitsyanko 660d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 661d7dfca08SIgor Mitsyanko while (length) { 662d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 663d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 664d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 665d7dfca08SIgor Mitsyanko } 666d7dfca08SIgor Mitsyanko } 667d7dfca08SIgor Mitsyanko begin = s->data_count; 668d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 669d7dfca08SIgor Mitsyanko s->data_count = length + begin; 670d7dfca08SIgor Mitsyanko length = 0; 671d7dfca08SIgor Mitsyanko } else { 672d7dfca08SIgor Mitsyanko s->data_count = block_size; 673d7dfca08SIgor Mitsyanko length -= block_size - begin; 674d7dfca08SIgor Mitsyanko } 675df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 676d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 677d7dfca08SIgor Mitsyanko s->data_count - begin); 678d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 679d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 680d7dfca08SIgor Mitsyanko s->data_count = 0; 681d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 682d7dfca08SIgor Mitsyanko s->blkcnt--; 683d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 684d7dfca08SIgor Mitsyanko break; 685d7dfca08SIgor Mitsyanko } 686d7dfca08SIgor Mitsyanko } 687d7dfca08SIgor Mitsyanko } 688d7dfca08SIgor Mitsyanko } 689d7dfca08SIgor Mitsyanko } else { 690d7dfca08SIgor Mitsyanko while (length) { 691d7dfca08SIgor Mitsyanko begin = s->data_count; 692d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 693d7dfca08SIgor Mitsyanko s->data_count = length + begin; 694d7dfca08SIgor Mitsyanko length = 0; 695d7dfca08SIgor Mitsyanko } else { 696d7dfca08SIgor Mitsyanko s->data_count = block_size; 697d7dfca08SIgor Mitsyanko length -= block_size - begin; 698d7dfca08SIgor Mitsyanko } 699df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7009db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7019db11cefSPeter Crosthwaite s->data_count - begin); 702d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 703d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 704d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 705d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 706d7dfca08SIgor Mitsyanko } 707d7dfca08SIgor Mitsyanko s->data_count = 0; 708d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 709d7dfca08SIgor Mitsyanko s->blkcnt--; 710d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 711d7dfca08SIgor Mitsyanko break; 712d7dfca08SIgor Mitsyanko } 713d7dfca08SIgor Mitsyanko } 714d7dfca08SIgor Mitsyanko } 715d7dfca08SIgor Mitsyanko } 716d7dfca08SIgor Mitsyanko } 717d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 718d7dfca08SIgor Mitsyanko break; 719d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 720d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 721be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 722be9c5ddeSSai Pavan Boddu s->admasysaddr); 723d7dfca08SIgor Mitsyanko break; 724d7dfca08SIgor Mitsyanko default: 725d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 726d7dfca08SIgor Mitsyanko break; 727d7dfca08SIgor Mitsyanko } 728d7dfca08SIgor Mitsyanko 7291d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 730be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 731be9c5ddeSSai Pavan Boddu s->admasysaddr); 7321d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7331d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7341d32c26fSPeter Crosthwaite } 7351d32c26fSPeter Crosthwaite 7361d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7371d32c26fSPeter Crosthwaite } 7381d32c26fSPeter Crosthwaite 739d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 740d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 741d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 742d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 743d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 744d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 745d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 746d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 747d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 748d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 749d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 750d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 751d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 752d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 753d7dfca08SIgor Mitsyanko } 754d7dfca08SIgor Mitsyanko 755d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 756d7dfca08SIgor Mitsyanko } 757d368ba43SKevin O'Connor sdhci_end_transfer(s); 758d7dfca08SIgor Mitsyanko return; 759d7dfca08SIgor Mitsyanko } 760d7dfca08SIgor Mitsyanko 761d7dfca08SIgor Mitsyanko } 762d7dfca08SIgor Mitsyanko 763085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 764bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 765bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 766d7dfca08SIgor Mitsyanko } 767d7dfca08SIgor Mitsyanko 768d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 769d7dfca08SIgor Mitsyanko 770d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 771d7dfca08SIgor Mitsyanko { 772d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 773d7dfca08SIgor Mitsyanko 774d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 775d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 776d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 777d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 778d7dfca08SIgor Mitsyanko (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 779d7dfca08SIgor Mitsyanko break; 780d7dfca08SIgor Mitsyanko } 781d7dfca08SIgor Mitsyanko 782d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 783d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 784d7dfca08SIgor Mitsyanko } else { 785d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 786d7dfca08SIgor Mitsyanko } 787d7dfca08SIgor Mitsyanko 788d7dfca08SIgor Mitsyanko break; 789d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 790d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 791d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 792d7dfca08SIgor Mitsyanko break; 793d7dfca08SIgor Mitsyanko } 794d7dfca08SIgor Mitsyanko 795d368ba43SKevin O'Connor sdhci_do_adma(s); 796d7dfca08SIgor Mitsyanko break; 797d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 798d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 799d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 800d7dfca08SIgor Mitsyanko break; 801d7dfca08SIgor Mitsyanko } 802d7dfca08SIgor Mitsyanko 803d368ba43SKevin O'Connor sdhci_do_adma(s); 804d7dfca08SIgor Mitsyanko break; 805d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 806d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 807d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 808d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 809d7dfca08SIgor Mitsyanko break; 810d7dfca08SIgor Mitsyanko } 811d7dfca08SIgor Mitsyanko 812d368ba43SKevin O'Connor sdhci_do_adma(s); 813d7dfca08SIgor Mitsyanko break; 814d7dfca08SIgor Mitsyanko default: 815d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 816d7dfca08SIgor Mitsyanko break; 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko } else { 819d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) { 820d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 821d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 822d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 823d7dfca08SIgor Mitsyanko } else { 824d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 825d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 826d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 827d7dfca08SIgor Mitsyanko } 828d7dfca08SIgor Mitsyanko } 829d7dfca08SIgor Mitsyanko } 830d7dfca08SIgor Mitsyanko 831d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 832d7dfca08SIgor Mitsyanko { 8336890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 834d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 835d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 836d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 837d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 838d7dfca08SIgor Mitsyanko return false; 839d7dfca08SIgor Mitsyanko } 840d7dfca08SIgor Mitsyanko 841d7dfca08SIgor Mitsyanko return true; 842d7dfca08SIgor Mitsyanko } 843d7dfca08SIgor Mitsyanko 844d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 845d7dfca08SIgor Mitsyanko * continuous manner */ 846d7dfca08SIgor Mitsyanko static inline bool 847d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 848d7dfca08SIgor Mitsyanko { 849d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 850d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 851d7dfca08SIgor Mitsyanko "is prohibited\n"); 852d7dfca08SIgor Mitsyanko return false; 853d7dfca08SIgor Mitsyanko } 854d7dfca08SIgor Mitsyanko return true; 855d7dfca08SIgor Mitsyanko } 856d7dfca08SIgor Mitsyanko 857d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 858d7dfca08SIgor Mitsyanko { 859d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 860d7dfca08SIgor Mitsyanko uint32_t ret = 0; 861d7dfca08SIgor Mitsyanko 862d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 863d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 864d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 865d7dfca08SIgor Mitsyanko break; 866d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 867d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 868d7dfca08SIgor Mitsyanko break; 869d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 870d7dfca08SIgor Mitsyanko ret = s->argument; 871d7dfca08SIgor Mitsyanko break; 872d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 873d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 874d7dfca08SIgor Mitsyanko break; 875d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 876d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 877d7dfca08SIgor Mitsyanko break; 878d7dfca08SIgor Mitsyanko case SDHC_BDATA: 879d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 880d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 881d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 882677ff2aeSPeter Crosthwaite ret, ret); 883d7dfca08SIgor Mitsyanko return ret; 884d7dfca08SIgor Mitsyanko } 885d7dfca08SIgor Mitsyanko break; 886d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 887d7dfca08SIgor Mitsyanko ret = s->prnsts; 888d7dfca08SIgor Mitsyanko break; 889d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 890d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 891d7dfca08SIgor Mitsyanko (s->wakcon << 24); 892d7dfca08SIgor Mitsyanko break; 893d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 894d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 895d7dfca08SIgor Mitsyanko break; 896d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 897d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 898d7dfca08SIgor Mitsyanko break; 899d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 900d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 901d7dfca08SIgor Mitsyanko break; 902d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 903d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 904d7dfca08SIgor Mitsyanko break; 905d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 906d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 907d7dfca08SIgor Mitsyanko break; 908d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 909d7dfca08SIgor Mitsyanko ret = s->capareg; 910d7dfca08SIgor Mitsyanko break; 911d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 912d7dfca08SIgor Mitsyanko ret = s->maxcurr; 913d7dfca08SIgor Mitsyanko break; 914d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 915d7dfca08SIgor Mitsyanko ret = s->admaerr; 916d7dfca08SIgor Mitsyanko break; 917d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 918d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 919d7dfca08SIgor Mitsyanko break; 920d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 921d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 922d7dfca08SIgor Mitsyanko break; 923d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 924d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 925d7dfca08SIgor Mitsyanko break; 926d7dfca08SIgor Mitsyanko default: 927d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 928d7dfca08SIgor Mitsyanko break; 929d7dfca08SIgor Mitsyanko } 930d7dfca08SIgor Mitsyanko 931d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 932d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 933d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 934d7dfca08SIgor Mitsyanko return ret; 935d7dfca08SIgor Mitsyanko } 936d7dfca08SIgor Mitsyanko 937d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 938d7dfca08SIgor Mitsyanko { 939d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 940d7dfca08SIgor Mitsyanko return; 941d7dfca08SIgor Mitsyanko } 942d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 943d7dfca08SIgor Mitsyanko 944d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 945d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 946d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 947d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 948d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 949d7dfca08SIgor Mitsyanko } else { 950d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 951d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 952d7dfca08SIgor Mitsyanko } 953d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 954d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 955d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 956d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 957d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 958d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 959d7dfca08SIgor Mitsyanko } 960d7dfca08SIgor Mitsyanko } 961d7dfca08SIgor Mitsyanko } 962d7dfca08SIgor Mitsyanko 963d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 964d7dfca08SIgor Mitsyanko { 965d7dfca08SIgor Mitsyanko switch (value) { 966d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 967d368ba43SKevin O'Connor sdhci_reset(s); 968d7dfca08SIgor Mitsyanko break; 969d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 970d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 971d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 972d7dfca08SIgor Mitsyanko break; 973d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 974d7dfca08SIgor Mitsyanko s->data_count = 0; 975d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 976d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 977d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 978d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 979d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 980d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 981d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 982d7dfca08SIgor Mitsyanko break; 983d7dfca08SIgor Mitsyanko } 984d7dfca08SIgor Mitsyanko } 985d7dfca08SIgor Mitsyanko 986d7dfca08SIgor Mitsyanko static void 987d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 988d7dfca08SIgor Mitsyanko { 989d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 990d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 991d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 992d368ba43SKevin O'Connor uint32_t value = val; 993d7dfca08SIgor Mitsyanko value <<= shift; 994d7dfca08SIgor Mitsyanko 995d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 996d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 997d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 998d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 999d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1000d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1001d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1002d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 1003d7dfca08SIgor Mitsyanko } 1004d7dfca08SIgor Mitsyanko break; 1005d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1006d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1007d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1008d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1009d7dfca08SIgor Mitsyanko } 10109201bb9aSAlistair Francis 10119201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10129201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10139201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10149201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10159201bb9aSAlistair Francis s->buf_maxsz); 10169201bb9aSAlistair Francis 10179201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10189201bb9aSAlistair Francis } 10199201bb9aSAlistair Francis 1020d7dfca08SIgor Mitsyanko break; 1021d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1022d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1023d7dfca08SIgor Mitsyanko break; 1024d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1025d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1026d7dfca08SIgor Mitsyanko * capabilities register */ 1027d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1028d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1029d7dfca08SIgor Mitsyanko } 1030d7dfca08SIgor Mitsyanko MASKED_WRITE(s->trnmod, mask, value); 1031d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1032d7dfca08SIgor Mitsyanko 1033d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1034d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1035d7dfca08SIgor Mitsyanko break; 1036d7dfca08SIgor Mitsyanko } 1037d7dfca08SIgor Mitsyanko 1038d368ba43SKevin O'Connor sdhci_send_command(s); 1039d7dfca08SIgor Mitsyanko break; 1040d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1041d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1042d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1043d7dfca08SIgor Mitsyanko } 1044d7dfca08SIgor Mitsyanko break; 1045d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1046d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1047d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1048d7dfca08SIgor Mitsyanko } 1049d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1050d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1051d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1052d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1053d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1054d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1055d7dfca08SIgor Mitsyanko } 1056d7dfca08SIgor Mitsyanko break; 1057d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1058d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1059d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1060d7dfca08SIgor Mitsyanko } 1061d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1062d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1063d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1064d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1065d7dfca08SIgor Mitsyanko } else { 1066d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1067d7dfca08SIgor Mitsyanko } 1068d7dfca08SIgor Mitsyanko break; 1069d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1070d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1071d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1072d7dfca08SIgor Mitsyanko } 1073d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1074d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1075d7dfca08SIgor Mitsyanko if (s->errintsts) { 1076d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1077d7dfca08SIgor Mitsyanko } else { 1078d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1079d7dfca08SIgor Mitsyanko } 1080d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1081d7dfca08SIgor Mitsyanko break; 1082d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1083d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1084d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1085d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1086d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1087d7dfca08SIgor Mitsyanko if (s->errintsts) { 1088d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1089d7dfca08SIgor Mitsyanko } else { 1090d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1091d7dfca08SIgor Mitsyanko } 1092d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1093d7dfca08SIgor Mitsyanko break; 1094d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1095d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1096d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1097d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1098d7dfca08SIgor Mitsyanko break; 1099d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1100d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1101d7dfca08SIgor Mitsyanko break; 1102d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1103d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1104d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1105d7dfca08SIgor Mitsyanko break; 1106d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1107d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1108d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1109d7dfca08SIgor Mitsyanko break; 1110d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1111d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1112d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1113d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1114d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1115d7dfca08SIgor Mitsyanko } 1116d7dfca08SIgor Mitsyanko if (s->errintsts) { 1117d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1118d7dfca08SIgor Mitsyanko } 1119d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1120d7dfca08SIgor Mitsyanko break; 1121d7dfca08SIgor Mitsyanko default: 1122d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1123d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1124d7dfca08SIgor Mitsyanko break; 1125d7dfca08SIgor Mitsyanko } 1126d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1127d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1128d7dfca08SIgor Mitsyanko } 1129d7dfca08SIgor Mitsyanko 1130d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1131d368ba43SKevin O'Connor .read = sdhci_read, 1132d368ba43SKevin O'Connor .write = sdhci_write, 1133d7dfca08SIgor Mitsyanko .valid = { 1134d7dfca08SIgor Mitsyanko .min_access_size = 1, 1135d7dfca08SIgor Mitsyanko .max_access_size = 4, 1136d7dfca08SIgor Mitsyanko .unaligned = false 1137d7dfca08SIgor Mitsyanko }, 1138d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1139d7dfca08SIgor Mitsyanko }; 1140d7dfca08SIgor Mitsyanko 1141d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1142d7dfca08SIgor Mitsyanko { 1143d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1144d7dfca08SIgor Mitsyanko case 0: 1145d7dfca08SIgor Mitsyanko return 512; 1146d7dfca08SIgor Mitsyanko case 1: 1147d7dfca08SIgor Mitsyanko return 1024; 1148d7dfca08SIgor Mitsyanko case 2: 1149d7dfca08SIgor Mitsyanko return 2048; 1150d7dfca08SIgor Mitsyanko default: 1151d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1152d7dfca08SIgor Mitsyanko return 0; 1153d7dfca08SIgor Mitsyanko } 1154d7dfca08SIgor Mitsyanko } 1155d7dfca08SIgor Mitsyanko 11565ec911c3SKevin O'Connor static void sdhci_initfn(SDHCIState *s, BlockBackend *blk) 1157d7dfca08SIgor Mitsyanko { 11585ec911c3SKevin O'Connor s->card = sd_init(blk, false); 11594f8a066bSKevin Wolf if (s->card == NULL) { 11604f8a066bSKevin Wolf exit(1); 11614f8a066bSKevin Wolf } 1162f3c7d038SAndreas Färber s->eject_cb = qemu_allocate_irq(sdhci_insert_eject_cb, s, 0); 1163f3c7d038SAndreas Färber s->ro_cb = qemu_allocate_irq(sdhci_card_readonly_cb, s, 0); 1164d7dfca08SIgor Mitsyanko sd_set_cb(s->card, s->ro_cb, s->eject_cb); 1165d7dfca08SIgor Mitsyanko 1166bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1167d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1168d7dfca08SIgor Mitsyanko } 1169d7dfca08SIgor Mitsyanko 11707302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1171d7dfca08SIgor Mitsyanko { 1172bc72ad67SAlex Bligh timer_del(s->insert_timer); 1173bc72ad67SAlex Bligh timer_free(s->insert_timer); 1174bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1175bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1176127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1177127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 1178d7dfca08SIgor Mitsyanko 1179d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1180d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1181d7dfca08SIgor Mitsyanko } 1182d7dfca08SIgor Mitsyanko 1183d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1184d7dfca08SIgor Mitsyanko .name = "sdhci", 1185d7dfca08SIgor Mitsyanko .version_id = 1, 1186d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1187d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1188d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1189d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1190d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1191d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1192d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1193d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1194d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1195d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1196d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1197d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1198d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1199d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1200d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1201d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1202d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1203d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1204d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1205d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1206d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1207d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1208d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1209d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1210d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1211d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1212d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 1213d7dfca08SIgor Mitsyanko VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1214e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1215e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1216d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 1217d7dfca08SIgor Mitsyanko } 1218d7dfca08SIgor Mitsyanko }; 1219d7dfca08SIgor Mitsyanko 1220d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this 1221d7dfca08SIgor Mitsyanko * specific host controller implementation */ 12225ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 122379f21707SMarkus Armbruster /* 122479f21707SMarkus Armbruster * We currently fuse controller and card into a single device 122579f21707SMarkus Armbruster * model, but we intend to separate them. For that purpose, the 122679f21707SMarkus Armbruster * properties that belong to the card are marked as experimental. 122779f21707SMarkus Armbruster */ 122879f21707SMarkus Armbruster DEFINE_PROP_DRIVE("x-drive", SDHCIState, blk), 1229c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 1230d7dfca08SIgor Mitsyanko SDHC_CAPAB_REG_DEFAULT), 1231c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1232d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1233d7dfca08SIgor Mitsyanko }; 1234d7dfca08SIgor Mitsyanko 12359af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1236224d10ffSKevin O'Connor { 1237224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1238224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1239224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 124079f21707SMarkus Armbruster sdhci_initfn(s, s->blk); 1241224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1242224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1243224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1244224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1245224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1246224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1247224d10ffSKevin O'Connor } 1248224d10ffSKevin O'Connor 1249224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1250224d10ffSKevin O'Connor { 1251224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1252224d10ffSKevin O'Connor sdhci_uninitfn(s); 1253224d10ffSKevin O'Connor } 1254224d10ffSKevin O'Connor 1255224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1256224d10ffSKevin O'Connor { 1257224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1258224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1259224d10ffSKevin O'Connor 12609af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1261224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1262224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1263224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1264224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1265224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1266224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 12675ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 1268224d10ffSKevin O'Connor } 1269224d10ffSKevin O'Connor 1270224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1271224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1272224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1273224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1274224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1275224d10ffSKevin O'Connor }; 1276224d10ffSKevin O'Connor 12775ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 12785ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 12795ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 12805ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1281*72369755SAndrew Baumann DEFINE_PROP_BOOL("noeject-quirk", SDHCIState, noeject_quirk, false), 12825ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 12835ec911c3SKevin O'Connor }; 12845ec911c3SKevin O'Connor 12857302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1286d7dfca08SIgor Mitsyanko { 12877302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 12885ec911c3SKevin O'Connor DriveInfo *di; 12895ec911c3SKevin O'Connor 12905ec911c3SKevin O'Connor /* FIXME use a qdev drive property instead of drive_get_next() */ 12915ec911c3SKevin O'Connor di = drive_get_next(IF_SD); 12925ec911c3SKevin O'Connor sdhci_initfn(s, di ? blk_by_legacy_dinfo(di) : NULL); 12937302dcd6SKevin O'Connor } 12947302dcd6SKevin O'Connor 12957302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 12967302dcd6SKevin O'Connor { 12977302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 12987302dcd6SKevin O'Connor sdhci_uninitfn(s); 12997302dcd6SKevin O'Connor } 13007302dcd6SKevin O'Connor 13017302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13027302dcd6SKevin O'Connor { 13037302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1304d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1305d7dfca08SIgor Mitsyanko 1306d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1307d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1308d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 130929776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1310d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1311d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1312d7dfca08SIgor Mitsyanko } 1313d7dfca08SIgor Mitsyanko 13147302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1315d7dfca08SIgor Mitsyanko { 1316d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1317d7dfca08SIgor Mitsyanko 1318d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 13195ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13207302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 13219f9bdf43SMarkus Armbruster /* Reason: instance_init() method uses drive_get_next() */ 13229f9bdf43SMarkus Armbruster dc->cannot_instantiate_with_device_add_yet = true; 1323d7dfca08SIgor Mitsyanko } 1324d7dfca08SIgor Mitsyanko 13257302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13267302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1327d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1328d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 13297302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13307302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13317302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1332d7dfca08SIgor Mitsyanko }; 1333d7dfca08SIgor Mitsyanko 1334d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1335d7dfca08SIgor Mitsyanko { 1336224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13377302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 1338d7dfca08SIgor Mitsyanko } 1339d7dfca08SIgor Mitsyanko 1340d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1341