1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4598a40b3SPhilippe Mathieu-Daudé * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf 5598a40b3SPhilippe Mathieu-Daudé * 6d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 7d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 8d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 9d7dfca08SIgor Mitsyanko * 10d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 11d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 12d7dfca08SIgor Mitsyanko * 13d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 14d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 15d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 16d7dfca08SIgor Mitsyanko * option) any later version. 17d7dfca08SIgor Mitsyanko * 18d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 19d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 20d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 21d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 22d7dfca08SIgor Mitsyanko * 23d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 24d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 25d7dfca08SIgor Mitsyanko */ 26d7dfca08SIgor Mitsyanko 270430891cSPeter Maydell #include "qemu/osdep.h" 284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 33d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 34d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 35d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 37d6454270SMarkus Armbruster #include "migration/vmstate.h" 38637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3903dd024fSPaolo Bonzini #include "qemu/log.h" 400b8fa32fSMarkus Armbruster #include "qemu/module.h" 418be487d8SPhilippe Mathieu-Daudé #include "trace.h" 42db1015e9SEduardo Habkost #include "qom/object.h" 43d7dfca08SIgor Mitsyanko 4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */ 46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS, 47fa34a3c5SEduardo Habkost TYPE_SDHCI_BUS) 4840bbc194SPeter Maydell 49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 50aa164fbfSPhilippe Mathieu-Daudé 5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 5209b738ffSPhilippe Mathieu-Daudé { 5309b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 5409b738ffSPhilippe Mathieu-Daudé } 5509b738ffSPhilippe Mathieu-Daudé 566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 586ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 596ff37c3dSPhilippe Mathieu-Daudé { 604d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 614d67852dSPhilippe Mathieu-Daudé return false; 624d67852dSPhilippe Mathieu-Daudé } 636ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 646ff37c3dSPhilippe Mathieu-Daudé case 0: 656ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 666ff37c3dSPhilippe Mathieu-Daudé break; 676ff37c3dSPhilippe Mathieu-Daudé default: 686ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 696ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 706ff37c3dSPhilippe Mathieu-Daudé return true; 716ff37c3dSPhilippe Mathieu-Daudé } 726ff37c3dSPhilippe Mathieu-Daudé return false; 736ff37c3dSPhilippe Mathieu-Daudé } 746ff37c3dSPhilippe Mathieu-Daudé 756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 766ff37c3dSPhilippe Mathieu-Daudé { 776ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 786ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 796ff37c3dSPhilippe Mathieu-Daudé bool y; 806ff37c3dSPhilippe Mathieu-Daudé 816ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 821e23b63fSPhilippe Mathieu-Daudé case 4: 831e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 841e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 851e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 861e23b63fSPhilippe Mathieu-Daudé 871e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 881e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 891e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 901e23b63fSPhilippe Mathieu-Daudé 911e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 921e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 931e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 941e23b63fSPhilippe Mathieu-Daudé 951e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 964d67852dSPhilippe Mathieu-Daudé case 3: 974d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 984d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 994d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 1004d67852dSPhilippe Mathieu-Daudé 1014d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1024d67852dSPhilippe Mathieu-Daudé if (val) { 1034d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1044d67852dSPhilippe Mathieu-Daudé return; 1054d67852dSPhilippe Mathieu-Daudé } 1064d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1074d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1084d67852dSPhilippe Mathieu-Daudé 1094d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1104d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1114d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1124d67852dSPhilippe Mathieu-Daudé } 1134d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1144d67852dSPhilippe Mathieu-Daudé 1154d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1164d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1174d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1184d67852dSPhilippe Mathieu-Daudé 1194d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1204d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1214d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1224d67852dSPhilippe Mathieu-Daudé 1234d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1244d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1254d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1264d67852dSPhilippe Mathieu-Daudé 1274d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1284d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1294d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1304d67852dSPhilippe Mathieu-Daudé 1314d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1324d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1334d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1344d67852dSPhilippe Mathieu-Daudé 1354d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1364d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1374d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1384d67852dSPhilippe Mathieu-Daudé 1394d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1406ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1410540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1420540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1430540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1440540fba9SPhilippe Mathieu-Daudé 1450540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1460540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1470540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1480540fba9SPhilippe Mathieu-Daudé 1490540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1501e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1510540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1526ff37c3dSPhilippe Mathieu-Daudé 1536ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1546ff37c3dSPhilippe Mathieu-Daudé case 1: 1556ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1566ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1576ff37c3dSPhilippe Mathieu-Daudé 1586ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1596ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1606ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1616ff37c3dSPhilippe Mathieu-Daudé return; 1626ff37c3dSPhilippe Mathieu-Daudé } 1636ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1646ff37c3dSPhilippe Mathieu-Daudé 1656ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1666ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1676ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1686ff37c3dSPhilippe Mathieu-Daudé return; 1696ff37c3dSPhilippe Mathieu-Daudé } 1706ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1716ff37c3dSPhilippe Mathieu-Daudé 1726ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1736ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1746ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1756ff37c3dSPhilippe Mathieu-Daudé return; 1766ff37c3dSPhilippe Mathieu-Daudé } 1776ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1786ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1796ff37c3dSPhilippe Mathieu-Daudé 1806ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1816ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1826ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1836ff37c3dSPhilippe Mathieu-Daudé 1846ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1856ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1866ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1876ff37c3dSPhilippe Mathieu-Daudé 1886ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1896ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1906ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1916ff37c3dSPhilippe Mathieu-Daudé 1926ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1936ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1946ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1956ff37c3dSPhilippe Mathieu-Daudé 1966ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1976ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1986ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1996ff37c3dSPhilippe Mathieu-Daudé 2006ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 2016ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2026ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2036ff37c3dSPhilippe Mathieu-Daudé break; 2046ff37c3dSPhilippe Mathieu-Daudé 2056ff37c3dSPhilippe Mathieu-Daudé default: 2066ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2076ff37c3dSPhilippe Mathieu-Daudé } 2086ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2096ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2106ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2116ff37c3dSPhilippe Mathieu-Daudé } 2126ff37c3dSPhilippe Mathieu-Daudé } 2136ff37c3dSPhilippe Mathieu-Daudé 214d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 215d7dfca08SIgor Mitsyanko { 216d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 217d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 218d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 219d7dfca08SIgor Mitsyanko } 220d7dfca08SIgor Mitsyanko 221d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 222d7dfca08SIgor Mitsyanko { 223d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 224d7dfca08SIgor Mitsyanko } 225d7dfca08SIgor Mitsyanko 226d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 227d7dfca08SIgor Mitsyanko { 228d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 229d7dfca08SIgor Mitsyanko 230d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 231bc72ad67SAlex Bligh timer_mod(s->insert_timer, 232bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 233d7dfca08SIgor Mitsyanko } else { 234d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 235d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 236d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 237d7dfca08SIgor Mitsyanko } 238d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 239d7dfca08SIgor Mitsyanko } 240d7dfca08SIgor Mitsyanko } 241d7dfca08SIgor Mitsyanko 24240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 243d7dfca08SIgor Mitsyanko { 24440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 245d7dfca08SIgor Mitsyanko 2468be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 247d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 248d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 249bc72ad67SAlex Bligh timer_mod(s->insert_timer, 250bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 251d7dfca08SIgor Mitsyanko } else { 252d7dfca08SIgor Mitsyanko if (level) { 253d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 254d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 255d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 256d7dfca08SIgor Mitsyanko } 257d7dfca08SIgor Mitsyanko } else { 258d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 259d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 260d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 261d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 262d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 263d7dfca08SIgor Mitsyanko } 264d7dfca08SIgor Mitsyanko } 265d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 266d7dfca08SIgor Mitsyanko } 267d7dfca08SIgor Mitsyanko } 268d7dfca08SIgor Mitsyanko 26940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 270d7dfca08SIgor Mitsyanko { 27140bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 272d7dfca08SIgor Mitsyanko 273d7dfca08SIgor Mitsyanko if (level) { 274d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 275d7dfca08SIgor Mitsyanko } else { 276d7dfca08SIgor Mitsyanko /* Write enabled */ 277d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 278d7dfca08SIgor Mitsyanko } 279d7dfca08SIgor Mitsyanko } 280d7dfca08SIgor Mitsyanko 281d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 282d7dfca08SIgor Mitsyanko { 28340bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 28440bbc194SPeter Maydell 285bc72ad67SAlex Bligh timer_del(s->insert_timer); 286bc72ad67SAlex Bligh timer_del(s->transfer_timer); 287aceb5b06SPhilippe Mathieu-Daudé 288aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 289d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 290d7dfca08SIgor Mitsyanko * initialization */ 291d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 292d7dfca08SIgor Mitsyanko 29340bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 29440bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 29540bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 29640bbc194SPeter Maydell 297d7dfca08SIgor Mitsyanko s->data_count = 0; 298d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2990a7ac9f9SAndrew Baumann s->pending_insert_state = false; 300d7dfca08SIgor Mitsyanko } 301d7dfca08SIgor Mitsyanko 3028b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3038b41c305SPeter Maydell { 3048b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3058b41c305SPeter Maydell * commanded via device register apart from handling of the 3068b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3078b41c305SPeter Maydell */ 3088b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3098b41c305SPeter Maydell 3108b41c305SPeter Maydell sdhci_reset(s); 3118b41c305SPeter Maydell 3128b41c305SPeter Maydell if (s->pending_insert_quirk) { 3138b41c305SPeter Maydell s->pending_insert_state = true; 3148b41c305SPeter Maydell } 3158b41c305SPeter Maydell } 3168b41c305SPeter Maydell 317d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 318d7dfca08SIgor Mitsyanko 319d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 320d7dfca08SIgor Mitsyanko { 321d7dfca08SIgor Mitsyanko SDRequest request; 322d7dfca08SIgor Mitsyanko uint8_t response[16]; 323d7dfca08SIgor Mitsyanko int rlen; 324d7dfca08SIgor Mitsyanko 325d7dfca08SIgor Mitsyanko s->errintsts = 0; 326d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 327d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 328d7dfca08SIgor Mitsyanko request.arg = s->argument; 3298be487d8SPhilippe Mathieu-Daudé 3308be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 33140bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 332d7dfca08SIgor Mitsyanko 333d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 334d7dfca08SIgor Mitsyanko if (rlen == 4) { 335b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 336d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3378be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 338d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 339b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 340b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 341b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 342d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 343d7dfca08SIgor Mitsyanko response[2]; 3448be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3458be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 346d7dfca08SIgor Mitsyanko } else { 3478be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 348d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 349d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 350d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 351d7dfca08SIgor Mitsyanko } 352d7dfca08SIgor Mitsyanko } 353d7dfca08SIgor Mitsyanko 354fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 355fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 356d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 357d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 358d7dfca08SIgor Mitsyanko } 359d7dfca08SIgor Mitsyanko } 360d7dfca08SIgor Mitsyanko 361d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 362d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 363d7dfca08SIgor Mitsyanko } 364d7dfca08SIgor Mitsyanko 365d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 366d7dfca08SIgor Mitsyanko 367d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 368656f416cSPeter Crosthwaite s->data_count = 0; 369d368ba43SKevin O'Connor sdhci_data_transfer(s); 370d7dfca08SIgor Mitsyanko } 371d7dfca08SIgor Mitsyanko } 372d7dfca08SIgor Mitsyanko 373d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 374d7dfca08SIgor Mitsyanko { 375d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 376d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 377d7dfca08SIgor Mitsyanko SDRequest request; 378d7dfca08SIgor Mitsyanko uint8_t response[16]; 379d7dfca08SIgor Mitsyanko 380d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 381d7dfca08SIgor Mitsyanko request.arg = 0; 3828be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 38340bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 384d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 385b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 386d7dfca08SIgor Mitsyanko } 387d7dfca08SIgor Mitsyanko 388d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 389d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 390d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 391d7dfca08SIgor Mitsyanko 392d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 393d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 394d7dfca08SIgor Mitsyanko } 395d7dfca08SIgor Mitsyanko 396d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 397d7dfca08SIgor Mitsyanko } 398d7dfca08SIgor Mitsyanko 399d7dfca08SIgor Mitsyanko /* 400d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 401d7dfca08SIgor Mitsyanko */ 402d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 403d7dfca08SIgor Mitsyanko 404d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 405d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 406d7dfca08SIgor Mitsyanko { 407ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 408d7dfca08SIgor Mitsyanko 409d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 410d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 411d7dfca08SIgor Mitsyanko return; 412d7dfca08SIgor Mitsyanko } 413d7dfca08SIgor Mitsyanko 414ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41508022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 416618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size); 417ea55a221SPhilippe Mathieu-Daudé } 418ea55a221SPhilippe Mathieu-Daudé 419ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42008022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 421ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 422ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 423ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 424ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 425ea55a221SPhilippe Mathieu-Daudé goto read_done; 426d7dfca08SIgor Mitsyanko } 427d7dfca08SIgor Mitsyanko 428d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 429d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 430d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 431d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 432d7dfca08SIgor Mitsyanko } 433d7dfca08SIgor Mitsyanko 434d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 435d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 436d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 437d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 438d7dfca08SIgor Mitsyanko } 439d7dfca08SIgor Mitsyanko 440d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 441d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 442d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 443d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 444d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 445d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 446d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko } 449d7dfca08SIgor Mitsyanko 450ea55a221SPhilippe Mathieu-Daudé read_done: 451d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 452d7dfca08SIgor Mitsyanko } 453d7dfca08SIgor Mitsyanko 454d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 455d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 456d7dfca08SIgor Mitsyanko { 457d7dfca08SIgor Mitsyanko uint32_t value = 0; 458d7dfca08SIgor Mitsyanko int i; 459d7dfca08SIgor Mitsyanko 460d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 461d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4628be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 463d7dfca08SIgor Mitsyanko return 0; 464d7dfca08SIgor Mitsyanko } 465d7dfca08SIgor Mitsyanko 466d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 467d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 468d7dfca08SIgor Mitsyanko s->data_count++; 469d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 470bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4718be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 472d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 473d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 474d7dfca08SIgor Mitsyanko 475d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 476d7dfca08SIgor Mitsyanko s->blkcnt--; 477d7dfca08SIgor Mitsyanko } 478d7dfca08SIgor Mitsyanko 479d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 480d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 481d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 482d7dfca08SIgor Mitsyanko /* stop at gap request */ 483d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 484d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 485d368ba43SKevin O'Connor sdhci_end_transfer(s); 486d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 487d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 488d7dfca08SIgor Mitsyanko } 489d7dfca08SIgor Mitsyanko break; 490d7dfca08SIgor Mitsyanko } 491d7dfca08SIgor Mitsyanko } 492d7dfca08SIgor Mitsyanko 493d7dfca08SIgor Mitsyanko return value; 494d7dfca08SIgor Mitsyanko } 495d7dfca08SIgor Mitsyanko 496d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 497d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 498d7dfca08SIgor Mitsyanko { 499d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 500d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 501d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 502d7dfca08SIgor Mitsyanko } 503d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 504d7dfca08SIgor Mitsyanko return; 505d7dfca08SIgor Mitsyanko } 506d7dfca08SIgor Mitsyanko 507d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 508d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 509d7dfca08SIgor Mitsyanko return; 510d7dfca08SIgor Mitsyanko } else { 511d7dfca08SIgor Mitsyanko s->blkcnt--; 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko } 514d7dfca08SIgor Mitsyanko 51562a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 516d7dfca08SIgor Mitsyanko 517d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 518d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 519d7dfca08SIgor Mitsyanko 520d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 521d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 522d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 523d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 524d368ba43SKevin O'Connor sdhci_end_transfer(s); 525dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 526dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 527d7dfca08SIgor Mitsyanko } 528d7dfca08SIgor Mitsyanko 529d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 530d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 531d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 532d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 533d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 534d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 535d7dfca08SIgor Mitsyanko } 536d368ba43SKevin O'Connor sdhci_end_transfer(s); 537d7dfca08SIgor Mitsyanko } 538d7dfca08SIgor Mitsyanko 539d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 540d7dfca08SIgor Mitsyanko } 541d7dfca08SIgor Mitsyanko 542d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 543d7dfca08SIgor Mitsyanko * register */ 544d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 545d7dfca08SIgor Mitsyanko { 546d7dfca08SIgor Mitsyanko unsigned i; 547d7dfca08SIgor Mitsyanko 548d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 549d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5508be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 551d7dfca08SIgor Mitsyanko return; 552d7dfca08SIgor Mitsyanko } 553d7dfca08SIgor Mitsyanko 554d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 555d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 556d7dfca08SIgor Mitsyanko s->data_count++; 557d7dfca08SIgor Mitsyanko value >>= 8; 558bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5598be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 560d7dfca08SIgor Mitsyanko s->data_count = 0; 561d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 562d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 563d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 564d7dfca08SIgor Mitsyanko } 565d7dfca08SIgor Mitsyanko } 566d7dfca08SIgor Mitsyanko } 567d7dfca08SIgor Mitsyanko } 568d7dfca08SIgor Mitsyanko 569d7dfca08SIgor Mitsyanko /* 570d7dfca08SIgor Mitsyanko * Single DMA data transfer 571d7dfca08SIgor Mitsyanko */ 572d7dfca08SIgor Mitsyanko 573d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 574d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 575d7dfca08SIgor Mitsyanko { 576d7dfca08SIgor Mitsyanko bool page_aligned = false; 577618e0be1SPhilippe Mathieu-Daudé unsigned int begin; 578bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 579bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 580d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 581d7dfca08SIgor Mitsyanko 5826e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5836e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5846e86d903SPrasad J Pandit return; 5856e86d903SPrasad J Pandit } 5866e86d903SPrasad J Pandit 587d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 588d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 589d7dfca08SIgor Mitsyanko * allow them to work properly */ 590d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 591d7dfca08SIgor Mitsyanko page_aligned = true; 592d7dfca08SIgor Mitsyanko } 593d7dfca08SIgor Mitsyanko 594d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 595d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 596d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 597d7dfca08SIgor Mitsyanko while (s->blkcnt) { 598d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 599618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 600d7dfca08SIgor Mitsyanko } 601d7dfca08SIgor Mitsyanko begin = s->data_count; 602d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 603d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 604d7dfca08SIgor Mitsyanko boundary_count = 0; 605d7dfca08SIgor Mitsyanko } else { 606d7dfca08SIgor Mitsyanko s->data_count = block_size; 607d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 608d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 609d7dfca08SIgor Mitsyanko s->blkcnt--; 610d7dfca08SIgor Mitsyanko } 611d7dfca08SIgor Mitsyanko } 612dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 613d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 614d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 615d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 616d7dfca08SIgor Mitsyanko s->data_count = 0; 617d7dfca08SIgor Mitsyanko } 618d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 619d7dfca08SIgor Mitsyanko break; 620d7dfca08SIgor Mitsyanko } 621d7dfca08SIgor Mitsyanko } 622d7dfca08SIgor Mitsyanko } else { 623d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 624d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 625d7dfca08SIgor Mitsyanko while (s->blkcnt) { 626d7dfca08SIgor Mitsyanko begin = s->data_count; 627d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 628d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 629d7dfca08SIgor Mitsyanko boundary_count = 0; 630d7dfca08SIgor Mitsyanko } else { 631d7dfca08SIgor Mitsyanko s->data_count = block_size; 632d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 633d7dfca08SIgor Mitsyanko } 634dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 63542922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 636d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 637d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 63862a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 639d7dfca08SIgor Mitsyanko s->data_count = 0; 640d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 641d7dfca08SIgor Mitsyanko s->blkcnt--; 642d7dfca08SIgor Mitsyanko } 643d7dfca08SIgor Mitsyanko } 644d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 645d7dfca08SIgor Mitsyanko break; 646d7dfca08SIgor Mitsyanko } 647d7dfca08SIgor Mitsyanko } 648d7dfca08SIgor Mitsyanko } 649d7dfca08SIgor Mitsyanko 650d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 651d368ba43SKevin O'Connor sdhci_end_transfer(s); 652d7dfca08SIgor Mitsyanko } else { 653d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 654d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 655d7dfca08SIgor Mitsyanko } 656d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 657d7dfca08SIgor Mitsyanko } 658d7dfca08SIgor Mitsyanko } 659d7dfca08SIgor Mitsyanko 660d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 661d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 662d7dfca08SIgor Mitsyanko { 663bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 664d7dfca08SIgor Mitsyanko 665d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 666618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt); 667dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 668d7dfca08SIgor Mitsyanko } else { 669dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 67062a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 671d7dfca08SIgor Mitsyanko } 672d7dfca08SIgor Mitsyanko s->blkcnt--; 673d7dfca08SIgor Mitsyanko 674d368ba43SKevin O'Connor sdhci_end_transfer(s); 675d7dfca08SIgor Mitsyanko } 676d7dfca08SIgor Mitsyanko 677d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 678d7dfca08SIgor Mitsyanko hwaddr addr; 679d7dfca08SIgor Mitsyanko uint16_t length; 680d7dfca08SIgor Mitsyanko uint8_t attr; 681d7dfca08SIgor Mitsyanko uint8_t incr; 682d7dfca08SIgor Mitsyanko } ADMADescr; 683d7dfca08SIgor Mitsyanko 684d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 685d7dfca08SIgor Mitsyanko { 686d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 687d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 688d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 68906c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 690d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 69118610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2)); 692d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 693d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 694d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 695d7dfca08SIgor Mitsyanko */ 696d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 697d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 698d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 699d7dfca08SIgor Mitsyanko dscr->incr = 8; 700d7dfca08SIgor Mitsyanko break; 701d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 70218610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1)); 703d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 704d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 705d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 706d7dfca08SIgor Mitsyanko dscr->incr = 4; 707d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 708d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 709d7dfca08SIgor Mitsyanko } else { 7104c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 711d7dfca08SIgor Mitsyanko } 712d7dfca08SIgor Mitsyanko break; 713d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 71418610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1); 71518610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2); 716d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 71718610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8); 71804654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 71904654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 720d7dfca08SIgor Mitsyanko dscr->incr = 12; 721d7dfca08SIgor Mitsyanko break; 722d7dfca08SIgor Mitsyanko } 723d7dfca08SIgor Mitsyanko } 724d7dfca08SIgor Mitsyanko 725d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 726d7dfca08SIgor Mitsyanko 727d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 728d7dfca08SIgor Mitsyanko { 729618e0be1SPhilippe Mathieu-Daudé unsigned int begin, length; 730bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7318be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 732d7dfca08SIgor Mitsyanko int i; 733d7dfca08SIgor Mitsyanko 734*6a9e5cc6SPhilippe Mathieu-Daudé if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) { 735*6a9e5cc6SPhilippe Mathieu-Daudé /* Stop Multiple Transfer */ 736*6a9e5cc6SPhilippe Mathieu-Daudé sdhci_end_transfer(s); 737*6a9e5cc6SPhilippe Mathieu-Daudé return; 738*6a9e5cc6SPhilippe Mathieu-Daudé } 739*6a9e5cc6SPhilippe Mathieu-Daudé 740d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 741d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 742d7dfca08SIgor Mitsyanko 743d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7448be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 745d7dfca08SIgor Mitsyanko 746d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 747d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 748d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 749d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 750d7dfca08SIgor Mitsyanko 751d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 752d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 753d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 754d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 755d7dfca08SIgor Mitsyanko } 756d7dfca08SIgor Mitsyanko 757d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 758d7dfca08SIgor Mitsyanko return; 759d7dfca08SIgor Mitsyanko } 760d7dfca08SIgor Mitsyanko 7614c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 762d7dfca08SIgor Mitsyanko 763d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 764d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 765d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 766d7dfca08SIgor Mitsyanko while (length) { 767d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 768618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 769d7dfca08SIgor Mitsyanko } 770d7dfca08SIgor Mitsyanko begin = s->data_count; 771d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 772d7dfca08SIgor Mitsyanko s->data_count = length + begin; 773d7dfca08SIgor Mitsyanko length = 0; 774d7dfca08SIgor Mitsyanko } else { 775d7dfca08SIgor Mitsyanko s->data_count = block_size; 776d7dfca08SIgor Mitsyanko length -= block_size - begin; 777d7dfca08SIgor Mitsyanko } 778dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 779d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 780d7dfca08SIgor Mitsyanko s->data_count - begin); 781d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 782d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 783d7dfca08SIgor Mitsyanko s->data_count = 0; 784d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 785d7dfca08SIgor Mitsyanko s->blkcnt--; 786d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 787d7dfca08SIgor Mitsyanko break; 788d7dfca08SIgor Mitsyanko } 789d7dfca08SIgor Mitsyanko } 790d7dfca08SIgor Mitsyanko } 791d7dfca08SIgor Mitsyanko } 792d7dfca08SIgor Mitsyanko } else { 793d7dfca08SIgor Mitsyanko while (length) { 794d7dfca08SIgor Mitsyanko begin = s->data_count; 795d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 796d7dfca08SIgor Mitsyanko s->data_count = length + begin; 797d7dfca08SIgor Mitsyanko length = 0; 798d7dfca08SIgor Mitsyanko } else { 799d7dfca08SIgor Mitsyanko s->data_count = block_size; 800d7dfca08SIgor Mitsyanko length -= block_size - begin; 801d7dfca08SIgor Mitsyanko } 802dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 8039db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 8049db11cefSPeter Crosthwaite s->data_count - begin); 805d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 806d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 80762a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 808d7dfca08SIgor Mitsyanko s->data_count = 0; 809d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 810d7dfca08SIgor Mitsyanko s->blkcnt--; 811d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 812d7dfca08SIgor Mitsyanko break; 813d7dfca08SIgor Mitsyanko } 814d7dfca08SIgor Mitsyanko } 815d7dfca08SIgor Mitsyanko } 816d7dfca08SIgor Mitsyanko } 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 819d7dfca08SIgor Mitsyanko break; 820d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 821d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8228be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 823d7dfca08SIgor Mitsyanko break; 824d7dfca08SIgor Mitsyanko default: 825d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 826d7dfca08SIgor Mitsyanko break; 827d7dfca08SIgor Mitsyanko } 828d7dfca08SIgor Mitsyanko 8291d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8308be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8311d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8321d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8331d32c26fSPeter Crosthwaite } 8341d32c26fSPeter Crosthwaite 8351d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8361d32c26fSPeter Crosthwaite } 8371d32c26fSPeter Crosthwaite 838d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 839d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 840d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8418be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 842d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 843d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 844d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8458be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 846d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 847d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 848d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8498be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 850d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 851d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 852d7dfca08SIgor Mitsyanko } 853d7dfca08SIgor Mitsyanko 854d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 855d7dfca08SIgor Mitsyanko } 856d368ba43SKevin O'Connor sdhci_end_transfer(s); 857d7dfca08SIgor Mitsyanko return; 858d7dfca08SIgor Mitsyanko } 859d7dfca08SIgor Mitsyanko 860d7dfca08SIgor Mitsyanko } 861d7dfca08SIgor Mitsyanko 862085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 863bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 864bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 865d7dfca08SIgor Mitsyanko } 866d7dfca08SIgor Mitsyanko 867d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 868d7dfca08SIgor Mitsyanko 869d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 870d7dfca08SIgor Mitsyanko { 871d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 872d7dfca08SIgor Mitsyanko 873d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 87406c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 875d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 876d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 877d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 878d7dfca08SIgor Mitsyanko } else { 879d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 880d7dfca08SIgor Mitsyanko } 881d7dfca08SIgor Mitsyanko 882d7dfca08SIgor Mitsyanko break; 883d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 8840540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 8858be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 886d7dfca08SIgor Mitsyanko break; 887d7dfca08SIgor Mitsyanko } 888d7dfca08SIgor Mitsyanko 889d368ba43SKevin O'Connor sdhci_do_adma(s); 890d7dfca08SIgor Mitsyanko break; 891d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 8920540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 8938be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 894d7dfca08SIgor Mitsyanko break; 895d7dfca08SIgor Mitsyanko } 896d7dfca08SIgor Mitsyanko 897d368ba43SKevin O'Connor sdhci_do_adma(s); 898d7dfca08SIgor Mitsyanko break; 899d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9000540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9010540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9028be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 903d7dfca08SIgor Mitsyanko break; 904d7dfca08SIgor Mitsyanko } 905d7dfca08SIgor Mitsyanko 906d368ba43SKevin O'Connor sdhci_do_adma(s); 907d7dfca08SIgor Mitsyanko break; 908d7dfca08SIgor Mitsyanko default: 9098be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 910d7dfca08SIgor Mitsyanko break; 911d7dfca08SIgor Mitsyanko } 912d7dfca08SIgor Mitsyanko } else { 91340bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 914d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 915d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 916d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 917d7dfca08SIgor Mitsyanko } else { 918d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 919d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 920d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 921d7dfca08SIgor Mitsyanko } 922d7dfca08SIgor Mitsyanko } 923d7dfca08SIgor Mitsyanko } 924d7dfca08SIgor Mitsyanko 925d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 926d7dfca08SIgor Mitsyanko { 9276890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 928d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 929d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 930d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 931d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 932d7dfca08SIgor Mitsyanko return false; 933d7dfca08SIgor Mitsyanko } 934d7dfca08SIgor Mitsyanko 935d7dfca08SIgor Mitsyanko return true; 936d7dfca08SIgor Mitsyanko } 937d7dfca08SIgor Mitsyanko 938d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 939d7dfca08SIgor Mitsyanko * continuous manner */ 940d7dfca08SIgor Mitsyanko static inline bool 941d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 942d7dfca08SIgor Mitsyanko { 943d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 9448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 945d7dfca08SIgor Mitsyanko "is prohibited\n"); 946d7dfca08SIgor Mitsyanko return false; 947d7dfca08SIgor Mitsyanko } 948d7dfca08SIgor Mitsyanko return true; 949d7dfca08SIgor Mitsyanko } 950d7dfca08SIgor Mitsyanko 951d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 952d7dfca08SIgor Mitsyanko { 953d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 954d7dfca08SIgor Mitsyanko uint32_t ret = 0; 955d7dfca08SIgor Mitsyanko 956d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 957d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 958d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 959d7dfca08SIgor Mitsyanko break; 960d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 961d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 962d7dfca08SIgor Mitsyanko break; 963d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 964d7dfca08SIgor Mitsyanko ret = s->argument; 965d7dfca08SIgor Mitsyanko break; 966d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 967d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 968d7dfca08SIgor Mitsyanko break; 969d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 970d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 971d7dfca08SIgor Mitsyanko break; 972d7dfca08SIgor Mitsyanko case SDHC_BDATA: 973d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 974d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9758be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 976d7dfca08SIgor Mitsyanko return ret; 977d7dfca08SIgor Mitsyanko } 978d7dfca08SIgor Mitsyanko break; 979d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 980d7dfca08SIgor Mitsyanko ret = s->prnsts; 981da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 982da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 983da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 984da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 985d7dfca08SIgor Mitsyanko break; 986d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 98706c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 988d7dfca08SIgor Mitsyanko (s->wakcon << 24); 989d7dfca08SIgor Mitsyanko break; 990d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 991d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 992d7dfca08SIgor Mitsyanko break; 993d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 994d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 995d7dfca08SIgor Mitsyanko break; 996d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 997d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 998d7dfca08SIgor Mitsyanko break; 999d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1000d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1001d7dfca08SIgor Mitsyanko break; 1002d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1003ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1004d7dfca08SIgor Mitsyanko break; 1005cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10065efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10075efc9016SPhilippe Mathieu-Daudé break; 10085efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10095efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1010d7dfca08SIgor Mitsyanko break; 1011d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10125efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10135efc9016SPhilippe Mathieu-Daudé break; 10145efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10155efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1016d7dfca08SIgor Mitsyanko break; 1017d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1018d7dfca08SIgor Mitsyanko ret = s->admaerr; 1019d7dfca08SIgor Mitsyanko break; 1020d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1021d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1022d7dfca08SIgor Mitsyanko break; 1023d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1024d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1025d7dfca08SIgor Mitsyanko break; 1026d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1027aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1028d7dfca08SIgor Mitsyanko break; 1029d7dfca08SIgor Mitsyanko default: 103000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 103100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1032d7dfca08SIgor Mitsyanko break; 1033d7dfca08SIgor Mitsyanko } 1034d7dfca08SIgor Mitsyanko 1035d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1036d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 10378be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1038d7dfca08SIgor Mitsyanko return ret; 1039d7dfca08SIgor Mitsyanko } 1040d7dfca08SIgor Mitsyanko 1041d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1042d7dfca08SIgor Mitsyanko { 1043d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1044d7dfca08SIgor Mitsyanko return; 1045d7dfca08SIgor Mitsyanko } 1046d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1047d7dfca08SIgor Mitsyanko 1048d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1049d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1050d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1051d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1052d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1053d7dfca08SIgor Mitsyanko } else { 1054d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1055d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1056d7dfca08SIgor Mitsyanko } 1057d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1058d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1059d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1060d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1061d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1062d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1063d7dfca08SIgor Mitsyanko } 1064d7dfca08SIgor Mitsyanko } 1065d7dfca08SIgor Mitsyanko } 1066d7dfca08SIgor Mitsyanko 1067d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1068d7dfca08SIgor Mitsyanko { 1069d7dfca08SIgor Mitsyanko switch (value) { 1070d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1071d368ba43SKevin O'Connor sdhci_reset(s); 1072d7dfca08SIgor Mitsyanko break; 1073d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1074d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1075d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1076d7dfca08SIgor Mitsyanko break; 1077d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1078d7dfca08SIgor Mitsyanko s->data_count = 0; 1079d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1080d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1081d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1082d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1083d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1084d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1085d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1086d7dfca08SIgor Mitsyanko break; 1087d7dfca08SIgor Mitsyanko } 1088d7dfca08SIgor Mitsyanko } 1089d7dfca08SIgor Mitsyanko 1090d7dfca08SIgor Mitsyanko static void 1091d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1092d7dfca08SIgor Mitsyanko { 1093d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1094d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1095d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1096d368ba43SKevin O'Connor uint32_t value = val; 1097d7dfca08SIgor Mitsyanko value <<= shift; 1098d7dfca08SIgor Mitsyanko 1099d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1100d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1101d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1102d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1103d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1104d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 110506c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 110645ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1107d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 110845ba9f76SPrasad J Pandit } else { 110945ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 111045ba9f76SPrasad J Pandit } 1111d7dfca08SIgor Mitsyanko } 1112d7dfca08SIgor Mitsyanko break; 1113d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1114d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1115dfba99f1SPhilippe Mathieu-Daudé MASKED_WRITE(s->blksize, mask, extract32(value, 0, 12)); 1116d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1117d7dfca08SIgor Mitsyanko } 11189201bb9aSAlistair Francis 11199201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11209201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 112178ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 11229227cc52SPhilippe Mathieu-Daudé "the maximum buffer 0x%x\n", __func__, s->blksize, 11239201bb9aSAlistair Francis s->buf_maxsz); 11249201bb9aSAlistair Francis 11259201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11269201bb9aSAlistair Francis } 11279201bb9aSAlistair Francis 1128d7dfca08SIgor Mitsyanko break; 1129d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1130d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1131d7dfca08SIgor Mitsyanko break; 1132d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1133d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1134d7dfca08SIgor Mitsyanko * capabilities register */ 11356ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1136d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1137d7dfca08SIgor Mitsyanko } 113824bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1139d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1140d7dfca08SIgor Mitsyanko 1141d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1142d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1143d7dfca08SIgor Mitsyanko break; 1144d7dfca08SIgor Mitsyanko } 1145d7dfca08SIgor Mitsyanko 1146d368ba43SKevin O'Connor sdhci_send_command(s); 1147d7dfca08SIgor Mitsyanko break; 1148d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1149d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1150d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1151d7dfca08SIgor Mitsyanko } 1152d7dfca08SIgor Mitsyanko break; 1153d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1154d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1155d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1156d7dfca08SIgor Mitsyanko } 115706c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1158d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1159d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1160d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1161d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1162d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1163d7dfca08SIgor Mitsyanko } 1164d7dfca08SIgor Mitsyanko break; 1165d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1166d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1167d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1168d7dfca08SIgor Mitsyanko } 1169d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1170d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1171d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1172d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1173d7dfca08SIgor Mitsyanko } else { 1174d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1175d7dfca08SIgor Mitsyanko } 1176d7dfca08SIgor Mitsyanko break; 1177d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1178d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1179d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1180d7dfca08SIgor Mitsyanko } 1181d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1182d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1183d7dfca08SIgor Mitsyanko if (s->errintsts) { 1184d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1185d7dfca08SIgor Mitsyanko } else { 1186d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1187d7dfca08SIgor Mitsyanko } 1188d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1189d7dfca08SIgor Mitsyanko break; 1190d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1191d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1192d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1193d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1194d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1195d7dfca08SIgor Mitsyanko if (s->errintsts) { 1196d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1197d7dfca08SIgor Mitsyanko } else { 1198d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1199d7dfca08SIgor Mitsyanko } 12000a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12010a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12020a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12030a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12040a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12050a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12060a7ac9f9SAndrew Baumann } 1207d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1208d7dfca08SIgor Mitsyanko break; 1209d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1210d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1211d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1212d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1213d7dfca08SIgor Mitsyanko break; 1214d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1215d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1216d7dfca08SIgor Mitsyanko break; 1217d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1218d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1219d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1220d7dfca08SIgor Mitsyanko break; 1221d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1222d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1223d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1224d7dfca08SIgor Mitsyanko break; 1225d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1226d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1227d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1228d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1229d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1230d7dfca08SIgor Mitsyanko } 1231d7dfca08SIgor Mitsyanko if (s->errintsts) { 1232d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1233d7dfca08SIgor Mitsyanko } 1234d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1235d7dfca08SIgor Mitsyanko break; 12365d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12370034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12380034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12390034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12400034ebe6SPhilippe Mathieu-Daudé 12410034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12420034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12430034ebe6SPhilippe Mathieu-Daudé } else { 12440034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12450034ebe6SPhilippe Mathieu-Daudé } 12460034ebe6SPhilippe Mathieu-Daudé } 12475d2c0464SAndrey Smirnov break; 12485efc9016SPhilippe Mathieu-Daudé 12495efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12505efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12515efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12525efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12535efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12545efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12555efc9016SPhilippe Mathieu-Daudé break; 12565efc9016SPhilippe Mathieu-Daudé 1257d7dfca08SIgor Mitsyanko default: 125800b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 125900b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1260d7dfca08SIgor Mitsyanko break; 1261d7dfca08SIgor Mitsyanko } 12628be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12638be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1264d7dfca08SIgor Mitsyanko } 1265d7dfca08SIgor Mitsyanko 1266d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1267d368ba43SKevin O'Connor .read = sdhci_read, 1268d368ba43SKevin O'Connor .write = sdhci_write, 1269d7dfca08SIgor Mitsyanko .valid = { 1270d7dfca08SIgor Mitsyanko .min_access_size = 1, 1271d7dfca08SIgor Mitsyanko .max_access_size = 4, 1272d7dfca08SIgor Mitsyanko .unaligned = false 1273d7dfca08SIgor Mitsyanko }, 1274d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1275d7dfca08SIgor Mitsyanko }; 1276d7dfca08SIgor Mitsyanko 1277aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1278aceb5b06SPhilippe Mathieu-Daudé { 1279de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 12806ff37c3dSPhilippe Mathieu-Daudé 12814d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 12824d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 12834d67852dSPhilippe Mathieu-Daudé break; 12844d67852dSPhilippe Mathieu-Daudé default: 12854d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1286aceb5b06SPhilippe Mathieu-Daudé return; 1287aceb5b06SPhilippe Mathieu-Daudé } 1288aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12896ff37c3dSPhilippe Mathieu-Daudé 1290de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1291de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 12926ff37c3dSPhilippe Mathieu-Daudé return; 12936ff37c3dSPhilippe Mathieu-Daudé } 1294aceb5b06SPhilippe Mathieu-Daudé } 1295aceb5b06SPhilippe Mathieu-Daudé 1296b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1297b635d98cSPhilippe Mathieu-Daudé 1298ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 1299d7dfca08SIgor Mitsyanko { 130040bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 130140bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1302d7dfca08SIgor Mitsyanko 1303bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1304d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1305fd1e5c81SAndrey Smirnov 1306fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 1307d7dfca08SIgor Mitsyanko } 1308d7dfca08SIgor Mitsyanko 1309ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 1310d7dfca08SIgor Mitsyanko { 1311bc72ad67SAlex Bligh timer_del(s->insert_timer); 1312bc72ad67SAlex Bligh timer_free(s->insert_timer); 1313bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1314bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1315d7dfca08SIgor Mitsyanko 1316d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1317d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1318d7dfca08SIgor Mitsyanko } 1319d7dfca08SIgor Mitsyanko 1320ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 132125367498SPhilippe Mathieu-Daudé { 1322de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1323aceb5b06SPhilippe Mathieu-Daudé 1324de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1325de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1326aceb5b06SPhilippe Mathieu-Daudé return; 1327aceb5b06SPhilippe Mathieu-Daudé } 132825367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 132925367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 133025367498SPhilippe Mathieu-Daudé 1331c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 133225367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 133325367498SPhilippe Mathieu-Daudé } 133425367498SPhilippe Mathieu-Daudé 1335b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 13368b7455c7SPhilippe Mathieu-Daudé { 13378b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13388b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13398b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13408b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13418b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13428b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13438b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13448b7455c7SPhilippe Mathieu-Daudé } 13458b7455c7SPhilippe Mathieu-Daudé 13460a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13470a7ac9f9SAndrew Baumann { 13480a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13490a7ac9f9SAndrew Baumann 13500a7ac9f9SAndrew Baumann return s->pending_insert_state; 13510a7ac9f9SAndrew Baumann } 13520a7ac9f9SAndrew Baumann 13530a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13540a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13550a7ac9f9SAndrew Baumann .version_id = 1, 13560a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13570a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13580a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13590a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13600a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13610a7ac9f9SAndrew Baumann }, 13620a7ac9f9SAndrew Baumann }; 13630a7ac9f9SAndrew Baumann 1364d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1365d7dfca08SIgor Mitsyanko .name = "sdhci", 1366d7dfca08SIgor Mitsyanko .version_id = 1, 1367d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1368d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1369d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1370d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1371d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1372d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1373d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1374d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1375d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1376d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 137706c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1378d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1379d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1380d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1381d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1382d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1383d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1384d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1385d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1386d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1387d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1388d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1389d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1390d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1391d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1392d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1393d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 139459046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1395e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1396e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1397d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 13980a7ac9f9SAndrew Baumann }, 13990a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 14000a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 14010a7ac9f9SAndrew Baumann NULL 14020a7ac9f9SAndrew Baumann }, 1403d7dfca08SIgor Mitsyanko }; 1404d7dfca08SIgor Mitsyanko 1405ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 14061c92c505SPhilippe Mathieu-Daudé { 14071c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14081c92c505SPhilippe Mathieu-Daudé 14091c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14101c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14111c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14121c92c505SPhilippe Mathieu-Daudé } 14131c92c505SPhilippe Mathieu-Daudé 1414b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1415b635d98cSPhilippe Mathieu-Daudé 14165ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1417b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14180a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14190a7ac9f9SAndrew Baumann false), 142060765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 142160765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14225ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14235ec911c3SKevin O'Connor }; 14245ec911c3SKevin O'Connor 14257302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1426d7dfca08SIgor Mitsyanko { 14277302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14285ec911c3SKevin O'Connor 142940bbc194SPeter Maydell sdhci_initfn(s); 14307302dcd6SKevin O'Connor } 14317302dcd6SKevin O'Connor 14327302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14337302dcd6SKevin O'Connor { 14347302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 143560765b6cSPhilippe Mathieu-Daudé 143660765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 143760765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 143860765b6cSPhilippe Mathieu-Daudé } 143960765b6cSPhilippe Mathieu-Daudé 14407302dcd6SKevin O'Connor sdhci_uninitfn(s); 14417302dcd6SKevin O'Connor } 14427302dcd6SKevin O'Connor 14437302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 14447302dcd6SKevin O'Connor { 1445de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 14467302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1447d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1448d7dfca08SIgor Mitsyanko 1449de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1450de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 145125367498SPhilippe Mathieu-Daudé return; 145225367498SPhilippe Mathieu-Daudé } 145325367498SPhilippe Mathieu-Daudé 145460765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145502e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 145660765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 145760765b6cSPhilippe Mathieu-Daudé } else { 145860765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1459dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 146060765b6cSPhilippe Mathieu-Daudé } 1461dd55c485SPhilippe Mathieu-Daudé 1462d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1463fd1e5c81SAndrey Smirnov 1464d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1465d7dfca08SIgor Mitsyanko } 1466d7dfca08SIgor Mitsyanko 1467b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 14688b7455c7SPhilippe Mathieu-Daudé { 14698b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14708b7455c7SPhilippe Mathieu-Daudé 1471b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 147260765b6cSPhilippe Mathieu-Daudé 147360765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 147460765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 147560765b6cSPhilippe Mathieu-Daudé } 14768b7455c7SPhilippe Mathieu-Daudé } 14778b7455c7SPhilippe Mathieu-Daudé 14787302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1479d7dfca08SIgor Mitsyanko { 1480d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1481d7dfca08SIgor Mitsyanko 14824f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 14837302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14848b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14851c92c505SPhilippe Mathieu-Daudé 14861c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1487d7dfca08SIgor Mitsyanko } 1488d7dfca08SIgor Mitsyanko 14897302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14907302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1491d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1492d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 14937302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 14947302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 14957302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1496d7dfca08SIgor Mitsyanko }; 1497d7dfca08SIgor Mitsyanko 1498b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1499b635d98cSPhilippe Mathieu-Daudé 150040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 150140bbc194SPeter Maydell { 150240bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 150340bbc194SPeter Maydell 150440bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 150540bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 150640bbc194SPeter Maydell } 150740bbc194SPeter Maydell 150840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 150940bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 151040bbc194SPeter Maydell .parent = TYPE_SD_BUS, 151140bbc194SPeter Maydell .instance_size = sizeof(SDBus), 151240bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 151340bbc194SPeter Maydell }; 151440bbc194SPeter Maydell 1515efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1516efadc818SPhilippe Mathieu-Daudé 1517fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1518fd1e5c81SAndrey Smirnov { 1519fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1520fd1e5c81SAndrey Smirnov uint32_t ret; 152106c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1522fd1e5c81SAndrey Smirnov 1523fd1e5c81SAndrey Smirnov switch (offset) { 1524fd1e5c81SAndrey Smirnov default: 1525fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1526fd1e5c81SAndrey Smirnov 1527fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1528fd1e5c81SAndrey Smirnov /* 1529fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1530fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1531fd1e5c81SAndrey Smirnov * usdhc_write() 1532fd1e5c81SAndrey Smirnov */ 153306c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1534fd1e5c81SAndrey Smirnov 153506c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 153606c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1537fd1e5c81SAndrey Smirnov } 1538fd1e5c81SAndrey Smirnov 153906c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 154006c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1541fd1e5c81SAndrey Smirnov } 1542fd1e5c81SAndrey Smirnov 154306c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1544fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1545fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1546fd1e5c81SAndrey Smirnov 1547fd1e5c81SAndrey Smirnov break; 1548fd1e5c81SAndrey Smirnov 15496bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 15506bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 15516bfd06daSHans-Erik Floryd ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB; 15526bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 15536bfd06daSHans-Erik Floryd ret |= ESDHC_PRNSTS_SDSTB; 15546bfd06daSHans-Erik Floryd } 15556bfd06daSHans-Erik Floryd break; 15566bfd06daSHans-Erik Floryd 15573b2d8176SGuenter Roeck case ESDHC_VENDOR_SPEC: 15583b2d8176SGuenter Roeck ret = s->vendor_spec; 15593b2d8176SGuenter Roeck break; 1560fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1561fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1562fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1563fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1564fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1565fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1566fd1e5c81SAndrey Smirnov ret = 0; 1567fd1e5c81SAndrey Smirnov break; 1568fd1e5c81SAndrey Smirnov } 1569fd1e5c81SAndrey Smirnov 1570fd1e5c81SAndrey Smirnov return ret; 1571fd1e5c81SAndrey Smirnov } 1572fd1e5c81SAndrey Smirnov 1573fd1e5c81SAndrey Smirnov static void 1574fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1575fd1e5c81SAndrey Smirnov { 1576fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 157706c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1578fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1579fd1e5c81SAndrey Smirnov 1580fd1e5c81SAndrey Smirnov switch (offset) { 1581fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1582fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1583fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1584fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1585fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 15863b2d8176SGuenter Roeck break; 15873b2d8176SGuenter Roeck 1588fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 15893b2d8176SGuenter Roeck s->vendor_spec = value; 15903b2d8176SGuenter Roeck switch (s->vendor) { 15913b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 15923b2d8176SGuenter Roeck if (value & ESDHC_IMX_FRC_SDCLK_ON) { 15933b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 15943b2d8176SGuenter Roeck } else { 15953b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 15963b2d8176SGuenter Roeck } 15973b2d8176SGuenter Roeck break; 15983b2d8176SGuenter Roeck default: 15993b2d8176SGuenter Roeck break; 16003b2d8176SGuenter Roeck } 1601fd1e5c81SAndrey Smirnov break; 1602fd1e5c81SAndrey Smirnov 1603fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1604fd1e5c81SAndrey Smirnov /* 1605fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1606fd1e5c81SAndrey Smirnov * 1607fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1608fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1609fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1610fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1611fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1612fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1613fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1614fd1e5c81SAndrey Smirnov * 1615fd1e5c81SAndrey Smirnov * and 0x29 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * 15 10 9 8 1618fd1e5c81SAndrey Smirnov * |----------+------| 1619fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1620fd1e5c81SAndrey Smirnov * | | Sel. | 1621fd1e5c81SAndrey Smirnov * | | | 1622fd1e5c81SAndrey Smirnov * |----------+------| 1623fd1e5c81SAndrey Smirnov * 1624fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1625fd1e5c81SAndrey Smirnov * 1626fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1627fd1e5c81SAndrey Smirnov * 1628fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1629fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1630fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1631fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1632fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1633fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1634fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1635fd1e5c81SAndrey Smirnov * 1636fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1637fd1e5c81SAndrey Smirnov * 1638fd1e5c81SAndrey Smirnov * |----------------------------------| 1639fd1e5c81SAndrey Smirnov * | Power Control Register | 1640fd1e5c81SAndrey Smirnov * | | 1641fd1e5c81SAndrey Smirnov * | Description omitted, | 1642fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1643fd1e5c81SAndrey Smirnov * | | 1644fd1e5c81SAndrey Smirnov * |----------------------------------| 1645fd1e5c81SAndrey Smirnov * 1646fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1647fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1648fd1e5c81SAndrey Smirnov * word we've been given. 1649fd1e5c81SAndrey Smirnov */ 1650fd1e5c81SAndrey Smirnov 1651fd1e5c81SAndrey Smirnov /* 1652fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1653fd1e5c81SAndrey Smirnov */ 165406c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1655fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1656fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1657fd1e5c81SAndrey Smirnov /* 1658fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1659fd1e5c81SAndrey Smirnov * bits 5 and 1 1660fd1e5c81SAndrey Smirnov */ 1661fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 166206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1663fd1e5c81SAndrey Smirnov } 1664fd1e5c81SAndrey Smirnov 1665fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 166606c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1667fd1e5c81SAndrey Smirnov } 1668fd1e5c81SAndrey Smirnov 1669fd1e5c81SAndrey Smirnov /* 1670fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1671fd1e5c81SAndrey Smirnov */ 167206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1673fd1e5c81SAndrey Smirnov 1674fd1e5c81SAndrey Smirnov /* 1675fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1676fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1677fd1e5c81SAndrey Smirnov * 1678fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1679fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1680fd1e5c81SAndrey Smirnov * kernel 1681fd1e5c81SAndrey Smirnov */ 1682fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 168306c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1684fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1685fd1e5c81SAndrey Smirnov 1686fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1687fd1e5c81SAndrey Smirnov break; 1688fd1e5c81SAndrey Smirnov 1689fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1690fd1e5c81SAndrey Smirnov /* 1691fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1692fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1693fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1694fd1e5c81SAndrey Smirnov * order to get where we started 1695fd1e5c81SAndrey Smirnov * 1696fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1697fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1698fd1e5c81SAndrey Smirnov * 1699fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1700fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1701fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1702fd1e5c81SAndrey Smirnov * 1703fd1e5c81SAndrey Smirnov */ 1704fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1705fd1e5c81SAndrey Smirnov break; 1706fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1707fd1e5c81SAndrey Smirnov /* 1708fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1709fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1710fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1711fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1712fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1713fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1714fd1e5c81SAndrey Smirnov */ 1715fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1716fd1e5c81SAndrey Smirnov break; 1717fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1718fd1e5c81SAndrey Smirnov /* 1719fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1720fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1721fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1722fd1e5c81SAndrey Smirnov * 1723fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1724fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1725fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1726fd1e5c81SAndrey Smirnov */ 1727fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1728fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1729fd1e5c81SAndrey Smirnov default: 1730fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1731fd1e5c81SAndrey Smirnov break; 1732fd1e5c81SAndrey Smirnov } 1733fd1e5c81SAndrey Smirnov } 1734fd1e5c81SAndrey Smirnov 1735fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1736fd1e5c81SAndrey Smirnov .read = usdhc_read, 1737fd1e5c81SAndrey Smirnov .write = usdhc_write, 1738fd1e5c81SAndrey Smirnov .valid = { 1739fd1e5c81SAndrey Smirnov .min_access_size = 1, 1740fd1e5c81SAndrey Smirnov .max_access_size = 4, 1741fd1e5c81SAndrey Smirnov .unaligned = false 1742fd1e5c81SAndrey Smirnov }, 1743fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1744fd1e5c81SAndrey Smirnov }; 1745fd1e5c81SAndrey Smirnov 1746fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1747fd1e5c81SAndrey Smirnov { 1748fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1749fd1e5c81SAndrey Smirnov 1750fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1751fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1752fd1e5c81SAndrey Smirnov } 1753fd1e5c81SAndrey Smirnov 1754fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1755fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1756fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1757fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1758fd1e5c81SAndrey Smirnov }; 1759fd1e5c81SAndrey Smirnov 1760c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1761c85fba50SPhilippe Mathieu-Daudé 1762c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1763c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1764c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1765c85fba50SPhilippe Mathieu-Daudé 1766c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1767c85fba50SPhilippe Mathieu-Daudé { 1768c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1769c85fba50SPhilippe Mathieu-Daudé 1770c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1771c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1772c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1773c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1774c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1775c85fba50SPhilippe Mathieu-Daudé ret = 0; 1776c85fba50SPhilippe Mathieu-Daudé break; 1777c85fba50SPhilippe Mathieu-Daudé default: 1778c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1779c85fba50SPhilippe Mathieu-Daudé break; 1780c85fba50SPhilippe Mathieu-Daudé } 1781c85fba50SPhilippe Mathieu-Daudé 1782c85fba50SPhilippe Mathieu-Daudé return ret; 1783c85fba50SPhilippe Mathieu-Daudé } 1784c85fba50SPhilippe Mathieu-Daudé 1785c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1786c85fba50SPhilippe Mathieu-Daudé unsigned size) 1787c85fba50SPhilippe Mathieu-Daudé { 1788c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1789c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1790c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1791c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1792c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1793c85fba50SPhilippe Mathieu-Daudé break; 1794c85fba50SPhilippe Mathieu-Daudé default: 1795c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1796c85fba50SPhilippe Mathieu-Daudé break; 1797c85fba50SPhilippe Mathieu-Daudé } 1798c85fba50SPhilippe Mathieu-Daudé } 1799c85fba50SPhilippe Mathieu-Daudé 1800c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1801c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1802c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1803c85fba50SPhilippe Mathieu-Daudé .valid = { 1804c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1805c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1806c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1807c85fba50SPhilippe Mathieu-Daudé }, 1808c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1809c85fba50SPhilippe Mathieu-Daudé }; 1810c85fba50SPhilippe Mathieu-Daudé 1811c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1812c85fba50SPhilippe Mathieu-Daudé { 1813c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1814c85fba50SPhilippe Mathieu-Daudé 1815c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1816c85fba50SPhilippe Mathieu-Daudé } 1817c85fba50SPhilippe Mathieu-Daudé 1818c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = { 1819c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI , 1820c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1821c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1822c85fba50SPhilippe Mathieu-Daudé }; 1823c85fba50SPhilippe Mathieu-Daudé 1824d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1825d7dfca08SIgor Mitsyanko { 18267302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 182740bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1828fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1829c85fba50SPhilippe Mathieu-Daudé type_register_static(&sdhci_s3c_info); 1830d7dfca08SIgor Mitsyanko } 1831d7dfca08SIgor Mitsyanko 1832d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1833