1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 32d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 33d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35d6454270SMarkus Armbruster #include "migration/vmstate.h" 36637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3703dd024fSPaolo Bonzini #include "qemu/log.h" 380b8fa32fSMarkus Armbruster #include "qemu/module.h" 398be487d8SPhilippe Mathieu-Daudé #include "trace.h" 40d7dfca08SIgor Mitsyanko 4140bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4240bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4340bbc194SPeter Maydell 44aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 45aa164fbfSPhilippe Mathieu-Daudé 4609b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 4709b738ffSPhilippe Mathieu-Daudé { 4809b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 4909b738ffSPhilippe Mathieu-Daudé } 5009b738ffSPhilippe Mathieu-Daudé 516ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 526ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 536ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 546ff37c3dSPhilippe Mathieu-Daudé { 554d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 564d67852dSPhilippe Mathieu-Daudé return false; 574d67852dSPhilippe Mathieu-Daudé } 586ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 596ff37c3dSPhilippe Mathieu-Daudé case 0: 606ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 616ff37c3dSPhilippe Mathieu-Daudé break; 626ff37c3dSPhilippe Mathieu-Daudé default: 636ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 646ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 656ff37c3dSPhilippe Mathieu-Daudé return true; 666ff37c3dSPhilippe Mathieu-Daudé } 676ff37c3dSPhilippe Mathieu-Daudé return false; 686ff37c3dSPhilippe Mathieu-Daudé } 696ff37c3dSPhilippe Mathieu-Daudé 706ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 716ff37c3dSPhilippe Mathieu-Daudé { 726ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 736ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 746ff37c3dSPhilippe Mathieu-Daudé bool y; 756ff37c3dSPhilippe Mathieu-Daudé 766ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 771e23b63fSPhilippe Mathieu-Daudé case 4: 781e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 791e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 801e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 811e23b63fSPhilippe Mathieu-Daudé 821e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 831e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 841e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 851e23b63fSPhilippe Mathieu-Daudé 861e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 871e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 881e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 891e23b63fSPhilippe Mathieu-Daudé 901e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 914d67852dSPhilippe Mathieu-Daudé case 3: 924d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 934d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 944d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 954d67852dSPhilippe Mathieu-Daudé 964d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 974d67852dSPhilippe Mathieu-Daudé if (val) { 984d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 994d67852dSPhilippe Mathieu-Daudé return; 1004d67852dSPhilippe Mathieu-Daudé } 1014d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1024d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1034d67852dSPhilippe Mathieu-Daudé 1044d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1054d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1064d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1074d67852dSPhilippe Mathieu-Daudé } 1084d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1094d67852dSPhilippe Mathieu-Daudé 1104d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1114d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1124d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1134d67852dSPhilippe Mathieu-Daudé 1144d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1154d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1164d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1174d67852dSPhilippe Mathieu-Daudé 1184d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1194d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1204d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1214d67852dSPhilippe Mathieu-Daudé 1224d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1234d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1244d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1254d67852dSPhilippe Mathieu-Daudé 1264d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1274d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1284d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1294d67852dSPhilippe Mathieu-Daudé 1304d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1314d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1324d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1334d67852dSPhilippe Mathieu-Daudé 1344d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1356ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1360540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1370540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1380540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1390540fba9SPhilippe Mathieu-Daudé 1400540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1410540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1420540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1430540fba9SPhilippe Mathieu-Daudé 1440540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1451e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1460540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1476ff37c3dSPhilippe Mathieu-Daudé 1486ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1496ff37c3dSPhilippe Mathieu-Daudé case 1: 1506ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1516ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1526ff37c3dSPhilippe Mathieu-Daudé 1536ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1546ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1556ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1566ff37c3dSPhilippe Mathieu-Daudé return; 1576ff37c3dSPhilippe Mathieu-Daudé } 1586ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1596ff37c3dSPhilippe Mathieu-Daudé 1606ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1616ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1626ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1636ff37c3dSPhilippe Mathieu-Daudé return; 1646ff37c3dSPhilippe Mathieu-Daudé } 1656ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1666ff37c3dSPhilippe Mathieu-Daudé 1676ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1686ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1696ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1706ff37c3dSPhilippe Mathieu-Daudé return; 1716ff37c3dSPhilippe Mathieu-Daudé } 1726ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1736ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1746ff37c3dSPhilippe Mathieu-Daudé 1756ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1766ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1776ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1786ff37c3dSPhilippe Mathieu-Daudé 1796ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1806ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1816ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1826ff37c3dSPhilippe Mathieu-Daudé 1836ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1846ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1856ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1866ff37c3dSPhilippe Mathieu-Daudé 1876ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1886ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1896ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1906ff37c3dSPhilippe Mathieu-Daudé 1916ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1926ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1936ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1946ff37c3dSPhilippe Mathieu-Daudé 1956ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1966ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 1976ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 1986ff37c3dSPhilippe Mathieu-Daudé break; 1996ff37c3dSPhilippe Mathieu-Daudé 2006ff37c3dSPhilippe Mathieu-Daudé default: 2016ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2026ff37c3dSPhilippe Mathieu-Daudé } 2036ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2046ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2056ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2066ff37c3dSPhilippe Mathieu-Daudé } 2076ff37c3dSPhilippe Mathieu-Daudé } 2086ff37c3dSPhilippe Mathieu-Daudé 209d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 210d7dfca08SIgor Mitsyanko { 211d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 212d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 213d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 214d7dfca08SIgor Mitsyanko } 215d7dfca08SIgor Mitsyanko 216d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 217d7dfca08SIgor Mitsyanko { 218d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 219d7dfca08SIgor Mitsyanko } 220d7dfca08SIgor Mitsyanko 221d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 222d7dfca08SIgor Mitsyanko { 223d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 224d7dfca08SIgor Mitsyanko 225d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 226bc72ad67SAlex Bligh timer_mod(s->insert_timer, 227bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 228d7dfca08SIgor Mitsyanko } else { 229d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 230d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 231d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 232d7dfca08SIgor Mitsyanko } 233d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 234d7dfca08SIgor Mitsyanko } 235d7dfca08SIgor Mitsyanko } 236d7dfca08SIgor Mitsyanko 23740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 238d7dfca08SIgor Mitsyanko { 23940bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 240d7dfca08SIgor Mitsyanko 2418be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 242d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 243d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 244bc72ad67SAlex Bligh timer_mod(s->insert_timer, 245bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 246d7dfca08SIgor Mitsyanko } else { 247d7dfca08SIgor Mitsyanko if (level) { 248d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 249d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 250d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 251d7dfca08SIgor Mitsyanko } 252d7dfca08SIgor Mitsyanko } else { 253d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 254d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 255d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 256d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 257d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 258d7dfca08SIgor Mitsyanko } 259d7dfca08SIgor Mitsyanko } 260d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 261d7dfca08SIgor Mitsyanko } 262d7dfca08SIgor Mitsyanko } 263d7dfca08SIgor Mitsyanko 26440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 265d7dfca08SIgor Mitsyanko { 26640bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 267d7dfca08SIgor Mitsyanko 268d7dfca08SIgor Mitsyanko if (level) { 269d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 270d7dfca08SIgor Mitsyanko } else { 271d7dfca08SIgor Mitsyanko /* Write enabled */ 272d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 273d7dfca08SIgor Mitsyanko } 274d7dfca08SIgor Mitsyanko } 275d7dfca08SIgor Mitsyanko 276d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 277d7dfca08SIgor Mitsyanko { 27840bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 27940bbc194SPeter Maydell 280bc72ad67SAlex Bligh timer_del(s->insert_timer); 281bc72ad67SAlex Bligh timer_del(s->transfer_timer); 282aceb5b06SPhilippe Mathieu-Daudé 283aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 284d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 285d7dfca08SIgor Mitsyanko * initialization */ 286d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 287d7dfca08SIgor Mitsyanko 28840bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 28940bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 29040bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 29140bbc194SPeter Maydell 292d7dfca08SIgor Mitsyanko s->data_count = 0; 293d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2940a7ac9f9SAndrew Baumann s->pending_insert_state = false; 295d7dfca08SIgor Mitsyanko } 296d7dfca08SIgor Mitsyanko 2978b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2988b41c305SPeter Maydell { 2998b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3008b41c305SPeter Maydell * commanded via device register apart from handling of the 3018b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3028b41c305SPeter Maydell */ 3038b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3048b41c305SPeter Maydell 3058b41c305SPeter Maydell sdhci_reset(s); 3068b41c305SPeter Maydell 3078b41c305SPeter Maydell if (s->pending_insert_quirk) { 3088b41c305SPeter Maydell s->pending_insert_state = true; 3098b41c305SPeter Maydell } 3108b41c305SPeter Maydell } 3118b41c305SPeter Maydell 312d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 313d7dfca08SIgor Mitsyanko 314d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 315d7dfca08SIgor Mitsyanko { 316d7dfca08SIgor Mitsyanko SDRequest request; 317d7dfca08SIgor Mitsyanko uint8_t response[16]; 318d7dfca08SIgor Mitsyanko int rlen; 319d7dfca08SIgor Mitsyanko 320d7dfca08SIgor Mitsyanko s->errintsts = 0; 321d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 322d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 323d7dfca08SIgor Mitsyanko request.arg = s->argument; 3248be487d8SPhilippe Mathieu-Daudé 3258be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 32640bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 327d7dfca08SIgor Mitsyanko 328d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 329d7dfca08SIgor Mitsyanko if (rlen == 4) { 330b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 331d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3328be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 333d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 334b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 335b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 336b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 337d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 338d7dfca08SIgor Mitsyanko response[2]; 3398be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3408be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 341d7dfca08SIgor Mitsyanko } else { 3428be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 343d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 344d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 345d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 346d7dfca08SIgor Mitsyanko } 347d7dfca08SIgor Mitsyanko } 348d7dfca08SIgor Mitsyanko 349fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 350fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 351d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 352d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 353d7dfca08SIgor Mitsyanko } 354d7dfca08SIgor Mitsyanko } 355d7dfca08SIgor Mitsyanko 356d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 357d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 358d7dfca08SIgor Mitsyanko } 359d7dfca08SIgor Mitsyanko 360d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 361d7dfca08SIgor Mitsyanko 362d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 363656f416cSPeter Crosthwaite s->data_count = 0; 364d368ba43SKevin O'Connor sdhci_data_transfer(s); 365d7dfca08SIgor Mitsyanko } 366d7dfca08SIgor Mitsyanko } 367d7dfca08SIgor Mitsyanko 368d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 369d7dfca08SIgor Mitsyanko { 370d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 371d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 372d7dfca08SIgor Mitsyanko SDRequest request; 373d7dfca08SIgor Mitsyanko uint8_t response[16]; 374d7dfca08SIgor Mitsyanko 375d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 376d7dfca08SIgor Mitsyanko request.arg = 0; 3778be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 37840bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 379d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 380b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 381d7dfca08SIgor Mitsyanko } 382d7dfca08SIgor Mitsyanko 383d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 384d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 385d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 386d7dfca08SIgor Mitsyanko 387d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 388d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 389d7dfca08SIgor Mitsyanko } 390d7dfca08SIgor Mitsyanko 391d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 392d7dfca08SIgor Mitsyanko } 393d7dfca08SIgor Mitsyanko 394d7dfca08SIgor Mitsyanko /* 395d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 396d7dfca08SIgor Mitsyanko */ 397d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 398d7dfca08SIgor Mitsyanko 399d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 400d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 401d7dfca08SIgor Mitsyanko { 402d7dfca08SIgor Mitsyanko int index = 0; 403ea55a221SPhilippe Mathieu-Daudé uint8_t data; 404ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 405d7dfca08SIgor Mitsyanko 406d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 407d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 408d7dfca08SIgor Mitsyanko return; 409d7dfca08SIgor Mitsyanko } 410d7dfca08SIgor Mitsyanko 411ea55a221SPhilippe Mathieu-Daudé for (index = 0; index < blk_size; index++) { 4128467f622SPhilippe Mathieu-Daudé data = sdbus_read_byte(&s->sdbus); 413ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41408022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 415ea55a221SPhilippe Mathieu-Daudé s->fifo_buffer[index] = data; 416ea55a221SPhilippe Mathieu-Daudé } 417ea55a221SPhilippe Mathieu-Daudé } 418ea55a221SPhilippe Mathieu-Daudé 419ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42008022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 421ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 422ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 423ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 424ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 425ea55a221SPhilippe Mathieu-Daudé goto read_done; 426d7dfca08SIgor Mitsyanko } 427d7dfca08SIgor Mitsyanko 428d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 429d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 430d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 431d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 432d7dfca08SIgor Mitsyanko } 433d7dfca08SIgor Mitsyanko 434d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 435d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 436d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 437d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 438d7dfca08SIgor Mitsyanko } 439d7dfca08SIgor Mitsyanko 440d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 441d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 442d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 443d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 444d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 445d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 446d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko } 449d7dfca08SIgor Mitsyanko 450ea55a221SPhilippe Mathieu-Daudé read_done: 451d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 452d7dfca08SIgor Mitsyanko } 453d7dfca08SIgor Mitsyanko 454d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 455d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 456d7dfca08SIgor Mitsyanko { 457d7dfca08SIgor Mitsyanko uint32_t value = 0; 458d7dfca08SIgor Mitsyanko int i; 459d7dfca08SIgor Mitsyanko 460d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 461d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4628be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 463d7dfca08SIgor Mitsyanko return 0; 464d7dfca08SIgor Mitsyanko } 465d7dfca08SIgor Mitsyanko 466d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 467d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 468d7dfca08SIgor Mitsyanko s->data_count++; 469d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 470bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4718be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 472d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 473d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 474d7dfca08SIgor Mitsyanko 475d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 476d7dfca08SIgor Mitsyanko s->blkcnt--; 477d7dfca08SIgor Mitsyanko } 478d7dfca08SIgor Mitsyanko 479d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 480d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 481d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 482d7dfca08SIgor Mitsyanko /* stop at gap request */ 483d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 484d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 485d368ba43SKevin O'Connor sdhci_end_transfer(s); 486d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 487d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 488d7dfca08SIgor Mitsyanko } 489d7dfca08SIgor Mitsyanko break; 490d7dfca08SIgor Mitsyanko } 491d7dfca08SIgor Mitsyanko } 492d7dfca08SIgor Mitsyanko 493d7dfca08SIgor Mitsyanko return value; 494d7dfca08SIgor Mitsyanko } 495d7dfca08SIgor Mitsyanko 496d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 497d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 498d7dfca08SIgor Mitsyanko { 499d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 500d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 501d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 502d7dfca08SIgor Mitsyanko } 503d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 504d7dfca08SIgor Mitsyanko return; 505d7dfca08SIgor Mitsyanko } 506d7dfca08SIgor Mitsyanko 507d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 508d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 509d7dfca08SIgor Mitsyanko return; 510d7dfca08SIgor Mitsyanko } else { 511d7dfca08SIgor Mitsyanko s->blkcnt--; 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko } 514d7dfca08SIgor Mitsyanko 515*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 516d7dfca08SIgor Mitsyanko 517d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 518d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 519d7dfca08SIgor Mitsyanko 520d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 521d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 522d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 523d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 524d368ba43SKevin O'Connor sdhci_end_transfer(s); 525dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 526dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 527d7dfca08SIgor Mitsyanko } 528d7dfca08SIgor Mitsyanko 529d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 530d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 531d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 532d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 533d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 534d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 535d7dfca08SIgor Mitsyanko } 536d368ba43SKevin O'Connor sdhci_end_transfer(s); 537d7dfca08SIgor Mitsyanko } 538d7dfca08SIgor Mitsyanko 539d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 540d7dfca08SIgor Mitsyanko } 541d7dfca08SIgor Mitsyanko 542d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 543d7dfca08SIgor Mitsyanko * register */ 544d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 545d7dfca08SIgor Mitsyanko { 546d7dfca08SIgor Mitsyanko unsigned i; 547d7dfca08SIgor Mitsyanko 548d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 549d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5508be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 551d7dfca08SIgor Mitsyanko return; 552d7dfca08SIgor Mitsyanko } 553d7dfca08SIgor Mitsyanko 554d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 555d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 556d7dfca08SIgor Mitsyanko s->data_count++; 557d7dfca08SIgor Mitsyanko value >>= 8; 558bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5598be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 560d7dfca08SIgor Mitsyanko s->data_count = 0; 561d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 562d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 563d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 564d7dfca08SIgor Mitsyanko } 565d7dfca08SIgor Mitsyanko } 566d7dfca08SIgor Mitsyanko } 567d7dfca08SIgor Mitsyanko } 568d7dfca08SIgor Mitsyanko 569d7dfca08SIgor Mitsyanko /* 570d7dfca08SIgor Mitsyanko * Single DMA data transfer 571d7dfca08SIgor Mitsyanko */ 572d7dfca08SIgor Mitsyanko 573d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 574d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 575d7dfca08SIgor Mitsyanko { 576d7dfca08SIgor Mitsyanko bool page_aligned = false; 577d7dfca08SIgor Mitsyanko unsigned int n, begin; 578bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 579bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 580d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 581d7dfca08SIgor Mitsyanko 5826e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5836e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5846e86d903SPrasad J Pandit return; 5856e86d903SPrasad J Pandit } 5866e86d903SPrasad J Pandit 587d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 588d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 589d7dfca08SIgor Mitsyanko * allow them to work properly */ 590d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 591d7dfca08SIgor Mitsyanko page_aligned = true; 592d7dfca08SIgor Mitsyanko } 593d7dfca08SIgor Mitsyanko 594d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 595d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 596d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 597d7dfca08SIgor Mitsyanko while (s->blkcnt) { 598d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 599d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 6008467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 601d7dfca08SIgor Mitsyanko } 602d7dfca08SIgor Mitsyanko } 603d7dfca08SIgor Mitsyanko begin = s->data_count; 604d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 605d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 606d7dfca08SIgor Mitsyanko boundary_count = 0; 607d7dfca08SIgor Mitsyanko } else { 608d7dfca08SIgor Mitsyanko s->data_count = block_size; 609d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 610d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 611d7dfca08SIgor Mitsyanko s->blkcnt--; 612d7dfca08SIgor Mitsyanko } 613d7dfca08SIgor Mitsyanko } 614dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 615d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 616d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 617d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 618d7dfca08SIgor Mitsyanko s->data_count = 0; 619d7dfca08SIgor Mitsyanko } 620d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 621d7dfca08SIgor Mitsyanko break; 622d7dfca08SIgor Mitsyanko } 623d7dfca08SIgor Mitsyanko } 624d7dfca08SIgor Mitsyanko } else { 625d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 626d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 627d7dfca08SIgor Mitsyanko while (s->blkcnt) { 628d7dfca08SIgor Mitsyanko begin = s->data_count; 629d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 630d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 631d7dfca08SIgor Mitsyanko boundary_count = 0; 632d7dfca08SIgor Mitsyanko } else { 633d7dfca08SIgor Mitsyanko s->data_count = block_size; 634d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 635d7dfca08SIgor Mitsyanko } 636dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 63742922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 638d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 639d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 640*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 641d7dfca08SIgor Mitsyanko s->data_count = 0; 642d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 643d7dfca08SIgor Mitsyanko s->blkcnt--; 644d7dfca08SIgor Mitsyanko } 645d7dfca08SIgor Mitsyanko } 646d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 647d7dfca08SIgor Mitsyanko break; 648d7dfca08SIgor Mitsyanko } 649d7dfca08SIgor Mitsyanko } 650d7dfca08SIgor Mitsyanko } 651d7dfca08SIgor Mitsyanko 652d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 653d368ba43SKevin O'Connor sdhci_end_transfer(s); 654d7dfca08SIgor Mitsyanko } else { 655d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 656d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 657d7dfca08SIgor Mitsyanko } 658d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 659d7dfca08SIgor Mitsyanko } 660d7dfca08SIgor Mitsyanko } 661d7dfca08SIgor Mitsyanko 662d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 663d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 664d7dfca08SIgor Mitsyanko { 665d7dfca08SIgor Mitsyanko int n; 666bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 667d7dfca08SIgor Mitsyanko 668d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 669d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 6708467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 671d7dfca08SIgor Mitsyanko } 672dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 673d7dfca08SIgor Mitsyanko } else { 674dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 675*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 676d7dfca08SIgor Mitsyanko } 677d7dfca08SIgor Mitsyanko s->blkcnt--; 678d7dfca08SIgor Mitsyanko 679d368ba43SKevin O'Connor sdhci_end_transfer(s); 680d7dfca08SIgor Mitsyanko } 681d7dfca08SIgor Mitsyanko 682d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 683d7dfca08SIgor Mitsyanko hwaddr addr; 684d7dfca08SIgor Mitsyanko uint16_t length; 685d7dfca08SIgor Mitsyanko uint8_t attr; 686d7dfca08SIgor Mitsyanko uint8_t incr; 687d7dfca08SIgor Mitsyanko } ADMADescr; 688d7dfca08SIgor Mitsyanko 689d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 690d7dfca08SIgor Mitsyanko { 691d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 692d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 693d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 69406c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 695d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 69618610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2)); 697d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 698d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 699d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 700d7dfca08SIgor Mitsyanko */ 701d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 702d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 703d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 704d7dfca08SIgor Mitsyanko dscr->incr = 8; 705d7dfca08SIgor Mitsyanko break; 706d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 70718610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1)); 708d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 709d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 710d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 711d7dfca08SIgor Mitsyanko dscr->incr = 4; 712d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 713d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 714d7dfca08SIgor Mitsyanko } else { 7154c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 716d7dfca08SIgor Mitsyanko } 717d7dfca08SIgor Mitsyanko break; 718d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 71918610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1); 72018610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2); 721d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 72218610bfdSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8); 72304654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 72404654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 725d7dfca08SIgor Mitsyanko dscr->incr = 12; 726d7dfca08SIgor Mitsyanko break; 727d7dfca08SIgor Mitsyanko } 728d7dfca08SIgor Mitsyanko } 729d7dfca08SIgor Mitsyanko 730d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 731d7dfca08SIgor Mitsyanko 732d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 733d7dfca08SIgor Mitsyanko { 734d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 735bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7368be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 737d7dfca08SIgor Mitsyanko int i; 738d7dfca08SIgor Mitsyanko 739d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 740d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 741d7dfca08SIgor Mitsyanko 742d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7438be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 744d7dfca08SIgor Mitsyanko 745d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 746d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 747d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 748d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 749d7dfca08SIgor Mitsyanko 750d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 751d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 752d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 753d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 754d7dfca08SIgor Mitsyanko } 755d7dfca08SIgor Mitsyanko 756d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 757d7dfca08SIgor Mitsyanko return; 758d7dfca08SIgor Mitsyanko } 759d7dfca08SIgor Mitsyanko 7604c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 761d7dfca08SIgor Mitsyanko 762d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 763d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 764d7dfca08SIgor Mitsyanko 765d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 766d7dfca08SIgor Mitsyanko while (length) { 767d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 768d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 7698467f622SPhilippe Mathieu-Daudé s->fifo_buffer[n] = sdbus_read_byte(&s->sdbus); 770d7dfca08SIgor Mitsyanko } 771d7dfca08SIgor Mitsyanko } 772d7dfca08SIgor Mitsyanko begin = s->data_count; 773d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 774d7dfca08SIgor Mitsyanko s->data_count = length + begin; 775d7dfca08SIgor Mitsyanko length = 0; 776d7dfca08SIgor Mitsyanko } else { 777d7dfca08SIgor Mitsyanko s->data_count = block_size; 778d7dfca08SIgor Mitsyanko length -= block_size - begin; 779d7dfca08SIgor Mitsyanko } 780dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 781d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 782d7dfca08SIgor Mitsyanko s->data_count - begin); 783d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 784d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 785d7dfca08SIgor Mitsyanko s->data_count = 0; 786d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 787d7dfca08SIgor Mitsyanko s->blkcnt--; 788d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 789d7dfca08SIgor Mitsyanko break; 790d7dfca08SIgor Mitsyanko } 791d7dfca08SIgor Mitsyanko } 792d7dfca08SIgor Mitsyanko } 793d7dfca08SIgor Mitsyanko } 794d7dfca08SIgor Mitsyanko } else { 795d7dfca08SIgor Mitsyanko while (length) { 796d7dfca08SIgor Mitsyanko begin = s->data_count; 797d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 798d7dfca08SIgor Mitsyanko s->data_count = length + begin; 799d7dfca08SIgor Mitsyanko length = 0; 800d7dfca08SIgor Mitsyanko } else { 801d7dfca08SIgor Mitsyanko s->data_count = block_size; 802d7dfca08SIgor Mitsyanko length -= block_size - begin; 803d7dfca08SIgor Mitsyanko } 804dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 8059db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 8069db11cefSPeter Crosthwaite s->data_count - begin); 807d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 808d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 809*62a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 810d7dfca08SIgor Mitsyanko s->data_count = 0; 811d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 812d7dfca08SIgor Mitsyanko s->blkcnt--; 813d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 814d7dfca08SIgor Mitsyanko break; 815d7dfca08SIgor Mitsyanko } 816d7dfca08SIgor Mitsyanko } 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko } 819d7dfca08SIgor Mitsyanko } 820d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 821d7dfca08SIgor Mitsyanko break; 822d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 823d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8248be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 825d7dfca08SIgor Mitsyanko break; 826d7dfca08SIgor Mitsyanko default: 827d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 828d7dfca08SIgor Mitsyanko break; 829d7dfca08SIgor Mitsyanko } 830d7dfca08SIgor Mitsyanko 8311d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8328be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8331d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8341d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8351d32c26fSPeter Crosthwaite } 8361d32c26fSPeter Crosthwaite 8371d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8381d32c26fSPeter Crosthwaite } 8391d32c26fSPeter Crosthwaite 840d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 841d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 842d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8438be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 844d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 845d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 846d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8478be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 848d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 849d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 850d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8518be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 852d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 853d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 854d7dfca08SIgor Mitsyanko } 855d7dfca08SIgor Mitsyanko 856d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 857d7dfca08SIgor Mitsyanko } 858d368ba43SKevin O'Connor sdhci_end_transfer(s); 859d7dfca08SIgor Mitsyanko return; 860d7dfca08SIgor Mitsyanko } 861d7dfca08SIgor Mitsyanko 862d7dfca08SIgor Mitsyanko } 863d7dfca08SIgor Mitsyanko 864085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 865bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 866bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 867d7dfca08SIgor Mitsyanko } 868d7dfca08SIgor Mitsyanko 869d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 870d7dfca08SIgor Mitsyanko 871d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 872d7dfca08SIgor Mitsyanko { 873d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 874d7dfca08SIgor Mitsyanko 875d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 87606c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 877d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 878d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 879d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 880d7dfca08SIgor Mitsyanko } else { 881d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 882d7dfca08SIgor Mitsyanko } 883d7dfca08SIgor Mitsyanko 884d7dfca08SIgor Mitsyanko break; 885d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 8860540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 8878be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 888d7dfca08SIgor Mitsyanko break; 889d7dfca08SIgor Mitsyanko } 890d7dfca08SIgor Mitsyanko 891d368ba43SKevin O'Connor sdhci_do_adma(s); 892d7dfca08SIgor Mitsyanko break; 893d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 8940540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 8958be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 896d7dfca08SIgor Mitsyanko break; 897d7dfca08SIgor Mitsyanko } 898d7dfca08SIgor Mitsyanko 899d368ba43SKevin O'Connor sdhci_do_adma(s); 900d7dfca08SIgor Mitsyanko break; 901d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9020540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9030540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9048be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 905d7dfca08SIgor Mitsyanko break; 906d7dfca08SIgor Mitsyanko } 907d7dfca08SIgor Mitsyanko 908d368ba43SKevin O'Connor sdhci_do_adma(s); 909d7dfca08SIgor Mitsyanko break; 910d7dfca08SIgor Mitsyanko default: 9118be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 912d7dfca08SIgor Mitsyanko break; 913d7dfca08SIgor Mitsyanko } 914d7dfca08SIgor Mitsyanko } else { 91540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 916d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 917d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 918d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 919d7dfca08SIgor Mitsyanko } else { 920d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 921d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 922d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 923d7dfca08SIgor Mitsyanko } 924d7dfca08SIgor Mitsyanko } 925d7dfca08SIgor Mitsyanko } 926d7dfca08SIgor Mitsyanko 927d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 928d7dfca08SIgor Mitsyanko { 9296890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 930d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 931d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 932d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 933d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 934d7dfca08SIgor Mitsyanko return false; 935d7dfca08SIgor Mitsyanko } 936d7dfca08SIgor Mitsyanko 937d7dfca08SIgor Mitsyanko return true; 938d7dfca08SIgor Mitsyanko } 939d7dfca08SIgor Mitsyanko 940d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 941d7dfca08SIgor Mitsyanko * continuous manner */ 942d7dfca08SIgor Mitsyanko static inline bool 943d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 944d7dfca08SIgor Mitsyanko { 945d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 9468be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 947d7dfca08SIgor Mitsyanko "is prohibited\n"); 948d7dfca08SIgor Mitsyanko return false; 949d7dfca08SIgor Mitsyanko } 950d7dfca08SIgor Mitsyanko return true; 951d7dfca08SIgor Mitsyanko } 952d7dfca08SIgor Mitsyanko 953d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 954d7dfca08SIgor Mitsyanko { 955d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 956d7dfca08SIgor Mitsyanko uint32_t ret = 0; 957d7dfca08SIgor Mitsyanko 958d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 959d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 960d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 961d7dfca08SIgor Mitsyanko break; 962d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 963d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 964d7dfca08SIgor Mitsyanko break; 965d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 966d7dfca08SIgor Mitsyanko ret = s->argument; 967d7dfca08SIgor Mitsyanko break; 968d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 969d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 970d7dfca08SIgor Mitsyanko break; 971d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 972d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 973d7dfca08SIgor Mitsyanko break; 974d7dfca08SIgor Mitsyanko case SDHC_BDATA: 975d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 976d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9778be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 978d7dfca08SIgor Mitsyanko return ret; 979d7dfca08SIgor Mitsyanko } 980d7dfca08SIgor Mitsyanko break; 981d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 982d7dfca08SIgor Mitsyanko ret = s->prnsts; 983da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 984da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 985da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 986da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 987d7dfca08SIgor Mitsyanko break; 988d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 98906c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 990d7dfca08SIgor Mitsyanko (s->wakcon << 24); 991d7dfca08SIgor Mitsyanko break; 992d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 993d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 994d7dfca08SIgor Mitsyanko break; 995d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 996d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 997d7dfca08SIgor Mitsyanko break; 998d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 999d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 1000d7dfca08SIgor Mitsyanko break; 1001d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1002d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1003d7dfca08SIgor Mitsyanko break; 1004d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1005ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1006d7dfca08SIgor Mitsyanko break; 1007cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10085efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10095efc9016SPhilippe Mathieu-Daudé break; 10105efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10115efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1012d7dfca08SIgor Mitsyanko break; 1013d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10145efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10155efc9016SPhilippe Mathieu-Daudé break; 10165efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10175efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1018d7dfca08SIgor Mitsyanko break; 1019d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1020d7dfca08SIgor Mitsyanko ret = s->admaerr; 1021d7dfca08SIgor Mitsyanko break; 1022d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1023d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1024d7dfca08SIgor Mitsyanko break; 1025d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1026d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1027d7dfca08SIgor Mitsyanko break; 1028d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1029aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1030d7dfca08SIgor Mitsyanko break; 1031d7dfca08SIgor Mitsyanko default: 103200b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 103300b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1034d7dfca08SIgor Mitsyanko break; 1035d7dfca08SIgor Mitsyanko } 1036d7dfca08SIgor Mitsyanko 1037d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1038d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 10398be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1040d7dfca08SIgor Mitsyanko return ret; 1041d7dfca08SIgor Mitsyanko } 1042d7dfca08SIgor Mitsyanko 1043d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1044d7dfca08SIgor Mitsyanko { 1045d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1046d7dfca08SIgor Mitsyanko return; 1047d7dfca08SIgor Mitsyanko } 1048d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1049d7dfca08SIgor Mitsyanko 1050d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1051d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1052d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1053d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1054d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1055d7dfca08SIgor Mitsyanko } else { 1056d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1057d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1058d7dfca08SIgor Mitsyanko } 1059d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1060d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1061d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1062d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1063d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1064d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1065d7dfca08SIgor Mitsyanko } 1066d7dfca08SIgor Mitsyanko } 1067d7dfca08SIgor Mitsyanko } 1068d7dfca08SIgor Mitsyanko 1069d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1070d7dfca08SIgor Mitsyanko { 1071d7dfca08SIgor Mitsyanko switch (value) { 1072d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1073d368ba43SKevin O'Connor sdhci_reset(s); 1074d7dfca08SIgor Mitsyanko break; 1075d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1076d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1077d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1078d7dfca08SIgor Mitsyanko break; 1079d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1080d7dfca08SIgor Mitsyanko s->data_count = 0; 1081d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1082d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1083d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1084d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1085d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1086d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1087d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1088d7dfca08SIgor Mitsyanko break; 1089d7dfca08SIgor Mitsyanko } 1090d7dfca08SIgor Mitsyanko } 1091d7dfca08SIgor Mitsyanko 1092d7dfca08SIgor Mitsyanko static void 1093d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1094d7dfca08SIgor Mitsyanko { 1095d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1096d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1097d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1098d368ba43SKevin O'Connor uint32_t value = val; 1099d7dfca08SIgor Mitsyanko value <<= shift; 1100d7dfca08SIgor Mitsyanko 1101d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1102d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1103d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1104d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1105d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1106d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 110706c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 110845ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1109d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 111045ba9f76SPrasad J Pandit } else { 111145ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 111245ba9f76SPrasad J Pandit } 1113d7dfca08SIgor Mitsyanko } 1114d7dfca08SIgor Mitsyanko break; 1115d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1116d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1117d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1118d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1119d7dfca08SIgor Mitsyanko } 11209201bb9aSAlistair Francis 11219201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11229201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 112378ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 11249201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 11259201bb9aSAlistair Francis s->buf_maxsz); 11269201bb9aSAlistair Francis 11279201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11289201bb9aSAlistair Francis } 11299201bb9aSAlistair Francis 1130d7dfca08SIgor Mitsyanko break; 1131d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1132d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1133d7dfca08SIgor Mitsyanko break; 1134d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1135d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1136d7dfca08SIgor Mitsyanko * capabilities register */ 11376ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1138d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1139d7dfca08SIgor Mitsyanko } 114024bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1141d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1142d7dfca08SIgor Mitsyanko 1143d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1144d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1145d7dfca08SIgor Mitsyanko break; 1146d7dfca08SIgor Mitsyanko } 1147d7dfca08SIgor Mitsyanko 1148d368ba43SKevin O'Connor sdhci_send_command(s); 1149d7dfca08SIgor Mitsyanko break; 1150d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1151d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1152d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1153d7dfca08SIgor Mitsyanko } 1154d7dfca08SIgor Mitsyanko break; 1155d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1156d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1157d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1158d7dfca08SIgor Mitsyanko } 115906c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1160d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1161d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1162d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1163d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1164d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1165d7dfca08SIgor Mitsyanko } 1166d7dfca08SIgor Mitsyanko break; 1167d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1168d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1169d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1170d7dfca08SIgor Mitsyanko } 1171d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1172d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1173d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1174d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1175d7dfca08SIgor Mitsyanko } else { 1176d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1177d7dfca08SIgor Mitsyanko } 1178d7dfca08SIgor Mitsyanko break; 1179d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1180d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1181d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1182d7dfca08SIgor Mitsyanko } 1183d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1184d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1185d7dfca08SIgor Mitsyanko if (s->errintsts) { 1186d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1187d7dfca08SIgor Mitsyanko } else { 1188d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1189d7dfca08SIgor Mitsyanko } 1190d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1191d7dfca08SIgor Mitsyanko break; 1192d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1193d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1194d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1195d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1196d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1197d7dfca08SIgor Mitsyanko if (s->errintsts) { 1198d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1199d7dfca08SIgor Mitsyanko } else { 1200d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1201d7dfca08SIgor Mitsyanko } 12020a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12030a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12040a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12050a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12060a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12070a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12080a7ac9f9SAndrew Baumann } 1209d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1210d7dfca08SIgor Mitsyanko break; 1211d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1212d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1213d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1214d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1215d7dfca08SIgor Mitsyanko break; 1216d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1217d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1218d7dfca08SIgor Mitsyanko break; 1219d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1220d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1221d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1222d7dfca08SIgor Mitsyanko break; 1223d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1224d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1225d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1226d7dfca08SIgor Mitsyanko break; 1227d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1228d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1229d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1230d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1231d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1232d7dfca08SIgor Mitsyanko } 1233d7dfca08SIgor Mitsyanko if (s->errintsts) { 1234d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1235d7dfca08SIgor Mitsyanko } 1236d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1237d7dfca08SIgor Mitsyanko break; 12385d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12390034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12400034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12410034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12420034ebe6SPhilippe Mathieu-Daudé 12430034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12440034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12450034ebe6SPhilippe Mathieu-Daudé } else { 12460034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12470034ebe6SPhilippe Mathieu-Daudé } 12480034ebe6SPhilippe Mathieu-Daudé } 12495d2c0464SAndrey Smirnov break; 12505efc9016SPhilippe Mathieu-Daudé 12515efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12525efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12535efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12545efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12555efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12565efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12575efc9016SPhilippe Mathieu-Daudé break; 12585efc9016SPhilippe Mathieu-Daudé 1259d7dfca08SIgor Mitsyanko default: 126000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 126100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1262d7dfca08SIgor Mitsyanko break; 1263d7dfca08SIgor Mitsyanko } 12648be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12658be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1266d7dfca08SIgor Mitsyanko } 1267d7dfca08SIgor Mitsyanko 1268d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1269d368ba43SKevin O'Connor .read = sdhci_read, 1270d368ba43SKevin O'Connor .write = sdhci_write, 1271d7dfca08SIgor Mitsyanko .valid = { 1272d7dfca08SIgor Mitsyanko .min_access_size = 1, 1273d7dfca08SIgor Mitsyanko .max_access_size = 4, 1274d7dfca08SIgor Mitsyanko .unaligned = false 1275d7dfca08SIgor Mitsyanko }, 1276d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1277d7dfca08SIgor Mitsyanko }; 1278d7dfca08SIgor Mitsyanko 1279aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1280aceb5b06SPhilippe Mathieu-Daudé { 1281de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 12826ff37c3dSPhilippe Mathieu-Daudé 12834d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 12844d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 12854d67852dSPhilippe Mathieu-Daudé break; 12864d67852dSPhilippe Mathieu-Daudé default: 12874d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1288aceb5b06SPhilippe Mathieu-Daudé return; 1289aceb5b06SPhilippe Mathieu-Daudé } 1290aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12916ff37c3dSPhilippe Mathieu-Daudé 1292de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1293de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 12946ff37c3dSPhilippe Mathieu-Daudé return; 12956ff37c3dSPhilippe Mathieu-Daudé } 1296aceb5b06SPhilippe Mathieu-Daudé } 1297aceb5b06SPhilippe Mathieu-Daudé 1298b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1299b635d98cSPhilippe Mathieu-Daudé 1300ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 1301d7dfca08SIgor Mitsyanko { 130240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 130340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1304d7dfca08SIgor Mitsyanko 1305bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1306d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1307fd1e5c81SAndrey Smirnov 1308fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 1309d7dfca08SIgor Mitsyanko } 1310d7dfca08SIgor Mitsyanko 1311ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 1312d7dfca08SIgor Mitsyanko { 1313bc72ad67SAlex Bligh timer_del(s->insert_timer); 1314bc72ad67SAlex Bligh timer_free(s->insert_timer); 1315bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1316bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1317d7dfca08SIgor Mitsyanko 1318d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1319d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1320d7dfca08SIgor Mitsyanko } 1321d7dfca08SIgor Mitsyanko 1322ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 132325367498SPhilippe Mathieu-Daudé { 1324de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1325aceb5b06SPhilippe Mathieu-Daudé 1326de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1327de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1328aceb5b06SPhilippe Mathieu-Daudé return; 1329aceb5b06SPhilippe Mathieu-Daudé } 133025367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 133125367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 133225367498SPhilippe Mathieu-Daudé 1333c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 133425367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 133525367498SPhilippe Mathieu-Daudé } 133625367498SPhilippe Mathieu-Daudé 1337b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 13388b7455c7SPhilippe Mathieu-Daudé { 13398b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13408b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13418b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13428b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13438b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13448b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13458b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13468b7455c7SPhilippe Mathieu-Daudé } 13478b7455c7SPhilippe Mathieu-Daudé 13480a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13490a7ac9f9SAndrew Baumann { 13500a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13510a7ac9f9SAndrew Baumann 13520a7ac9f9SAndrew Baumann return s->pending_insert_state; 13530a7ac9f9SAndrew Baumann } 13540a7ac9f9SAndrew Baumann 13550a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13560a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13570a7ac9f9SAndrew Baumann .version_id = 1, 13580a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13590a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13600a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13610a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13620a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13630a7ac9f9SAndrew Baumann }, 13640a7ac9f9SAndrew Baumann }; 13650a7ac9f9SAndrew Baumann 1366d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1367d7dfca08SIgor Mitsyanko .name = "sdhci", 1368d7dfca08SIgor Mitsyanko .version_id = 1, 1369d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1370d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1371d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1372d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1373d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1374d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1375d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1376d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1377d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1378d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 137906c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1380d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1381d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1382d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1383d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1384d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1385d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1386d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1387d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1388d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1389d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1390d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1391d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1392d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1393d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1394d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1395d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 139659046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1397e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1398e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1399d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 14000a7ac9f9SAndrew Baumann }, 14010a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 14020a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 14030a7ac9f9SAndrew Baumann NULL 14040a7ac9f9SAndrew Baumann }, 1405d7dfca08SIgor Mitsyanko }; 1406d7dfca08SIgor Mitsyanko 1407ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 14081c92c505SPhilippe Mathieu-Daudé { 14091c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14101c92c505SPhilippe Mathieu-Daudé 14111c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14121c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14131c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14141c92c505SPhilippe Mathieu-Daudé } 14151c92c505SPhilippe Mathieu-Daudé 1416b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1417b635d98cSPhilippe Mathieu-Daudé 14185ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1419b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14200a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14210a7ac9f9SAndrew Baumann false), 142260765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 142360765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14245ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14255ec911c3SKevin O'Connor }; 14265ec911c3SKevin O'Connor 14277302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1428d7dfca08SIgor Mitsyanko { 14297302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14305ec911c3SKevin O'Connor 143140bbc194SPeter Maydell sdhci_initfn(s); 14327302dcd6SKevin O'Connor } 14337302dcd6SKevin O'Connor 14347302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14357302dcd6SKevin O'Connor { 14367302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 143760765b6cSPhilippe Mathieu-Daudé 143860765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 143960765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 144060765b6cSPhilippe Mathieu-Daudé } 144160765b6cSPhilippe Mathieu-Daudé 14427302dcd6SKevin O'Connor sdhci_uninitfn(s); 14437302dcd6SKevin O'Connor } 14447302dcd6SKevin O'Connor 14457302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 14467302dcd6SKevin O'Connor { 1447de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 14487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1449d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1450d7dfca08SIgor Mitsyanko 1451de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1452de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 145325367498SPhilippe Mathieu-Daudé return; 145425367498SPhilippe Mathieu-Daudé } 145525367498SPhilippe Mathieu-Daudé 145660765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145702e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 145860765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 145960765b6cSPhilippe Mathieu-Daudé } else { 146060765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1461dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 146260765b6cSPhilippe Mathieu-Daudé } 1463dd55c485SPhilippe Mathieu-Daudé 1464d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1465fd1e5c81SAndrey Smirnov 1466d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1467d7dfca08SIgor Mitsyanko } 1468d7dfca08SIgor Mitsyanko 1469b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 14708b7455c7SPhilippe Mathieu-Daudé { 14718b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14728b7455c7SPhilippe Mathieu-Daudé 1473b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 147460765b6cSPhilippe Mathieu-Daudé 147560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 147660765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 147760765b6cSPhilippe Mathieu-Daudé } 14788b7455c7SPhilippe Mathieu-Daudé } 14798b7455c7SPhilippe Mathieu-Daudé 14807302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1481d7dfca08SIgor Mitsyanko { 1482d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1483d7dfca08SIgor Mitsyanko 14844f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 14857302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 14868b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 14871c92c505SPhilippe Mathieu-Daudé 14881c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1489d7dfca08SIgor Mitsyanko } 1490d7dfca08SIgor Mitsyanko 14917302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 14927302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1493d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1494d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 14957302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 14967302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 14977302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1498d7dfca08SIgor Mitsyanko }; 1499d7dfca08SIgor Mitsyanko 1500b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1501b635d98cSPhilippe Mathieu-Daudé 150240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 150340bbc194SPeter Maydell { 150440bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 150540bbc194SPeter Maydell 150640bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 150740bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 150840bbc194SPeter Maydell } 150940bbc194SPeter Maydell 151040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 151140bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 151240bbc194SPeter Maydell .parent = TYPE_SD_BUS, 151340bbc194SPeter Maydell .instance_size = sizeof(SDBus), 151440bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 151540bbc194SPeter Maydell }; 151640bbc194SPeter Maydell 1517efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1518efadc818SPhilippe Mathieu-Daudé 1519fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1520fd1e5c81SAndrey Smirnov { 1521fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1522fd1e5c81SAndrey Smirnov uint32_t ret; 152306c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1524fd1e5c81SAndrey Smirnov 1525fd1e5c81SAndrey Smirnov switch (offset) { 1526fd1e5c81SAndrey Smirnov default: 1527fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1528fd1e5c81SAndrey Smirnov 1529fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1530fd1e5c81SAndrey Smirnov /* 1531fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1532fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1533fd1e5c81SAndrey Smirnov * usdhc_write() 1534fd1e5c81SAndrey Smirnov */ 153506c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1536fd1e5c81SAndrey Smirnov 153706c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 153806c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1539fd1e5c81SAndrey Smirnov } 1540fd1e5c81SAndrey Smirnov 154106c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 154206c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1543fd1e5c81SAndrey Smirnov } 1544fd1e5c81SAndrey Smirnov 154506c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1546fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1547fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1548fd1e5c81SAndrey Smirnov 1549fd1e5c81SAndrey Smirnov break; 1550fd1e5c81SAndrey Smirnov 15516bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 15526bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 15536bfd06daSHans-Erik Floryd ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB; 15546bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 15556bfd06daSHans-Erik Floryd ret |= ESDHC_PRNSTS_SDSTB; 15566bfd06daSHans-Erik Floryd } 15576bfd06daSHans-Erik Floryd break; 15586bfd06daSHans-Erik Floryd 15593b2d8176SGuenter Roeck case ESDHC_VENDOR_SPEC: 15603b2d8176SGuenter Roeck ret = s->vendor_spec; 15613b2d8176SGuenter Roeck break; 1562fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1563fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1564fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1565fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1566fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1567fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1568fd1e5c81SAndrey Smirnov ret = 0; 1569fd1e5c81SAndrey Smirnov break; 1570fd1e5c81SAndrey Smirnov } 1571fd1e5c81SAndrey Smirnov 1572fd1e5c81SAndrey Smirnov return ret; 1573fd1e5c81SAndrey Smirnov } 1574fd1e5c81SAndrey Smirnov 1575fd1e5c81SAndrey Smirnov static void 1576fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1577fd1e5c81SAndrey Smirnov { 1578fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 157906c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1580fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1581fd1e5c81SAndrey Smirnov 1582fd1e5c81SAndrey Smirnov switch (offset) { 1583fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1584fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1585fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1586fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1587fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 15883b2d8176SGuenter Roeck break; 15893b2d8176SGuenter Roeck 1590fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 15913b2d8176SGuenter Roeck s->vendor_spec = value; 15923b2d8176SGuenter Roeck switch (s->vendor) { 15933b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 15943b2d8176SGuenter Roeck if (value & ESDHC_IMX_FRC_SDCLK_ON) { 15953b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 15963b2d8176SGuenter Roeck } else { 15973b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 15983b2d8176SGuenter Roeck } 15993b2d8176SGuenter Roeck break; 16003b2d8176SGuenter Roeck default: 16013b2d8176SGuenter Roeck break; 16023b2d8176SGuenter Roeck } 1603fd1e5c81SAndrey Smirnov break; 1604fd1e5c81SAndrey Smirnov 1605fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1606fd1e5c81SAndrey Smirnov /* 1607fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1608fd1e5c81SAndrey Smirnov * 1609fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1610fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1611fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1612fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1613fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1614fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1615fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * and 0x29 1618fd1e5c81SAndrey Smirnov * 1619fd1e5c81SAndrey Smirnov * 15 10 9 8 1620fd1e5c81SAndrey Smirnov * |----------+------| 1621fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1622fd1e5c81SAndrey Smirnov * | | Sel. | 1623fd1e5c81SAndrey Smirnov * | | | 1624fd1e5c81SAndrey Smirnov * |----------+------| 1625fd1e5c81SAndrey Smirnov * 1626fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1627fd1e5c81SAndrey Smirnov * 1628fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1629fd1e5c81SAndrey Smirnov * 1630fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1631fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1632fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1633fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1634fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1635fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1636fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1637fd1e5c81SAndrey Smirnov * 1638fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1639fd1e5c81SAndrey Smirnov * 1640fd1e5c81SAndrey Smirnov * |----------------------------------| 1641fd1e5c81SAndrey Smirnov * | Power Control Register | 1642fd1e5c81SAndrey Smirnov * | | 1643fd1e5c81SAndrey Smirnov * | Description omitted, | 1644fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1645fd1e5c81SAndrey Smirnov * | | 1646fd1e5c81SAndrey Smirnov * |----------------------------------| 1647fd1e5c81SAndrey Smirnov * 1648fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1649fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1650fd1e5c81SAndrey Smirnov * word we've been given. 1651fd1e5c81SAndrey Smirnov */ 1652fd1e5c81SAndrey Smirnov 1653fd1e5c81SAndrey Smirnov /* 1654fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1655fd1e5c81SAndrey Smirnov */ 165606c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1657fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1658fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1659fd1e5c81SAndrey Smirnov /* 1660fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1661fd1e5c81SAndrey Smirnov * bits 5 and 1 1662fd1e5c81SAndrey Smirnov */ 1663fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 166406c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1665fd1e5c81SAndrey Smirnov } 1666fd1e5c81SAndrey Smirnov 1667fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 166806c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1669fd1e5c81SAndrey Smirnov } 1670fd1e5c81SAndrey Smirnov 1671fd1e5c81SAndrey Smirnov /* 1672fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1673fd1e5c81SAndrey Smirnov */ 167406c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1675fd1e5c81SAndrey Smirnov 1676fd1e5c81SAndrey Smirnov /* 1677fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1678fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1679fd1e5c81SAndrey Smirnov * 1680fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1681fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1682fd1e5c81SAndrey Smirnov * kernel 1683fd1e5c81SAndrey Smirnov */ 1684fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 168506c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1686fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1687fd1e5c81SAndrey Smirnov 1688fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1689fd1e5c81SAndrey Smirnov break; 1690fd1e5c81SAndrey Smirnov 1691fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1692fd1e5c81SAndrey Smirnov /* 1693fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1694fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1695fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1696fd1e5c81SAndrey Smirnov * order to get where we started 1697fd1e5c81SAndrey Smirnov * 1698fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1699fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1700fd1e5c81SAndrey Smirnov * 1701fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1702fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1703fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1704fd1e5c81SAndrey Smirnov * 1705fd1e5c81SAndrey Smirnov */ 1706fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1707fd1e5c81SAndrey Smirnov break; 1708fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1709fd1e5c81SAndrey Smirnov /* 1710fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1711fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1712fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1713fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1714fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1715fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1716fd1e5c81SAndrey Smirnov */ 1717fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1718fd1e5c81SAndrey Smirnov break; 1719fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1720fd1e5c81SAndrey Smirnov /* 1721fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1722fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1723fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1724fd1e5c81SAndrey Smirnov * 1725fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1726fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1727fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1728fd1e5c81SAndrey Smirnov */ 1729fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1730fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1731fd1e5c81SAndrey Smirnov default: 1732fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1733fd1e5c81SAndrey Smirnov break; 1734fd1e5c81SAndrey Smirnov } 1735fd1e5c81SAndrey Smirnov } 1736fd1e5c81SAndrey Smirnov 1737fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1738fd1e5c81SAndrey Smirnov .read = usdhc_read, 1739fd1e5c81SAndrey Smirnov .write = usdhc_write, 1740fd1e5c81SAndrey Smirnov .valid = { 1741fd1e5c81SAndrey Smirnov .min_access_size = 1, 1742fd1e5c81SAndrey Smirnov .max_access_size = 4, 1743fd1e5c81SAndrey Smirnov .unaligned = false 1744fd1e5c81SAndrey Smirnov }, 1745fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1746fd1e5c81SAndrey Smirnov }; 1747fd1e5c81SAndrey Smirnov 1748fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1749fd1e5c81SAndrey Smirnov { 1750fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1751fd1e5c81SAndrey Smirnov 1752fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1753fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1754fd1e5c81SAndrey Smirnov } 1755fd1e5c81SAndrey Smirnov 1756fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1757fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1758fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1759fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1760fd1e5c81SAndrey Smirnov }; 1761fd1e5c81SAndrey Smirnov 1762c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1763c85fba50SPhilippe Mathieu-Daudé 1764c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1765c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1766c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1767c85fba50SPhilippe Mathieu-Daudé 1768c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1769c85fba50SPhilippe Mathieu-Daudé { 1770c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1771c85fba50SPhilippe Mathieu-Daudé 1772c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1773c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1774c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1775c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1776c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1777c85fba50SPhilippe Mathieu-Daudé ret = 0; 1778c85fba50SPhilippe Mathieu-Daudé break; 1779c85fba50SPhilippe Mathieu-Daudé default: 1780c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1781c85fba50SPhilippe Mathieu-Daudé break; 1782c85fba50SPhilippe Mathieu-Daudé } 1783c85fba50SPhilippe Mathieu-Daudé 1784c85fba50SPhilippe Mathieu-Daudé return ret; 1785c85fba50SPhilippe Mathieu-Daudé } 1786c85fba50SPhilippe Mathieu-Daudé 1787c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1788c85fba50SPhilippe Mathieu-Daudé unsigned size) 1789c85fba50SPhilippe Mathieu-Daudé { 1790c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1791c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1792c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1793c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1794c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1795c85fba50SPhilippe Mathieu-Daudé break; 1796c85fba50SPhilippe Mathieu-Daudé default: 1797c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1798c85fba50SPhilippe Mathieu-Daudé break; 1799c85fba50SPhilippe Mathieu-Daudé } 1800c85fba50SPhilippe Mathieu-Daudé } 1801c85fba50SPhilippe Mathieu-Daudé 1802c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1803c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1804c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1805c85fba50SPhilippe Mathieu-Daudé .valid = { 1806c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1807c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1808c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1809c85fba50SPhilippe Mathieu-Daudé }, 1810c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1811c85fba50SPhilippe Mathieu-Daudé }; 1812c85fba50SPhilippe Mathieu-Daudé 1813c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1814c85fba50SPhilippe Mathieu-Daudé { 1815c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1816c85fba50SPhilippe Mathieu-Daudé 1817c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1818c85fba50SPhilippe Mathieu-Daudé } 1819c85fba50SPhilippe Mathieu-Daudé 1820c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = { 1821c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI , 1822c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1823c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1824c85fba50SPhilippe Mathieu-Daudé }; 1825c85fba50SPhilippe Mathieu-Daudé 1826d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1827d7dfca08SIgor Mitsyanko { 18287302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 182940bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1830fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1831c85fba50SPhilippe Mathieu-Daudé type_register_static(&sdhci_s3c_info); 1832d7dfca08SIgor Mitsyanko } 1833d7dfca08SIgor Mitsyanko 1834d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1835