1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 2583c9f4caSPaolo Bonzini #include "hw/hw.h" 26d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 27d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 28d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 29d7dfca08SIgor Mitsyanko #include "block/block_int.h" 30d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 31d7dfca08SIgor Mitsyanko 3247b43a1fSPaolo Bonzini #include "sdhci.h" 33d7dfca08SIgor Mitsyanko 34d7dfca08SIgor Mitsyanko /* host controller debug messages */ 35d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 36d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 37d7dfca08SIgor Mitsyanko #endif 38d7dfca08SIgor Mitsyanko 39d7dfca08SIgor Mitsyanko #if SDHC_DEBUG == 0 40d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) do { } while (0) 41d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) do { } while (0) 42d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) do { } while (0) 43d7dfca08SIgor Mitsyanko #elif SDHC_DEBUG == 1 44d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 45d7dfca08SIgor Mitsyanko do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 46d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) do { } while (0) 47d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 48d7dfca08SIgor Mitsyanko do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0) 49d7dfca08SIgor Mitsyanko #else 50d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 51d7dfca08SIgor Mitsyanko do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 52d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 53d7dfca08SIgor Mitsyanko do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 54d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 55d7dfca08SIgor Mitsyanko do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0) 56d7dfca08SIgor Mitsyanko #endif 57d7dfca08SIgor Mitsyanko 58d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 59d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 60d7dfca08SIgor Mitsyanko * If not stated otherwise: 61d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 62d7dfca08SIgor Mitsyanko */ 63d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 64d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 65d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 66d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 72d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 73d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 75d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 76d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 77d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_BASECLKFREQ 0ul 78d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 79d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 80d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOCLKFREQ 0ul 81d7dfca08SIgor Mitsyanko 82d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 83d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 84d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 85d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 86d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 87d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 88d7dfca08SIgor Mitsyanko #endif 89d7dfca08SIgor Mitsyanko 90d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 91d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 92d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 93d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 94d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 95d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 96d7dfca08SIgor Mitsyanko #else 97d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 98d7dfca08SIgor Mitsyanko #endif 99d7dfca08SIgor Mitsyanko 100d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 101d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 102d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 103d7dfca08SIgor Mitsyanko #endif 104d7dfca08SIgor Mitsyanko 105d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 106d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 107d7dfca08SIgor Mitsyanko #endif 108d7dfca08SIgor Mitsyanko 109d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 110d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 111d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 112d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 113d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 114d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 115d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 116d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 117d7dfca08SIgor Mitsyanko 118d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 119d7dfca08SIgor Mitsyanko 120d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 121d7dfca08SIgor Mitsyanko { 122d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 123d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 124d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 125d7dfca08SIgor Mitsyanko } 126d7dfca08SIgor Mitsyanko 127d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 128d7dfca08SIgor Mitsyanko { 129d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 130d7dfca08SIgor Mitsyanko } 131d7dfca08SIgor Mitsyanko 132d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 133d7dfca08SIgor Mitsyanko { 134d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 135d7dfca08SIgor Mitsyanko 136d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 137bc72ad67SAlex Bligh timer_mod(s->insert_timer, 138bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 139d7dfca08SIgor Mitsyanko } else { 140d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 141d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 142d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 143d7dfca08SIgor Mitsyanko } 144d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 145d7dfca08SIgor Mitsyanko } 146d7dfca08SIgor Mitsyanko } 147d7dfca08SIgor Mitsyanko 148d7dfca08SIgor Mitsyanko static void sdhci_insert_eject_cb(void *opaque, int irq, int level) 149d7dfca08SIgor Mitsyanko { 150d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 151d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 152d7dfca08SIgor Mitsyanko 153d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 154d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 155bc72ad67SAlex Bligh timer_mod(s->insert_timer, 156bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 157d7dfca08SIgor Mitsyanko } else { 158d7dfca08SIgor Mitsyanko if (level) { 159d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 160d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 161d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 162d7dfca08SIgor Mitsyanko } 163d7dfca08SIgor Mitsyanko } else { 164d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 165d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 166d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 167d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 168d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 169d7dfca08SIgor Mitsyanko } 170d7dfca08SIgor Mitsyanko } 171d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 172d7dfca08SIgor Mitsyanko } 173d7dfca08SIgor Mitsyanko } 174d7dfca08SIgor Mitsyanko 175d7dfca08SIgor Mitsyanko static void sdhci_card_readonly_cb(void *opaque, int irq, int level) 176d7dfca08SIgor Mitsyanko { 177d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 178d7dfca08SIgor Mitsyanko 179d7dfca08SIgor Mitsyanko if (level) { 180d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 181d7dfca08SIgor Mitsyanko } else { 182d7dfca08SIgor Mitsyanko /* Write enabled */ 183d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 184d7dfca08SIgor Mitsyanko } 185d7dfca08SIgor Mitsyanko } 186d7dfca08SIgor Mitsyanko 187d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 188d7dfca08SIgor Mitsyanko { 189bc72ad67SAlex Bligh timer_del(s->insert_timer); 190bc72ad67SAlex Bligh timer_del(s->transfer_timer); 191d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 192d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 193d7dfca08SIgor Mitsyanko * initialization */ 194d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 195d7dfca08SIgor Mitsyanko 196d7dfca08SIgor Mitsyanko sd_set_cb(s->card, s->ro_cb, s->eject_cb); 197d7dfca08SIgor Mitsyanko s->data_count = 0; 198d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 199d7dfca08SIgor Mitsyanko } 200d7dfca08SIgor Mitsyanko 201d7dfca08SIgor Mitsyanko static void sdhci_do_data_transfer(void *opaque) 202d7dfca08SIgor Mitsyanko { 203d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 204d7dfca08SIgor Mitsyanko 205d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->data_transfer(s); 206d7dfca08SIgor Mitsyanko } 207d7dfca08SIgor Mitsyanko 208d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 209d7dfca08SIgor Mitsyanko { 210d7dfca08SIgor Mitsyanko SDRequest request; 211d7dfca08SIgor Mitsyanko uint8_t response[16]; 212d7dfca08SIgor Mitsyanko int rlen; 213d7dfca08SIgor Mitsyanko 214d7dfca08SIgor Mitsyanko s->errintsts = 0; 215d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 216d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 217d7dfca08SIgor Mitsyanko request.arg = s->argument; 218d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 219d7dfca08SIgor Mitsyanko rlen = sd_do_command(s->card, &request, response); 220d7dfca08SIgor Mitsyanko 221d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 222d7dfca08SIgor Mitsyanko if (rlen == 4) { 223d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 224d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 225d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 226d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 227d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 228d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 229d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 230d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 231d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 232d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 233d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 234d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 235d7dfca08SIgor Mitsyanko response[2]; 236d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 237d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 238d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 239d7dfca08SIgor Mitsyanko } else { 240d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 241d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 242d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 243d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 244d7dfca08SIgor Mitsyanko } 245d7dfca08SIgor Mitsyanko } 246d7dfca08SIgor Mitsyanko 247d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 248d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 249d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 250d7dfca08SIgor Mitsyanko } 251d7dfca08SIgor Mitsyanko } else if (rlen != 0 && (s->errintstsen & SDHC_EISEN_CMDIDX)) { 252d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDIDX; 253d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 254d7dfca08SIgor Mitsyanko } 255d7dfca08SIgor Mitsyanko 256d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 257d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 258d7dfca08SIgor Mitsyanko } 259d7dfca08SIgor Mitsyanko 260d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 261d7dfca08SIgor Mitsyanko 262d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 263656f416cSPeter Crosthwaite s->data_count = 0; 264d7dfca08SIgor Mitsyanko sdhci_do_data_transfer(s); 265d7dfca08SIgor Mitsyanko } 266d7dfca08SIgor Mitsyanko } 267d7dfca08SIgor Mitsyanko 268d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 269d7dfca08SIgor Mitsyanko { 270d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 271d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 272d7dfca08SIgor Mitsyanko SDRequest request; 273d7dfca08SIgor Mitsyanko uint8_t response[16]; 274d7dfca08SIgor Mitsyanko 275d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 276d7dfca08SIgor Mitsyanko request.arg = 0; 277d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 278d7dfca08SIgor Mitsyanko sd_do_command(s->card, &request, response); 279d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 280d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 281d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 282d7dfca08SIgor Mitsyanko } 283d7dfca08SIgor Mitsyanko 284d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 285d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 286d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 287d7dfca08SIgor Mitsyanko 288d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 289d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 290d7dfca08SIgor Mitsyanko } 291d7dfca08SIgor Mitsyanko 292d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 293d7dfca08SIgor Mitsyanko } 294d7dfca08SIgor Mitsyanko 295d7dfca08SIgor Mitsyanko /* 296d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 297d7dfca08SIgor Mitsyanko */ 298d7dfca08SIgor Mitsyanko 299d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 300d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 301d7dfca08SIgor Mitsyanko { 302d7dfca08SIgor Mitsyanko int index = 0; 303d7dfca08SIgor Mitsyanko 304d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 305d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 306d7dfca08SIgor Mitsyanko return; 307d7dfca08SIgor Mitsyanko } 308d7dfca08SIgor Mitsyanko 309d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 310d7dfca08SIgor Mitsyanko s->fifo_buffer[index] = sd_read_data(s->card); 311d7dfca08SIgor Mitsyanko } 312d7dfca08SIgor Mitsyanko 313d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 314d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 315d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 316d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 317d7dfca08SIgor Mitsyanko } 318d7dfca08SIgor Mitsyanko 319d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 320d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 321d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 322d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 323d7dfca08SIgor Mitsyanko } 324d7dfca08SIgor Mitsyanko 325d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 326d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 327d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 328d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 329d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 330d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 331d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 332d7dfca08SIgor Mitsyanko } 333d7dfca08SIgor Mitsyanko } 334d7dfca08SIgor Mitsyanko 335d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 336d7dfca08SIgor Mitsyanko } 337d7dfca08SIgor Mitsyanko 338d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 339d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 340d7dfca08SIgor Mitsyanko { 341d7dfca08SIgor Mitsyanko uint32_t value = 0; 342d7dfca08SIgor Mitsyanko int i; 343d7dfca08SIgor Mitsyanko 344d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 345d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 346d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 347d7dfca08SIgor Mitsyanko return 0; 348d7dfca08SIgor Mitsyanko } 349d7dfca08SIgor Mitsyanko 350d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 351d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 352d7dfca08SIgor Mitsyanko s->data_count++; 353d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 354d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 355d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 356d7dfca08SIgor Mitsyanko s->data_count); 357d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 358d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 359d7dfca08SIgor Mitsyanko 360d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 361d7dfca08SIgor Mitsyanko s->blkcnt--; 362d7dfca08SIgor Mitsyanko } 363d7dfca08SIgor Mitsyanko 364d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 365d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 366d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 367d7dfca08SIgor Mitsyanko /* stop at gap request */ 368d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 369d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 370d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 371d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 372d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->read_block_from_card(s); 373d7dfca08SIgor Mitsyanko } 374d7dfca08SIgor Mitsyanko break; 375d7dfca08SIgor Mitsyanko } 376d7dfca08SIgor Mitsyanko } 377d7dfca08SIgor Mitsyanko 378d7dfca08SIgor Mitsyanko return value; 379d7dfca08SIgor Mitsyanko } 380d7dfca08SIgor Mitsyanko 381d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 382d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 383d7dfca08SIgor Mitsyanko { 384d7dfca08SIgor Mitsyanko int index = 0; 385d7dfca08SIgor Mitsyanko 386d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 387d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 388d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 389d7dfca08SIgor Mitsyanko } 390d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 391d7dfca08SIgor Mitsyanko return; 392d7dfca08SIgor Mitsyanko } 393d7dfca08SIgor Mitsyanko 394d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 395d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 396d7dfca08SIgor Mitsyanko return; 397d7dfca08SIgor Mitsyanko } else { 398d7dfca08SIgor Mitsyanko s->blkcnt--; 399d7dfca08SIgor Mitsyanko } 400d7dfca08SIgor Mitsyanko } 401d7dfca08SIgor Mitsyanko 402d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 403d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[index]); 404d7dfca08SIgor Mitsyanko } 405d7dfca08SIgor Mitsyanko 406d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 407d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 408d7dfca08SIgor Mitsyanko 409d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 410d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 411d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 412d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 413d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 414dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 415dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 416d7dfca08SIgor Mitsyanko } 417d7dfca08SIgor Mitsyanko 418d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 419d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 420d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 421d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 422d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 423d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 424d7dfca08SIgor Mitsyanko } 425d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 426d7dfca08SIgor Mitsyanko } 427d7dfca08SIgor Mitsyanko 428d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 429d7dfca08SIgor Mitsyanko } 430d7dfca08SIgor Mitsyanko 431d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 432d7dfca08SIgor Mitsyanko * register */ 433d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 434d7dfca08SIgor Mitsyanko { 435d7dfca08SIgor Mitsyanko unsigned i; 436d7dfca08SIgor Mitsyanko 437d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 438d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 439d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 440d7dfca08SIgor Mitsyanko return; 441d7dfca08SIgor Mitsyanko } 442d7dfca08SIgor Mitsyanko 443d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 444d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 445d7dfca08SIgor Mitsyanko s->data_count++; 446d7dfca08SIgor Mitsyanko value >>= 8; 447d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 448d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 449d7dfca08SIgor Mitsyanko s->data_count); 450d7dfca08SIgor Mitsyanko s->data_count = 0; 451d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 452d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 453d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->write_block_to_card(s); 454d7dfca08SIgor Mitsyanko } 455d7dfca08SIgor Mitsyanko } 456d7dfca08SIgor Mitsyanko } 457d7dfca08SIgor Mitsyanko } 458d7dfca08SIgor Mitsyanko 459d7dfca08SIgor Mitsyanko /* 460d7dfca08SIgor Mitsyanko * Single DMA data transfer 461d7dfca08SIgor Mitsyanko */ 462d7dfca08SIgor Mitsyanko 463d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 464d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 465d7dfca08SIgor Mitsyanko { 466d7dfca08SIgor Mitsyanko bool page_aligned = false; 467d7dfca08SIgor Mitsyanko unsigned int n, begin; 468d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 469d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 470d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 471d7dfca08SIgor Mitsyanko 472d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 473d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 474d7dfca08SIgor Mitsyanko * allow them to work properly */ 475d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 476d7dfca08SIgor Mitsyanko page_aligned = true; 477d7dfca08SIgor Mitsyanko } 478d7dfca08SIgor Mitsyanko 479d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 480d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 481d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 482d7dfca08SIgor Mitsyanko while (s->blkcnt) { 483d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 484d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 485d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 486d7dfca08SIgor Mitsyanko } 487d7dfca08SIgor Mitsyanko } 488d7dfca08SIgor Mitsyanko begin = s->data_count; 489d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 490d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 491d7dfca08SIgor Mitsyanko boundary_count = 0; 492d7dfca08SIgor Mitsyanko } else { 493d7dfca08SIgor Mitsyanko s->data_count = block_size; 494d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 495d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 496d7dfca08SIgor Mitsyanko s->blkcnt--; 497d7dfca08SIgor Mitsyanko } 498d7dfca08SIgor Mitsyanko } 499df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 500d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 501d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 502d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 503d7dfca08SIgor Mitsyanko s->data_count = 0; 504d7dfca08SIgor Mitsyanko } 505d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 506d7dfca08SIgor Mitsyanko break; 507d7dfca08SIgor Mitsyanko } 508d7dfca08SIgor Mitsyanko } 509d7dfca08SIgor Mitsyanko } else { 510d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 511d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 512d7dfca08SIgor Mitsyanko while (s->blkcnt) { 513d7dfca08SIgor Mitsyanko begin = s->data_count; 514d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 515d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 516d7dfca08SIgor Mitsyanko boundary_count = 0; 517d7dfca08SIgor Mitsyanko } else { 518d7dfca08SIgor Mitsyanko s->data_count = block_size; 519d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 520d7dfca08SIgor Mitsyanko } 521df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 522d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count); 523d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 524d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 525d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 526d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 527d7dfca08SIgor Mitsyanko } 528d7dfca08SIgor Mitsyanko s->data_count = 0; 529d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 530d7dfca08SIgor Mitsyanko s->blkcnt--; 531d7dfca08SIgor Mitsyanko } 532d7dfca08SIgor Mitsyanko } 533d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 534d7dfca08SIgor Mitsyanko break; 535d7dfca08SIgor Mitsyanko } 536d7dfca08SIgor Mitsyanko } 537d7dfca08SIgor Mitsyanko } 538d7dfca08SIgor Mitsyanko 539d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 540d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 541d7dfca08SIgor Mitsyanko } else { 542d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 543d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 544d7dfca08SIgor Mitsyanko } 545d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 546d7dfca08SIgor Mitsyanko } 547d7dfca08SIgor Mitsyanko } 548d7dfca08SIgor Mitsyanko 549d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 550d7dfca08SIgor Mitsyanko 551d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 552d7dfca08SIgor Mitsyanko { 553d7dfca08SIgor Mitsyanko int n; 554d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 555d7dfca08SIgor Mitsyanko 556d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 557d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 558d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 559d7dfca08SIgor Mitsyanko } 560df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 561d7dfca08SIgor Mitsyanko datacnt); 562d7dfca08SIgor Mitsyanko } else { 563df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 564d7dfca08SIgor Mitsyanko datacnt); 565d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 566d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 567d7dfca08SIgor Mitsyanko } 568d7dfca08SIgor Mitsyanko } 569d7dfca08SIgor Mitsyanko 570d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 571d7dfca08SIgor Mitsyanko s->blkcnt--; 572d7dfca08SIgor Mitsyanko } 573d7dfca08SIgor Mitsyanko 574d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 575d7dfca08SIgor Mitsyanko } 576d7dfca08SIgor Mitsyanko 577d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 578d7dfca08SIgor Mitsyanko hwaddr addr; 579d7dfca08SIgor Mitsyanko uint16_t length; 580d7dfca08SIgor Mitsyanko uint8_t attr; 581d7dfca08SIgor Mitsyanko uint8_t incr; 582d7dfca08SIgor Mitsyanko } ADMADescr; 583d7dfca08SIgor Mitsyanko 584d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 585d7dfca08SIgor Mitsyanko { 586d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 587d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 588d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 589d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 590d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 591df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 592d7dfca08SIgor Mitsyanko sizeof(adma2)); 593d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 594d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 595d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 596d7dfca08SIgor Mitsyanko */ 597d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 598d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 599d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 600d7dfca08SIgor Mitsyanko dscr->incr = 8; 601d7dfca08SIgor Mitsyanko break; 602d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 603df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 604d7dfca08SIgor Mitsyanko sizeof(adma1)); 605d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 606d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 607d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 608d7dfca08SIgor Mitsyanko dscr->incr = 4; 609d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 610d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 611d7dfca08SIgor Mitsyanko } else { 612d7dfca08SIgor Mitsyanko dscr->length = 4096; 613d7dfca08SIgor Mitsyanko } 614d7dfca08SIgor Mitsyanko break; 615d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 616df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 617d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 618df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 619d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 620d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 621df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 622d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 623d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 624d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 625d7dfca08SIgor Mitsyanko dscr->incr = 12; 626d7dfca08SIgor Mitsyanko break; 627d7dfca08SIgor Mitsyanko } 628d7dfca08SIgor Mitsyanko } 629d7dfca08SIgor Mitsyanko 630d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 631d7dfca08SIgor Mitsyanko 632d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 633d7dfca08SIgor Mitsyanko { 634d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 635d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 636d7dfca08SIgor Mitsyanko ADMADescr dscr; 637d7dfca08SIgor Mitsyanko int i; 638d7dfca08SIgor Mitsyanko 639d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 640d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 641d7dfca08SIgor Mitsyanko 642d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 643d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 644d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 645d7dfca08SIgor Mitsyanko 646d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 647d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 648d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 649d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 650d7dfca08SIgor Mitsyanko 651d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 652d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 653d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 654d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 655d7dfca08SIgor Mitsyanko } 656d7dfca08SIgor Mitsyanko 657d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 658d7dfca08SIgor Mitsyanko return; 659d7dfca08SIgor Mitsyanko } 660d7dfca08SIgor Mitsyanko 661d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 662d7dfca08SIgor Mitsyanko 663d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 664d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 665d7dfca08SIgor Mitsyanko 666d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 667d7dfca08SIgor Mitsyanko while (length) { 668d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 669d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 670d7dfca08SIgor Mitsyanko s->fifo_buffer[n] = sd_read_data(s->card); 671d7dfca08SIgor Mitsyanko } 672d7dfca08SIgor Mitsyanko } 673d7dfca08SIgor Mitsyanko begin = s->data_count; 674d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 675d7dfca08SIgor Mitsyanko s->data_count = length + begin; 676d7dfca08SIgor Mitsyanko length = 0; 677d7dfca08SIgor Mitsyanko } else { 678d7dfca08SIgor Mitsyanko s->data_count = block_size; 679d7dfca08SIgor Mitsyanko length -= block_size - begin; 680d7dfca08SIgor Mitsyanko } 681df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 682d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 683d7dfca08SIgor Mitsyanko s->data_count - begin); 684d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 685d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 686d7dfca08SIgor Mitsyanko s->data_count = 0; 687d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 688d7dfca08SIgor Mitsyanko s->blkcnt--; 689d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 690d7dfca08SIgor Mitsyanko break; 691d7dfca08SIgor Mitsyanko } 692d7dfca08SIgor Mitsyanko } 693d7dfca08SIgor Mitsyanko } 694d7dfca08SIgor Mitsyanko } 695d7dfca08SIgor Mitsyanko } else { 696d7dfca08SIgor Mitsyanko while (length) { 697d7dfca08SIgor Mitsyanko begin = s->data_count; 698d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 699d7dfca08SIgor Mitsyanko s->data_count = length + begin; 700d7dfca08SIgor Mitsyanko length = 0; 701d7dfca08SIgor Mitsyanko } else { 702d7dfca08SIgor Mitsyanko s->data_count = block_size; 703d7dfca08SIgor Mitsyanko length -= block_size - begin; 704d7dfca08SIgor Mitsyanko } 705df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 706d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count); 707d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 708d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 709d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 710d7dfca08SIgor Mitsyanko sd_write_data(s->card, s->fifo_buffer[n]); 711d7dfca08SIgor Mitsyanko } 712d7dfca08SIgor Mitsyanko s->data_count = 0; 713d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 714d7dfca08SIgor Mitsyanko s->blkcnt--; 715d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 716d7dfca08SIgor Mitsyanko break; 717d7dfca08SIgor Mitsyanko } 718d7dfca08SIgor Mitsyanko } 719d7dfca08SIgor Mitsyanko } 720d7dfca08SIgor Mitsyanko } 721d7dfca08SIgor Mitsyanko } 722d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 723d7dfca08SIgor Mitsyanko break; 724d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 725d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 726d7dfca08SIgor Mitsyanko DPRINT_L1("ADMA link: admasysaddr=0x%lx\n", s->admasysaddr); 727d7dfca08SIgor Mitsyanko break; 728d7dfca08SIgor Mitsyanko default: 729d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 730d7dfca08SIgor Mitsyanko break; 731d7dfca08SIgor Mitsyanko } 732d7dfca08SIgor Mitsyanko 7331d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 7341d32c26fSPeter Crosthwaite DPRINT_L1("ADMA interrupt: admasysaddr=0x%lx\n", s->admasysaddr); 7351d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7361d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7371d32c26fSPeter Crosthwaite } 7381d32c26fSPeter Crosthwaite 7391d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7401d32c26fSPeter Crosthwaite } 7411d32c26fSPeter Crosthwaite 742d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 743d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 744d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 745d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 746d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 747d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 748d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 749d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 750d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 751d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 752d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 753d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 754d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 755d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 756d7dfca08SIgor Mitsyanko } 757d7dfca08SIgor Mitsyanko 758d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 759d7dfca08SIgor Mitsyanko } 760d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->end_data_transfer(s); 761d7dfca08SIgor Mitsyanko return; 762d7dfca08SIgor Mitsyanko } 763d7dfca08SIgor Mitsyanko 764d7dfca08SIgor Mitsyanko } 765d7dfca08SIgor Mitsyanko 766085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 767bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 768bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 769d7dfca08SIgor Mitsyanko } 770d7dfca08SIgor Mitsyanko 771d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 772d7dfca08SIgor Mitsyanko 773d7dfca08SIgor Mitsyanko static void sdhci_data_transfer(SDHCIState *s) 774d7dfca08SIgor Mitsyanko { 775d7dfca08SIgor Mitsyanko SDHCIClass *k = SDHCI_GET_CLASS(s); 776d7dfca08SIgor Mitsyanko 777d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 778d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 779d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 780d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 781d7dfca08SIgor Mitsyanko (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 782d7dfca08SIgor Mitsyanko break; 783d7dfca08SIgor Mitsyanko } 784d7dfca08SIgor Mitsyanko 785d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 786d7dfca08SIgor Mitsyanko k->do_sdma_single(s); 787d7dfca08SIgor Mitsyanko } else { 788d7dfca08SIgor Mitsyanko k->do_sdma_multi(s); 789d7dfca08SIgor Mitsyanko } 790d7dfca08SIgor Mitsyanko 791d7dfca08SIgor Mitsyanko break; 792d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 793d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 794d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 795d7dfca08SIgor Mitsyanko break; 796d7dfca08SIgor Mitsyanko } 797d7dfca08SIgor Mitsyanko 798d7dfca08SIgor Mitsyanko k->do_adma(s); 799d7dfca08SIgor Mitsyanko break; 800d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 801d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 802d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 803d7dfca08SIgor Mitsyanko break; 804d7dfca08SIgor Mitsyanko } 805d7dfca08SIgor Mitsyanko 806d7dfca08SIgor Mitsyanko k->do_adma(s); 807d7dfca08SIgor Mitsyanko break; 808d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 809d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 810d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 811d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 812d7dfca08SIgor Mitsyanko break; 813d7dfca08SIgor Mitsyanko } 814d7dfca08SIgor Mitsyanko 815d7dfca08SIgor Mitsyanko k->do_adma(s); 816d7dfca08SIgor Mitsyanko break; 817d7dfca08SIgor Mitsyanko default: 818d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 819d7dfca08SIgor Mitsyanko break; 820d7dfca08SIgor Mitsyanko } 821d7dfca08SIgor Mitsyanko } else { 822d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) { 823d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 824d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 825d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->read_block_from_card(s); 826d7dfca08SIgor Mitsyanko } else { 827d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 828d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 829d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->write_block_to_card(s); 830d7dfca08SIgor Mitsyanko } 831d7dfca08SIgor Mitsyanko } 832d7dfca08SIgor Mitsyanko } 833d7dfca08SIgor Mitsyanko 834d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 835d7dfca08SIgor Mitsyanko { 836d7dfca08SIgor Mitsyanko if (!SDHC_CLOCK_IS_ON(s->clkcon) || !(s->pwrcon & SDHC_POWER_ON) || 837d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 838d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 839d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 840d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 841d7dfca08SIgor Mitsyanko return false; 842d7dfca08SIgor Mitsyanko } 843d7dfca08SIgor Mitsyanko 844d7dfca08SIgor Mitsyanko return true; 845d7dfca08SIgor Mitsyanko } 846d7dfca08SIgor Mitsyanko 847d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 848d7dfca08SIgor Mitsyanko * continuous manner */ 849d7dfca08SIgor Mitsyanko static inline bool 850d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 851d7dfca08SIgor Mitsyanko { 852d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 853d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 854d7dfca08SIgor Mitsyanko "is prohibited\n"); 855d7dfca08SIgor Mitsyanko return false; 856d7dfca08SIgor Mitsyanko } 857d7dfca08SIgor Mitsyanko return true; 858d7dfca08SIgor Mitsyanko } 859d7dfca08SIgor Mitsyanko 860d7dfca08SIgor Mitsyanko static uint32_t sdhci_read(SDHCIState *s, unsigned int offset, unsigned size) 861d7dfca08SIgor Mitsyanko { 862d7dfca08SIgor Mitsyanko uint32_t ret = 0; 863d7dfca08SIgor Mitsyanko 864d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 865d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 866d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 867d7dfca08SIgor Mitsyanko break; 868d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 869d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 870d7dfca08SIgor Mitsyanko break; 871d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 872d7dfca08SIgor Mitsyanko ret = s->argument; 873d7dfca08SIgor Mitsyanko break; 874d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 875d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 876d7dfca08SIgor Mitsyanko break; 877d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 878d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 879d7dfca08SIgor Mitsyanko break; 880d7dfca08SIgor Mitsyanko case SDHC_BDATA: 881d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 882d7dfca08SIgor Mitsyanko ret = SDHCI_GET_CLASS(s)->bdata_read(s, size); 883677ff2aeSPeter Crosthwaite DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset, 884677ff2aeSPeter Crosthwaite ret, ret); 885d7dfca08SIgor Mitsyanko return ret; 886d7dfca08SIgor Mitsyanko } 887d7dfca08SIgor Mitsyanko break; 888d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 889d7dfca08SIgor Mitsyanko ret = s->prnsts; 890d7dfca08SIgor Mitsyanko break; 891d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 892d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 893d7dfca08SIgor Mitsyanko (s->wakcon << 24); 894d7dfca08SIgor Mitsyanko break; 895d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 896d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 897d7dfca08SIgor Mitsyanko break; 898d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 899d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 900d7dfca08SIgor Mitsyanko break; 901d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 902d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 903d7dfca08SIgor Mitsyanko break; 904d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 905d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 906d7dfca08SIgor Mitsyanko break; 907d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 908d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 909d7dfca08SIgor Mitsyanko break; 910d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 911d7dfca08SIgor Mitsyanko ret = s->capareg; 912d7dfca08SIgor Mitsyanko break; 913d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 914d7dfca08SIgor Mitsyanko ret = s->maxcurr; 915d7dfca08SIgor Mitsyanko break; 916d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 917d7dfca08SIgor Mitsyanko ret = s->admaerr; 918d7dfca08SIgor Mitsyanko break; 919d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 920d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 921d7dfca08SIgor Mitsyanko break; 922d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 923d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 924d7dfca08SIgor Mitsyanko break; 925d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 926d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 927d7dfca08SIgor Mitsyanko break; 928d7dfca08SIgor Mitsyanko default: 929d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub read: addr[0x%04x]\n", size, offset); 930d7dfca08SIgor Mitsyanko break; 931d7dfca08SIgor Mitsyanko } 932d7dfca08SIgor Mitsyanko 933d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 934d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 935d7dfca08SIgor Mitsyanko DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset, ret, ret); 936d7dfca08SIgor Mitsyanko return ret; 937d7dfca08SIgor Mitsyanko } 938d7dfca08SIgor Mitsyanko 939d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 940d7dfca08SIgor Mitsyanko { 941d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 942d7dfca08SIgor Mitsyanko return; 943d7dfca08SIgor Mitsyanko } 944d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 945d7dfca08SIgor Mitsyanko 946d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 947d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 948d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 949d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 950d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->read_block_from_card(s); 951d7dfca08SIgor Mitsyanko } else { 952d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 953d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->write_block_to_card(s); 954d7dfca08SIgor Mitsyanko } 955d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 956d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 957d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 958d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 959d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 960d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 961d7dfca08SIgor Mitsyanko } 962d7dfca08SIgor Mitsyanko } 963d7dfca08SIgor Mitsyanko } 964d7dfca08SIgor Mitsyanko 965d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 966d7dfca08SIgor Mitsyanko { 967d7dfca08SIgor Mitsyanko switch (value) { 968d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 969d7dfca08SIgor Mitsyanko DEVICE_GET_CLASS(s)->reset(DEVICE(s)); 970d7dfca08SIgor Mitsyanko break; 971d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 972d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 973d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 974d7dfca08SIgor Mitsyanko break; 975d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 976d7dfca08SIgor Mitsyanko s->data_count = 0; 977d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 978d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 979d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 980d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 981d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 982d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 983d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 984d7dfca08SIgor Mitsyanko break; 985d7dfca08SIgor Mitsyanko } 986d7dfca08SIgor Mitsyanko } 987d7dfca08SIgor Mitsyanko 988d7dfca08SIgor Mitsyanko static void 989d7dfca08SIgor Mitsyanko sdhci_write(SDHCIState *s, unsigned int offset, uint32_t value, unsigned size) 990d7dfca08SIgor Mitsyanko { 991d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 992d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 993d7dfca08SIgor Mitsyanko value <<= shift; 994d7dfca08SIgor Mitsyanko 995d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 996d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 997d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 998d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 999d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1000d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1001d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1002d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->do_sdma_multi(s); 1003d7dfca08SIgor Mitsyanko } 1004d7dfca08SIgor Mitsyanko break; 1005d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1006d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1007d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1008d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1009d7dfca08SIgor Mitsyanko } 1010d7dfca08SIgor Mitsyanko break; 1011d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1012d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1013d7dfca08SIgor Mitsyanko break; 1014d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1015d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1016d7dfca08SIgor Mitsyanko * capabilities register */ 1017d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1018d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1019d7dfca08SIgor Mitsyanko } 1020d7dfca08SIgor Mitsyanko MASKED_WRITE(s->trnmod, mask, value); 1021d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1022d7dfca08SIgor Mitsyanko 1023d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1024d7dfca08SIgor Mitsyanko if ((mask & 0xFF000000) || !SDHCI_GET_CLASS(s)->can_issue_command(s)) { 1025d7dfca08SIgor Mitsyanko break; 1026d7dfca08SIgor Mitsyanko } 1027d7dfca08SIgor Mitsyanko 1028d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->send_command(s); 1029d7dfca08SIgor Mitsyanko break; 1030d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1031d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1032d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->bdata_write(s, value >> shift, size); 1033d7dfca08SIgor Mitsyanko } 1034d7dfca08SIgor Mitsyanko break; 1035d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1036d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1037d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1038d7dfca08SIgor Mitsyanko } 1039d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1040d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1041d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1042d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1043d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1044d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1045d7dfca08SIgor Mitsyanko } 1046d7dfca08SIgor Mitsyanko break; 1047d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1048d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1049d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1050d7dfca08SIgor Mitsyanko } 1051d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1052d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1053d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1054d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1055d7dfca08SIgor Mitsyanko } else { 1056d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1057d7dfca08SIgor Mitsyanko } 1058d7dfca08SIgor Mitsyanko break; 1059d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1060d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1061d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1062d7dfca08SIgor Mitsyanko } 1063d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1064d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1065d7dfca08SIgor Mitsyanko if (s->errintsts) { 1066d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1067d7dfca08SIgor Mitsyanko } else { 1068d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1069d7dfca08SIgor Mitsyanko } 1070d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1071d7dfca08SIgor Mitsyanko break; 1072d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1073d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1074d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1075d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1076d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1077d7dfca08SIgor Mitsyanko if (s->errintsts) { 1078d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1079d7dfca08SIgor Mitsyanko } else { 1080d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1081d7dfca08SIgor Mitsyanko } 1082d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1083d7dfca08SIgor Mitsyanko break; 1084d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1085d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1086d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1087d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1088d7dfca08SIgor Mitsyanko break; 1089d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1090d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1091d7dfca08SIgor Mitsyanko break; 1092d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1093d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1094d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1095d7dfca08SIgor Mitsyanko break; 1096d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1097d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1098d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1099d7dfca08SIgor Mitsyanko break; 1100d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1101d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1102d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1103d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1104d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1105d7dfca08SIgor Mitsyanko } 1106d7dfca08SIgor Mitsyanko if (s->errintsts) { 1107d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1108d7dfca08SIgor Mitsyanko } 1109d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1110d7dfca08SIgor Mitsyanko break; 1111d7dfca08SIgor Mitsyanko default: 1112d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1113d7dfca08SIgor Mitsyanko size, offset, value >> shift, value >> shift); 1114d7dfca08SIgor Mitsyanko break; 1115d7dfca08SIgor Mitsyanko } 1116d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1117d7dfca08SIgor Mitsyanko size, offset, value >> shift, value >> shift); 1118d7dfca08SIgor Mitsyanko } 1119d7dfca08SIgor Mitsyanko 1120d7dfca08SIgor Mitsyanko static uint64_t 1121d7dfca08SIgor Mitsyanko sdhci_readfn(void *opaque, hwaddr offset, unsigned size) 1122d7dfca08SIgor Mitsyanko { 1123d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 1124d7dfca08SIgor Mitsyanko 1125d7dfca08SIgor Mitsyanko return SDHCI_GET_CLASS(s)->mem_read(s, offset, size); 1126d7dfca08SIgor Mitsyanko } 1127d7dfca08SIgor Mitsyanko 1128d7dfca08SIgor Mitsyanko static void 1129d7dfca08SIgor Mitsyanko sdhci_writefn(void *opaque, hwaddr off, uint64_t val, unsigned sz) 1130d7dfca08SIgor Mitsyanko { 1131d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 1132d7dfca08SIgor Mitsyanko 1133d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->mem_write(s, off, val, sz); 1134d7dfca08SIgor Mitsyanko } 1135d7dfca08SIgor Mitsyanko 1136d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1137d7dfca08SIgor Mitsyanko .read = sdhci_readfn, 1138d7dfca08SIgor Mitsyanko .write = sdhci_writefn, 1139d7dfca08SIgor Mitsyanko .valid = { 1140d7dfca08SIgor Mitsyanko .min_access_size = 1, 1141d7dfca08SIgor Mitsyanko .max_access_size = 4, 1142d7dfca08SIgor Mitsyanko .unaligned = false 1143d7dfca08SIgor Mitsyanko }, 1144d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1145d7dfca08SIgor Mitsyanko }; 1146d7dfca08SIgor Mitsyanko 1147d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1148d7dfca08SIgor Mitsyanko { 1149d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1150d7dfca08SIgor Mitsyanko case 0: 1151d7dfca08SIgor Mitsyanko return 512; 1152d7dfca08SIgor Mitsyanko case 1: 1153d7dfca08SIgor Mitsyanko return 1024; 1154d7dfca08SIgor Mitsyanko case 2: 1155d7dfca08SIgor Mitsyanko return 2048; 1156d7dfca08SIgor Mitsyanko default: 1157d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1158d7dfca08SIgor Mitsyanko return 0; 1159d7dfca08SIgor Mitsyanko } 1160d7dfca08SIgor Mitsyanko } 1161d7dfca08SIgor Mitsyanko 1162d7dfca08SIgor Mitsyanko static void sdhci_initfn(Object *obj) 1163d7dfca08SIgor Mitsyanko { 1164d7dfca08SIgor Mitsyanko SDHCIState *s = SDHCI(obj); 1165d7dfca08SIgor Mitsyanko DriveInfo *di; 1166d7dfca08SIgor Mitsyanko 1167d7dfca08SIgor Mitsyanko di = drive_get_next(IF_SD); 11686790f59dSliguang s->card = sd_init(di ? di->bdrv : NULL, false); 1169*4f8a066bSKevin Wolf if (s->card == NULL) { 1170*4f8a066bSKevin Wolf exit(1); 1171*4f8a066bSKevin Wolf } 1172d7dfca08SIgor Mitsyanko s->eject_cb = qemu_allocate_irqs(sdhci_insert_eject_cb, s, 1)[0]; 1173d7dfca08SIgor Mitsyanko s->ro_cb = qemu_allocate_irqs(sdhci_card_readonly_cb, s, 1)[0]; 1174d7dfca08SIgor Mitsyanko sd_set_cb(s->card, s->ro_cb, s->eject_cb); 1175d7dfca08SIgor Mitsyanko 1176bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1177bc72ad67SAlex Bligh s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_do_data_transfer, s); 1178d7dfca08SIgor Mitsyanko } 1179d7dfca08SIgor Mitsyanko 1180d7dfca08SIgor Mitsyanko static void sdhci_uninitfn(Object *obj) 1181d7dfca08SIgor Mitsyanko { 1182d7dfca08SIgor Mitsyanko SDHCIState *s = SDHCI(obj); 1183d7dfca08SIgor Mitsyanko 1184bc72ad67SAlex Bligh timer_del(s->insert_timer); 1185bc72ad67SAlex Bligh timer_free(s->insert_timer); 1186bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1187bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1188d7dfca08SIgor Mitsyanko qemu_free_irqs(&s->eject_cb); 1189d7dfca08SIgor Mitsyanko qemu_free_irqs(&s->ro_cb); 1190d7dfca08SIgor Mitsyanko 1191d7dfca08SIgor Mitsyanko if (s->fifo_buffer) { 1192d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1193d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1194d7dfca08SIgor Mitsyanko } 1195d7dfca08SIgor Mitsyanko } 1196d7dfca08SIgor Mitsyanko 1197d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1198d7dfca08SIgor Mitsyanko .name = "sdhci", 1199d7dfca08SIgor Mitsyanko .version_id = 1, 1200d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1201d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1202d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1203d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1204d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1205d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1206d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1207d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1208d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1209d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1210d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1211d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1212d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1213d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1214d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1215d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1216d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1217d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1218d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1219d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1220d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1221d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1222d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1223d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1224d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1225d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1226d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 1227d7dfca08SIgor Mitsyanko VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1228d7dfca08SIgor Mitsyanko VMSTATE_TIMER(insert_timer, SDHCIState), 1229d7dfca08SIgor Mitsyanko VMSTATE_TIMER(transfer_timer, SDHCIState), 1230d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 1231d7dfca08SIgor Mitsyanko } 1232d7dfca08SIgor Mitsyanko }; 1233d7dfca08SIgor Mitsyanko 1234d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this 1235d7dfca08SIgor Mitsyanko * specific host controller implementation */ 1236d7dfca08SIgor Mitsyanko static Property sdhci_properties[] = { 1237d7dfca08SIgor Mitsyanko DEFINE_PROP_HEX32("capareg", SDHCIState, capareg, 1238d7dfca08SIgor Mitsyanko SDHC_CAPAB_REG_DEFAULT), 1239d7dfca08SIgor Mitsyanko DEFINE_PROP_HEX32("maxcurr", SDHCIState, maxcurr, 0), 1240d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1241d7dfca08SIgor Mitsyanko }; 1242d7dfca08SIgor Mitsyanko 1243d7dfca08SIgor Mitsyanko static void sdhci_realize(DeviceState *dev, Error ** errp) 1244d7dfca08SIgor Mitsyanko { 1245d7dfca08SIgor Mitsyanko SDHCIState *s = SDHCI(dev); 1246d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1247d7dfca08SIgor Mitsyanko 1248d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1249d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1250d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 125129776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1252d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1253d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1254d7dfca08SIgor Mitsyanko } 1255d7dfca08SIgor Mitsyanko 1256d7dfca08SIgor Mitsyanko static void sdhci_generic_reset(DeviceState *ds) 1257d7dfca08SIgor Mitsyanko { 1258d7dfca08SIgor Mitsyanko SDHCIState *s = SDHCI(ds); 1259d7dfca08SIgor Mitsyanko SDHCI_GET_CLASS(s)->reset(s); 1260d7dfca08SIgor Mitsyanko } 1261d7dfca08SIgor Mitsyanko 1262d7dfca08SIgor Mitsyanko static void sdhci_class_init(ObjectClass *klass, void *data) 1263d7dfca08SIgor Mitsyanko { 1264d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1265d7dfca08SIgor Mitsyanko SDHCIClass *k = SDHCI_CLASS(klass); 1266d7dfca08SIgor Mitsyanko 1267d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 1268d7dfca08SIgor Mitsyanko dc->props = sdhci_properties; 1269d7dfca08SIgor Mitsyanko dc->reset = sdhci_generic_reset; 1270d7dfca08SIgor Mitsyanko dc->realize = sdhci_realize; 1271d7dfca08SIgor Mitsyanko 1272d7dfca08SIgor Mitsyanko k->reset = sdhci_reset; 1273d7dfca08SIgor Mitsyanko k->mem_read = sdhci_read; 1274d7dfca08SIgor Mitsyanko k->mem_write = sdhci_write; 1275d7dfca08SIgor Mitsyanko k->send_command = sdhci_send_command; 1276d7dfca08SIgor Mitsyanko k->can_issue_command = sdhci_can_issue_command; 1277d7dfca08SIgor Mitsyanko k->data_transfer = sdhci_data_transfer; 1278d7dfca08SIgor Mitsyanko k->end_data_transfer = sdhci_end_transfer; 1279d7dfca08SIgor Mitsyanko k->do_sdma_single = sdhci_sdma_transfer_single_block; 1280d7dfca08SIgor Mitsyanko k->do_sdma_multi = sdhci_sdma_transfer_multi_blocks; 1281d7dfca08SIgor Mitsyanko k->do_adma = sdhci_do_adma; 1282d7dfca08SIgor Mitsyanko k->read_block_from_card = sdhci_read_block_from_card; 1283d7dfca08SIgor Mitsyanko k->write_block_to_card = sdhci_write_block_to_card; 1284d7dfca08SIgor Mitsyanko k->bdata_read = sdhci_read_dataport; 1285d7dfca08SIgor Mitsyanko k->bdata_write = sdhci_write_dataport; 1286d7dfca08SIgor Mitsyanko } 1287d7dfca08SIgor Mitsyanko 1288d7dfca08SIgor Mitsyanko static const TypeInfo sdhci_type_info = { 1289d7dfca08SIgor Mitsyanko .name = TYPE_SDHCI, 1290d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1291d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 1292d7dfca08SIgor Mitsyanko .instance_init = sdhci_initfn, 1293d7dfca08SIgor Mitsyanko .instance_finalize = sdhci_uninitfn, 1294d7dfca08SIgor Mitsyanko .class_init = sdhci_class_init, 1295d7dfca08SIgor Mitsyanko .class_size = sizeof(SDHCIClass) 1296d7dfca08SIgor Mitsyanko }; 1297d7dfca08SIgor Mitsyanko 1298d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1299d7dfca08SIgor Mitsyanko { 1300d7dfca08SIgor Mitsyanko type_register_static(&sdhci_type_info); 1301d7dfca08SIgor Mitsyanko } 1302d7dfca08SIgor Mitsyanko 1303d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1304