xref: /qemu/hw/sd/sdhci.c (revision 4d67852d9c97b51359b90aa58333e774c98f1a8c)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
266ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
27b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
31d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
32d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
33d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
35637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3603dd024fSPaolo Bonzini #include "qemu/log.h"
37bf8ec38eSPhilippe Mathieu-Daudé #include "qemu/cutils.h"
388be487d8SPhilippe Mathieu-Daudé #include "trace.h"
39d7dfca08SIgor Mitsyanko 
4040bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
4140bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4240bbc194SPeter Maydell 
43aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
44aa164fbfSPhilippe Mathieu-Daudé 
45d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
46d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
47aa164fbfSPhilippe Mathieu-Daudé  *
48aa164fbfSPhilippe Mathieu-Daudé  * support:
49aa164fbfSPhilippe Mathieu-Daudé  * - 3.3v and 1.8v voltages
50aa164fbfSPhilippe Mathieu-Daudé  * - SDMA/ADMA1/ADMA2
51aa164fbfSPhilippe Mathieu-Daudé  * - high-speed
52aa164fbfSPhilippe Mathieu-Daudé  * max host controller R/W buffers size: 512B
53aa164fbfSPhilippe Mathieu-Daudé  * max clock frequency for SDclock: 52 MHz
54aa164fbfSPhilippe Mathieu-Daudé  * timeout clock frequency: 52 MHz
55aa164fbfSPhilippe Mathieu-Daudé  *
56aa164fbfSPhilippe Mathieu-Daudé  * does not support:
57aa164fbfSPhilippe Mathieu-Daudé  * - 3.0v voltage
58aa164fbfSPhilippe Mathieu-Daudé  * - 64-bit system bus
59aa164fbfSPhilippe Mathieu-Daudé  * - suspend/resume
60d7dfca08SIgor Mitsyanko  */
61aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4
62d7dfca08SIgor Mitsyanko 
6309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
6409b738ffSPhilippe Mathieu-Daudé {
6509b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
6609b738ffSPhilippe Mathieu-Daudé }
6709b738ffSPhilippe Mathieu-Daudé 
686ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
696ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
706ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
716ff37c3dSPhilippe Mathieu-Daudé {
72*4d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
73*4d67852dSPhilippe Mathieu-Daudé         return false;
74*4d67852dSPhilippe Mathieu-Daudé     }
756ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
766ff37c3dSPhilippe Mathieu-Daudé     case 0:
776ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
786ff37c3dSPhilippe Mathieu-Daudé         break;
796ff37c3dSPhilippe Mathieu-Daudé     default:
806ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
816ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
826ff37c3dSPhilippe Mathieu-Daudé         return true;
836ff37c3dSPhilippe Mathieu-Daudé     }
846ff37c3dSPhilippe Mathieu-Daudé     return false;
856ff37c3dSPhilippe Mathieu-Daudé }
866ff37c3dSPhilippe Mathieu-Daudé 
876ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
886ff37c3dSPhilippe Mathieu-Daudé {
896ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
906ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
916ff37c3dSPhilippe Mathieu-Daudé     bool y;
926ff37c3dSPhilippe Mathieu-Daudé 
936ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
94*4d67852dSPhilippe Mathieu-Daudé     case 3:
95*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
96*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
97*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
98*4d67852dSPhilippe Mathieu-Daudé 
99*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
100*4d67852dSPhilippe Mathieu-Daudé         if (val) {
101*4d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
102*4d67852dSPhilippe Mathieu-Daudé             return;
103*4d67852dSPhilippe Mathieu-Daudé         }
104*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
105*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
106*4d67852dSPhilippe Mathieu-Daudé 
107*4d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
108*4d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
109*4d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
110*4d67852dSPhilippe Mathieu-Daudé         }
111*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
112*4d67852dSPhilippe Mathieu-Daudé 
113*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
114*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
115*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
116*4d67852dSPhilippe Mathieu-Daudé 
117*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
118*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
119*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
120*4d67852dSPhilippe Mathieu-Daudé 
121*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
122*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
123*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
124*4d67852dSPhilippe Mathieu-Daudé 
125*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
126*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
127*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
128*4d67852dSPhilippe Mathieu-Daudé 
129*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
130*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
131*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
132*4d67852dSPhilippe Mathieu-Daudé 
133*4d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
134*4d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
135*4d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
136*4d67852dSPhilippe Mathieu-Daudé 
137*4d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1386ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1390540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1400540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1410540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1420540fba9SPhilippe Mathieu-Daudé 
1430540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1440540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1450540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1460540fba9SPhilippe Mathieu-Daudé 
1470540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1480540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus", val);
1490540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1506ff37c3dSPhilippe Mathieu-Daudé 
1516ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1526ff37c3dSPhilippe Mathieu-Daudé     case 1:
1536ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1546ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1556ff37c3dSPhilippe Mathieu-Daudé 
1566ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1576ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1586ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1596ff37c3dSPhilippe Mathieu-Daudé             return;
1606ff37c3dSPhilippe Mathieu-Daudé         }
1616ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1626ff37c3dSPhilippe Mathieu-Daudé 
1636ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1646ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1656ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1666ff37c3dSPhilippe Mathieu-Daudé             return;
1676ff37c3dSPhilippe Mathieu-Daudé         }
1686ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1696ff37c3dSPhilippe Mathieu-Daudé 
1706ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1716ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1726ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1736ff37c3dSPhilippe Mathieu-Daudé             return;
1746ff37c3dSPhilippe Mathieu-Daudé         }
1756ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1766ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1776ff37c3dSPhilippe Mathieu-Daudé 
1786ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1796ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1806ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1816ff37c3dSPhilippe Mathieu-Daudé 
1826ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1836ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1846ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1856ff37c3dSPhilippe Mathieu-Daudé 
1866ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1876ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1886ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1896ff37c3dSPhilippe Mathieu-Daudé 
1906ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1916ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1926ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1936ff37c3dSPhilippe Mathieu-Daudé 
1946ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1956ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1966ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1976ff37c3dSPhilippe Mathieu-Daudé 
1986ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
1996ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2006ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2016ff37c3dSPhilippe Mathieu-Daudé         break;
2026ff37c3dSPhilippe Mathieu-Daudé 
2036ff37c3dSPhilippe Mathieu-Daudé     default:
2046ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2056ff37c3dSPhilippe Mathieu-Daudé     }
2066ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2076ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2086ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2096ff37c3dSPhilippe Mathieu-Daudé     }
2106ff37c3dSPhilippe Mathieu-Daudé }
2116ff37c3dSPhilippe Mathieu-Daudé 
212d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
213d7dfca08SIgor Mitsyanko {
214d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
215d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
216d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
217d7dfca08SIgor Mitsyanko }
218d7dfca08SIgor Mitsyanko 
219d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
220d7dfca08SIgor Mitsyanko {
221d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
222d7dfca08SIgor Mitsyanko }
223d7dfca08SIgor Mitsyanko 
224d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
225d7dfca08SIgor Mitsyanko {
226d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
227d7dfca08SIgor Mitsyanko 
228d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
229bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
230bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
231d7dfca08SIgor Mitsyanko     } else {
232d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
233d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
234d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
235d7dfca08SIgor Mitsyanko         }
236d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
237d7dfca08SIgor Mitsyanko     }
238d7dfca08SIgor Mitsyanko }
239d7dfca08SIgor Mitsyanko 
24040bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
241d7dfca08SIgor Mitsyanko {
24240bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
243d7dfca08SIgor Mitsyanko 
2448be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
245d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
246d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
247bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
248bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
249d7dfca08SIgor Mitsyanko     } else {
250d7dfca08SIgor Mitsyanko         if (level) {
251d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
252d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
253d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
254d7dfca08SIgor Mitsyanko             }
255d7dfca08SIgor Mitsyanko         } else {
256d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
257d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
258d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
259d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
260d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
261d7dfca08SIgor Mitsyanko             }
262d7dfca08SIgor Mitsyanko         }
263d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
264d7dfca08SIgor Mitsyanko     }
265d7dfca08SIgor Mitsyanko }
266d7dfca08SIgor Mitsyanko 
26740bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
268d7dfca08SIgor Mitsyanko {
26940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
270d7dfca08SIgor Mitsyanko 
271d7dfca08SIgor Mitsyanko     if (level) {
272d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
273d7dfca08SIgor Mitsyanko     } else {
274d7dfca08SIgor Mitsyanko         /* Write enabled */
275d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
276d7dfca08SIgor Mitsyanko     }
277d7dfca08SIgor Mitsyanko }
278d7dfca08SIgor Mitsyanko 
279d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
280d7dfca08SIgor Mitsyanko {
28140bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28240bbc194SPeter Maydell 
283bc72ad67SAlex Bligh     timer_del(s->insert_timer);
284bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
285aceb5b06SPhilippe Mathieu-Daudé 
286aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
287d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
288d7dfca08SIgor Mitsyanko      * initialization */
289d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
290d7dfca08SIgor Mitsyanko 
29140bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29240bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
29340bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
29440bbc194SPeter Maydell 
295d7dfca08SIgor Mitsyanko     s->data_count = 0;
296d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
2970a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
298d7dfca08SIgor Mitsyanko }
299d7dfca08SIgor Mitsyanko 
3008b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3018b41c305SPeter Maydell {
3028b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3038b41c305SPeter Maydell      * commanded via device register apart from handling of the
3048b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3058b41c305SPeter Maydell      */
3068b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3078b41c305SPeter Maydell 
3088b41c305SPeter Maydell     sdhci_reset(s);
3098b41c305SPeter Maydell 
3108b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3118b41c305SPeter Maydell         s->pending_insert_state = true;
3128b41c305SPeter Maydell     }
3138b41c305SPeter Maydell }
3148b41c305SPeter Maydell 
315d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
316d7dfca08SIgor Mitsyanko 
317d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
318d7dfca08SIgor Mitsyanko {
319d7dfca08SIgor Mitsyanko     SDRequest request;
320d7dfca08SIgor Mitsyanko     uint8_t response[16];
321d7dfca08SIgor Mitsyanko     int rlen;
322d7dfca08SIgor Mitsyanko 
323d7dfca08SIgor Mitsyanko     s->errintsts = 0;
324d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
325d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
326d7dfca08SIgor Mitsyanko     request.arg = s->argument;
3278be487d8SPhilippe Mathieu-Daudé 
3288be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
32940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
330d7dfca08SIgor Mitsyanko 
331d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
332d7dfca08SIgor Mitsyanko         if (rlen == 4) {
333d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
334d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
335d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
337d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
338d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
339d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
340d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
341d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
342d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
343d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
344d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
345d7dfca08SIgor Mitsyanko                             response[2];
3468be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3478be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
348d7dfca08SIgor Mitsyanko         } else {
3498be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
350d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
351d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
352d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
353d7dfca08SIgor Mitsyanko             }
354d7dfca08SIgor Mitsyanko         }
355d7dfca08SIgor Mitsyanko 
356fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
357fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
358d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
359d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
360d7dfca08SIgor Mitsyanko         }
361d7dfca08SIgor Mitsyanko     }
362d7dfca08SIgor Mitsyanko 
363d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
364d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
365d7dfca08SIgor Mitsyanko     }
366d7dfca08SIgor Mitsyanko 
367d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
368d7dfca08SIgor Mitsyanko 
369d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
370656f416cSPeter Crosthwaite         s->data_count = 0;
371d368ba43SKevin O'Connor         sdhci_data_transfer(s);
372d7dfca08SIgor Mitsyanko     }
373d7dfca08SIgor Mitsyanko }
374d7dfca08SIgor Mitsyanko 
375d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
376d7dfca08SIgor Mitsyanko {
377d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
378d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
379d7dfca08SIgor Mitsyanko         SDRequest request;
380d7dfca08SIgor Mitsyanko         uint8_t response[16];
381d7dfca08SIgor Mitsyanko 
382d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
383d7dfca08SIgor Mitsyanko         request.arg = 0;
3848be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
38540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
386d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
387d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
388d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
389d7dfca08SIgor Mitsyanko     }
390d7dfca08SIgor Mitsyanko 
391d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
392d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
393d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
394d7dfca08SIgor Mitsyanko 
395d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
396d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
397d7dfca08SIgor Mitsyanko     }
398d7dfca08SIgor Mitsyanko 
399d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
400d7dfca08SIgor Mitsyanko }
401d7dfca08SIgor Mitsyanko 
402d7dfca08SIgor Mitsyanko /*
403d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
404d7dfca08SIgor Mitsyanko  */
405bf8ec38eSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * K_BYTE - 1)
406d7dfca08SIgor Mitsyanko 
407d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
408d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
409d7dfca08SIgor Mitsyanko {
410d7dfca08SIgor Mitsyanko     int index = 0;
411d7dfca08SIgor Mitsyanko 
412d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
413d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
414d7dfca08SIgor Mitsyanko         return;
415d7dfca08SIgor Mitsyanko     }
416d7dfca08SIgor Mitsyanko 
417bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
41840bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
419d7dfca08SIgor Mitsyanko     }
420d7dfca08SIgor Mitsyanko 
421d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
422d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
423d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
424d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
425d7dfca08SIgor Mitsyanko     }
426d7dfca08SIgor Mitsyanko 
427d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
428d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
429d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
430d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
431d7dfca08SIgor Mitsyanko     }
432d7dfca08SIgor Mitsyanko 
433d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
434d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
435d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
436d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
437d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
438d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
439d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
440d7dfca08SIgor Mitsyanko         }
441d7dfca08SIgor Mitsyanko     }
442d7dfca08SIgor Mitsyanko 
443d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
444d7dfca08SIgor Mitsyanko }
445d7dfca08SIgor Mitsyanko 
446d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
447d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
448d7dfca08SIgor Mitsyanko {
449d7dfca08SIgor Mitsyanko     uint32_t value = 0;
450d7dfca08SIgor Mitsyanko     int i;
451d7dfca08SIgor Mitsyanko 
452d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
453d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4548be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
455d7dfca08SIgor Mitsyanko         return 0;
456d7dfca08SIgor Mitsyanko     }
457d7dfca08SIgor Mitsyanko 
458d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
459d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
460d7dfca08SIgor Mitsyanko         s->data_count++;
461d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
462bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4638be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
464d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
465d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
466d7dfca08SIgor Mitsyanko 
467d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
468d7dfca08SIgor Mitsyanko                 s->blkcnt--;
469d7dfca08SIgor Mitsyanko             }
470d7dfca08SIgor Mitsyanko 
471d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
472d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
473d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
474d7dfca08SIgor Mitsyanko                  /* stop at gap request */
475d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
476d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
477d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
478d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
479d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
480d7dfca08SIgor Mitsyanko             }
481d7dfca08SIgor Mitsyanko             break;
482d7dfca08SIgor Mitsyanko         }
483d7dfca08SIgor Mitsyanko     }
484d7dfca08SIgor Mitsyanko 
485d7dfca08SIgor Mitsyanko     return value;
486d7dfca08SIgor Mitsyanko }
487d7dfca08SIgor Mitsyanko 
488d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
489d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
490d7dfca08SIgor Mitsyanko {
491d7dfca08SIgor Mitsyanko     int index = 0;
492d7dfca08SIgor Mitsyanko 
493d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
494d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
495d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
496d7dfca08SIgor Mitsyanko         }
497d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
498d7dfca08SIgor Mitsyanko         return;
499d7dfca08SIgor Mitsyanko     }
500d7dfca08SIgor Mitsyanko 
501d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
502d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
503d7dfca08SIgor Mitsyanko             return;
504d7dfca08SIgor Mitsyanko         } else {
505d7dfca08SIgor Mitsyanko             s->blkcnt--;
506d7dfca08SIgor Mitsyanko         }
507d7dfca08SIgor Mitsyanko     }
508d7dfca08SIgor Mitsyanko 
509bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
51040bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
511d7dfca08SIgor Mitsyanko     }
512d7dfca08SIgor Mitsyanko 
513d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
514d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
515d7dfca08SIgor Mitsyanko 
516d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
517d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
518d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
519d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
520d368ba43SKevin O'Connor         sdhci_end_transfer(s);
521dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
522dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
523d7dfca08SIgor Mitsyanko     }
524d7dfca08SIgor Mitsyanko 
525d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
526d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
527d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
528d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
529d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
530d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
531d7dfca08SIgor Mitsyanko         }
532d368ba43SKevin O'Connor         sdhci_end_transfer(s);
533d7dfca08SIgor Mitsyanko     }
534d7dfca08SIgor Mitsyanko 
535d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
536d7dfca08SIgor Mitsyanko }
537d7dfca08SIgor Mitsyanko 
538d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
539d7dfca08SIgor Mitsyanko  * register */
540d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
541d7dfca08SIgor Mitsyanko {
542d7dfca08SIgor Mitsyanko     unsigned i;
543d7dfca08SIgor Mitsyanko 
544d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
545d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5468be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
547d7dfca08SIgor Mitsyanko         return;
548d7dfca08SIgor Mitsyanko     }
549d7dfca08SIgor Mitsyanko 
550d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
551d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
552d7dfca08SIgor Mitsyanko         s->data_count++;
553d7dfca08SIgor Mitsyanko         value >>= 8;
554bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5558be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
556d7dfca08SIgor Mitsyanko             s->data_count = 0;
557d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
558d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
559d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
560d7dfca08SIgor Mitsyanko             }
561d7dfca08SIgor Mitsyanko         }
562d7dfca08SIgor Mitsyanko     }
563d7dfca08SIgor Mitsyanko }
564d7dfca08SIgor Mitsyanko 
565d7dfca08SIgor Mitsyanko /*
566d7dfca08SIgor Mitsyanko  * Single DMA data transfer
567d7dfca08SIgor Mitsyanko  */
568d7dfca08SIgor Mitsyanko 
569d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
570d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
571d7dfca08SIgor Mitsyanko {
572d7dfca08SIgor Mitsyanko     bool page_aligned = false;
573d7dfca08SIgor Mitsyanko     unsigned int n, begin;
574bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
575bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
576d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
577d7dfca08SIgor Mitsyanko 
5786e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5796e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5806e86d903SPrasad J Pandit         return;
5816e86d903SPrasad J Pandit     }
5826e86d903SPrasad J Pandit 
583d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
584d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
585d7dfca08SIgor Mitsyanko      * allow them to work properly */
586d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
587d7dfca08SIgor Mitsyanko         page_aligned = true;
588d7dfca08SIgor Mitsyanko     }
589d7dfca08SIgor Mitsyanko 
590d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
591d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
592d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
593d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
594d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
595d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
59640bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
597d7dfca08SIgor Mitsyanko                 }
598d7dfca08SIgor Mitsyanko             }
599d7dfca08SIgor Mitsyanko             begin = s->data_count;
600d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
601d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
602d7dfca08SIgor Mitsyanko                 boundary_count = 0;
603d7dfca08SIgor Mitsyanko              } else {
604d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
605d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
606d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
607d7dfca08SIgor Mitsyanko                     s->blkcnt--;
608d7dfca08SIgor Mitsyanko                 }
609d7dfca08SIgor Mitsyanko             }
610dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
611d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
612d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
613d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
614d7dfca08SIgor Mitsyanko                 s->data_count = 0;
615d7dfca08SIgor Mitsyanko             }
616d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
617d7dfca08SIgor Mitsyanko                 break;
618d7dfca08SIgor Mitsyanko             }
619d7dfca08SIgor Mitsyanko         }
620d7dfca08SIgor Mitsyanko     } else {
621d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
622d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
623d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
624d7dfca08SIgor Mitsyanko             begin = s->data_count;
625d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
626d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
627d7dfca08SIgor Mitsyanko                 boundary_count = 0;
628d7dfca08SIgor Mitsyanko              } else {
629d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
630d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
631d7dfca08SIgor Mitsyanko             }
632dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63342922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
634d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
635d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
636d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
63740bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
638d7dfca08SIgor Mitsyanko                 }
639d7dfca08SIgor Mitsyanko                 s->data_count = 0;
640d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
641d7dfca08SIgor Mitsyanko                     s->blkcnt--;
642d7dfca08SIgor Mitsyanko                 }
643d7dfca08SIgor Mitsyanko             }
644d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
645d7dfca08SIgor Mitsyanko                 break;
646d7dfca08SIgor Mitsyanko             }
647d7dfca08SIgor Mitsyanko         }
648d7dfca08SIgor Mitsyanko     }
649d7dfca08SIgor Mitsyanko 
650d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
651d368ba43SKevin O'Connor         sdhci_end_transfer(s);
652d7dfca08SIgor Mitsyanko     } else {
653d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
654d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
655d7dfca08SIgor Mitsyanko         }
656d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
657d7dfca08SIgor Mitsyanko     }
658d7dfca08SIgor Mitsyanko }
659d7dfca08SIgor Mitsyanko 
660d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
661d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
662d7dfca08SIgor Mitsyanko {
663d7dfca08SIgor Mitsyanko     int n;
664bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
665d7dfca08SIgor Mitsyanko 
666d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
667d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
66840bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
669d7dfca08SIgor Mitsyanko         }
670dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
671d7dfca08SIgor Mitsyanko     } else {
672dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
673d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
67440bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
675d7dfca08SIgor Mitsyanko         }
676d7dfca08SIgor Mitsyanko     }
677d7dfca08SIgor Mitsyanko     s->blkcnt--;
678d7dfca08SIgor Mitsyanko 
679d368ba43SKevin O'Connor     sdhci_end_transfer(s);
680d7dfca08SIgor Mitsyanko }
681d7dfca08SIgor Mitsyanko 
682d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
683d7dfca08SIgor Mitsyanko     hwaddr addr;
684d7dfca08SIgor Mitsyanko     uint16_t length;
685d7dfca08SIgor Mitsyanko     uint8_t attr;
686d7dfca08SIgor Mitsyanko     uint8_t incr;
687d7dfca08SIgor Mitsyanko } ADMADescr;
688d7dfca08SIgor Mitsyanko 
689d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
690d7dfca08SIgor Mitsyanko {
691d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
692d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
693d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
694d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
695d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
696dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
697d7dfca08SIgor Mitsyanko                         sizeof(adma2));
698d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
699d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
700d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
701d7dfca08SIgor Mitsyanko          */
702d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
703d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
704d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
705d7dfca08SIgor Mitsyanko         dscr->incr = 8;
706d7dfca08SIgor Mitsyanko         break;
707d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
708dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
709d7dfca08SIgor Mitsyanko                         sizeof(adma1));
710d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
711d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
712d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
713d7dfca08SIgor Mitsyanko         dscr->incr = 4;
714d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
715d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
716d7dfca08SIgor Mitsyanko         } else {
717d7dfca08SIgor Mitsyanko             dscr->length = 4096;
718d7dfca08SIgor Mitsyanko         }
719d7dfca08SIgor Mitsyanko         break;
720d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
721dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
722d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
723dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
724d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
725d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
726dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
727d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
72804654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
72904654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
730d7dfca08SIgor Mitsyanko         dscr->incr = 12;
731d7dfca08SIgor Mitsyanko         break;
732d7dfca08SIgor Mitsyanko     }
733d7dfca08SIgor Mitsyanko }
734d7dfca08SIgor Mitsyanko 
735d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
736d7dfca08SIgor Mitsyanko 
737d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
738d7dfca08SIgor Mitsyanko {
739d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
740bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7418be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
742d7dfca08SIgor Mitsyanko     int i;
743d7dfca08SIgor Mitsyanko 
744d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
745d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
746d7dfca08SIgor Mitsyanko 
747d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
7488be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
749d7dfca08SIgor Mitsyanko 
750d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
751d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
752d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
753d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
754d7dfca08SIgor Mitsyanko 
755d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
756d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
757d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
758d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
759d7dfca08SIgor Mitsyanko             }
760d7dfca08SIgor Mitsyanko 
761d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
762d7dfca08SIgor Mitsyanko             return;
763d7dfca08SIgor Mitsyanko         }
764d7dfca08SIgor Mitsyanko 
765d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
766d7dfca08SIgor Mitsyanko 
767d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
768d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
769d7dfca08SIgor Mitsyanko 
770d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
771d7dfca08SIgor Mitsyanko                 while (length) {
772d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
773d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
77440bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
775d7dfca08SIgor Mitsyanko                         }
776d7dfca08SIgor Mitsyanko                     }
777d7dfca08SIgor Mitsyanko                     begin = s->data_count;
778d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
779d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
780d7dfca08SIgor Mitsyanko                         length = 0;
781d7dfca08SIgor Mitsyanko                      } else {
782d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
783d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
784d7dfca08SIgor Mitsyanko                     }
785dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
786d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
787d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
788d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
789d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
790d7dfca08SIgor Mitsyanko                         s->data_count = 0;
791d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
792d7dfca08SIgor Mitsyanko                             s->blkcnt--;
793d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
794d7dfca08SIgor Mitsyanko                                 break;
795d7dfca08SIgor Mitsyanko                             }
796d7dfca08SIgor Mitsyanko                         }
797d7dfca08SIgor Mitsyanko                     }
798d7dfca08SIgor Mitsyanko                 }
799d7dfca08SIgor Mitsyanko             } else {
800d7dfca08SIgor Mitsyanko                 while (length) {
801d7dfca08SIgor Mitsyanko                     begin = s->data_count;
802d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
803d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
804d7dfca08SIgor Mitsyanko                         length = 0;
805d7dfca08SIgor Mitsyanko                      } else {
806d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
807d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
808d7dfca08SIgor Mitsyanko                     }
809dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8109db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
8119db11cefSPeter Crosthwaite                                     s->data_count - begin);
812d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
813d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
814d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
81540bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
816d7dfca08SIgor Mitsyanko                         }
817d7dfca08SIgor Mitsyanko                         s->data_count = 0;
818d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
819d7dfca08SIgor Mitsyanko                             s->blkcnt--;
820d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
821d7dfca08SIgor Mitsyanko                                 break;
822d7dfca08SIgor Mitsyanko                             }
823d7dfca08SIgor Mitsyanko                         }
824d7dfca08SIgor Mitsyanko                     }
825d7dfca08SIgor Mitsyanko                 }
826d7dfca08SIgor Mitsyanko             }
827d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
828d7dfca08SIgor Mitsyanko             break;
829d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
830d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
8318be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
832d7dfca08SIgor Mitsyanko             break;
833d7dfca08SIgor Mitsyanko         default:
834d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
835d7dfca08SIgor Mitsyanko             break;
836d7dfca08SIgor Mitsyanko         }
837d7dfca08SIgor Mitsyanko 
8381d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8401d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8411d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8421d32c26fSPeter Crosthwaite             }
8431d32c26fSPeter Crosthwaite 
8441d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8451d32c26fSPeter Crosthwaite         }
8461d32c26fSPeter Crosthwaite 
847d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
848d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
849d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8508be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
851d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
852d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
853d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
8548be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
855d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
856d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
857d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8588be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
859d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
860d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
861d7dfca08SIgor Mitsyanko                 }
862d7dfca08SIgor Mitsyanko 
863d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
864d7dfca08SIgor Mitsyanko             }
865d368ba43SKevin O'Connor             sdhci_end_transfer(s);
866d7dfca08SIgor Mitsyanko             return;
867d7dfca08SIgor Mitsyanko         }
868d7dfca08SIgor Mitsyanko 
869d7dfca08SIgor Mitsyanko     }
870d7dfca08SIgor Mitsyanko 
871085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
872bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
873bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
874d7dfca08SIgor Mitsyanko }
875d7dfca08SIgor Mitsyanko 
876d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
877d7dfca08SIgor Mitsyanko 
878d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
879d7dfca08SIgor Mitsyanko {
880d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
881d7dfca08SIgor Mitsyanko 
882d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
883d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
884d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
885d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
886d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
887d7dfca08SIgor Mitsyanko             } else {
888d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
889d7dfca08SIgor Mitsyanko             }
890d7dfca08SIgor Mitsyanko 
891d7dfca08SIgor Mitsyanko             break;
892d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
8930540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8948be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
895d7dfca08SIgor Mitsyanko                 break;
896d7dfca08SIgor Mitsyanko             }
897d7dfca08SIgor Mitsyanko 
898d368ba43SKevin O'Connor             sdhci_do_adma(s);
899d7dfca08SIgor Mitsyanko             break;
900d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
9010540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9028be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
903d7dfca08SIgor Mitsyanko                 break;
904d7dfca08SIgor Mitsyanko             }
905d7dfca08SIgor Mitsyanko 
906d368ba43SKevin O'Connor             sdhci_do_adma(s);
907d7dfca08SIgor Mitsyanko             break;
908d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
9090540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9100540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9118be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
912d7dfca08SIgor Mitsyanko                 break;
913d7dfca08SIgor Mitsyanko             }
914d7dfca08SIgor Mitsyanko 
915d368ba43SKevin O'Connor             sdhci_do_adma(s);
916d7dfca08SIgor Mitsyanko             break;
917d7dfca08SIgor Mitsyanko         default:
9188be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
919d7dfca08SIgor Mitsyanko             break;
920d7dfca08SIgor Mitsyanko         }
921d7dfca08SIgor Mitsyanko     } else {
92240bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
923d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
924d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
925d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
926d7dfca08SIgor Mitsyanko         } else {
927d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
928d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
929d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
930d7dfca08SIgor Mitsyanko         }
931d7dfca08SIgor Mitsyanko     }
932d7dfca08SIgor Mitsyanko }
933d7dfca08SIgor Mitsyanko 
934d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
935d7dfca08SIgor Mitsyanko {
9366890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
937d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
938d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
939d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
940d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
941d7dfca08SIgor Mitsyanko         return false;
942d7dfca08SIgor Mitsyanko     }
943d7dfca08SIgor Mitsyanko 
944d7dfca08SIgor Mitsyanko     return true;
945d7dfca08SIgor Mitsyanko }
946d7dfca08SIgor Mitsyanko 
947d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
948d7dfca08SIgor Mitsyanko  * continuous manner */
949d7dfca08SIgor Mitsyanko static inline bool
950d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
951d7dfca08SIgor Mitsyanko {
952d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
9538be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
954d7dfca08SIgor Mitsyanko                           "is prohibited\n");
955d7dfca08SIgor Mitsyanko         return false;
956d7dfca08SIgor Mitsyanko     }
957d7dfca08SIgor Mitsyanko     return true;
958d7dfca08SIgor Mitsyanko }
959d7dfca08SIgor Mitsyanko 
960d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
961d7dfca08SIgor Mitsyanko {
962d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
963d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
964d7dfca08SIgor Mitsyanko 
965d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
966d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
967d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
968d7dfca08SIgor Mitsyanko         break;
969d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
970d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
971d7dfca08SIgor Mitsyanko         break;
972d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
973d7dfca08SIgor Mitsyanko         ret = s->argument;
974d7dfca08SIgor Mitsyanko         break;
975d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
976d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
977d7dfca08SIgor Mitsyanko         break;
978d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
979d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
980d7dfca08SIgor Mitsyanko         break;
981d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
982d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
983d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9848be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
985d7dfca08SIgor Mitsyanko             return ret;
986d7dfca08SIgor Mitsyanko         }
987d7dfca08SIgor Mitsyanko         break;
988d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
989d7dfca08SIgor Mitsyanko         ret = s->prnsts;
990d7dfca08SIgor Mitsyanko         break;
991d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
992d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
993d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
994d7dfca08SIgor Mitsyanko         break;
995d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
996d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
997d7dfca08SIgor Mitsyanko         break;
998d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
999d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
1000d7dfca08SIgor Mitsyanko         break;
1001d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1002d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
1003d7dfca08SIgor Mitsyanko         break;
1004d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1005d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
1006d7dfca08SIgor Mitsyanko         break;
1007d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
1008d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
1009d7dfca08SIgor Mitsyanko         break;
1010cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10115efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10125efc9016SPhilippe Mathieu-Daudé         break;
10135efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10145efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
1015d7dfca08SIgor Mitsyanko         break;
1016d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
10175efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10185efc9016SPhilippe Mathieu-Daudé         break;
10195efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10205efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
1021d7dfca08SIgor Mitsyanko         break;
1022d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1023d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
1024d7dfca08SIgor Mitsyanko         break;
1025d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1026d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
1027d7dfca08SIgor Mitsyanko         break;
1028d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1029d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
1030d7dfca08SIgor Mitsyanko         break;
1031d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
1032aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
1033d7dfca08SIgor Mitsyanko         break;
1034d7dfca08SIgor Mitsyanko     default:
103500b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
103600b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
1037d7dfca08SIgor Mitsyanko         break;
1038d7dfca08SIgor Mitsyanko     }
1039d7dfca08SIgor Mitsyanko 
1040d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
1041d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
10428be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1043d7dfca08SIgor Mitsyanko     return ret;
1044d7dfca08SIgor Mitsyanko }
1045d7dfca08SIgor Mitsyanko 
1046d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
1047d7dfca08SIgor Mitsyanko {
1048d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
1049d7dfca08SIgor Mitsyanko         return;
1050d7dfca08SIgor Mitsyanko     }
1051d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
1052d7dfca08SIgor Mitsyanko 
1053d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
1054d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
1055d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
1056d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1057d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
1058d7dfca08SIgor Mitsyanko         } else {
1059d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1060d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
1061d7dfca08SIgor Mitsyanko         }
1062d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1063d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
1064d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
1065d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
1066d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
1067d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
1068d7dfca08SIgor Mitsyanko         }
1069d7dfca08SIgor Mitsyanko     }
1070d7dfca08SIgor Mitsyanko }
1071d7dfca08SIgor Mitsyanko 
1072d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
1073d7dfca08SIgor Mitsyanko {
1074d7dfca08SIgor Mitsyanko     switch (value) {
1075d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
1076d368ba43SKevin O'Connor         sdhci_reset(s);
1077d7dfca08SIgor Mitsyanko         break;
1078d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
1079d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
1080d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
1081d7dfca08SIgor Mitsyanko         break;
1082d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
1083d7dfca08SIgor Mitsyanko         s->data_count = 0;
1084d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
1085d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
1086d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1087d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1088d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1089d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1090d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1091d7dfca08SIgor Mitsyanko         break;
1092d7dfca08SIgor Mitsyanko     }
1093d7dfca08SIgor Mitsyanko }
1094d7dfca08SIgor Mitsyanko 
1095d7dfca08SIgor Mitsyanko static void
1096d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1097d7dfca08SIgor Mitsyanko {
1098d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
1099d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
1100d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1101d368ba43SKevin O'Connor     uint32_t value = val;
1102d7dfca08SIgor Mitsyanko     value <<= shift;
1103d7dfca08SIgor Mitsyanko 
1104d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
1105d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
1106d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
1107d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
1108d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
1109d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1110d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
111145ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1112d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
111345ba9f76SPrasad J Pandit             } else {
111445ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
111545ba9f76SPrasad J Pandit             }
1116d7dfca08SIgor Mitsyanko         }
1117d7dfca08SIgor Mitsyanko         break;
1118d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1119d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1120d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1121d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1122d7dfca08SIgor Mitsyanko         }
11239201bb9aSAlistair Francis 
11249201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11259201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
11269201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
11279201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
11289201bb9aSAlistair Francis                           s->buf_maxsz);
11299201bb9aSAlistair Francis 
11309201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11319201bb9aSAlistair Francis         }
11329201bb9aSAlistair Francis 
1133d7dfca08SIgor Mitsyanko         break;
1134d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1135d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1136d7dfca08SIgor Mitsyanko         break;
1137d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1138d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1139d7dfca08SIgor Mitsyanko          * capabilities register */
11406ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
1141d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1142d7dfca08SIgor Mitsyanko         }
114324bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1144d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1145d7dfca08SIgor Mitsyanko 
1146d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1147d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1148d7dfca08SIgor Mitsyanko             break;
1149d7dfca08SIgor Mitsyanko         }
1150d7dfca08SIgor Mitsyanko 
1151d368ba43SKevin O'Connor         sdhci_send_command(s);
1152d7dfca08SIgor Mitsyanko         break;
1153d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1154d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1155d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1156d7dfca08SIgor Mitsyanko         }
1157d7dfca08SIgor Mitsyanko         break;
1158d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1159d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1160d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1161d7dfca08SIgor Mitsyanko         }
1162d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1163d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1164d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1165d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1166d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1167d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1168d7dfca08SIgor Mitsyanko         }
1169d7dfca08SIgor Mitsyanko         break;
1170d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1171d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1172d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1173d7dfca08SIgor Mitsyanko         }
1174d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1175d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1176d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1177d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1178d7dfca08SIgor Mitsyanko         } else {
1179d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1180d7dfca08SIgor Mitsyanko         }
1181d7dfca08SIgor Mitsyanko         break;
1182d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1183d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1184d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1185d7dfca08SIgor Mitsyanko         }
1186d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1187d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1188d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1189d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1190d7dfca08SIgor Mitsyanko         } else {
1191d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1192d7dfca08SIgor Mitsyanko         }
1193d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1194d7dfca08SIgor Mitsyanko         break;
1195d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1196d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1197d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1198d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1199d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1200d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1201d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1202d7dfca08SIgor Mitsyanko         } else {
1203d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1204d7dfca08SIgor Mitsyanko         }
12050a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12060a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12070a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12080a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12090a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12100a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12110a7ac9f9SAndrew Baumann         }
1212d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1213d7dfca08SIgor Mitsyanko         break;
1214d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1215d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1216d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1217d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1218d7dfca08SIgor Mitsyanko         break;
1219d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1220d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1221d7dfca08SIgor Mitsyanko         break;
1222d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1223d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1224d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1225d7dfca08SIgor Mitsyanko         break;
1226d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1227d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1228d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1229d7dfca08SIgor Mitsyanko         break;
1230d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1231d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1232d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1233d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1234d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1235d7dfca08SIgor Mitsyanko         }
1236d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1237d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1238d7dfca08SIgor Mitsyanko         }
1239d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1240d7dfca08SIgor Mitsyanko         break;
12415d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12425d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
12435d2c0464SAndrey Smirnov         break;
12445efc9016SPhilippe Mathieu-Daudé 
12455efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12465efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12475efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12485efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12495efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12505efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12515efc9016SPhilippe Mathieu-Daudé         break;
12525efc9016SPhilippe Mathieu-Daudé 
1253d7dfca08SIgor Mitsyanko     default:
125400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
125500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1256d7dfca08SIgor Mitsyanko         break;
1257d7dfca08SIgor Mitsyanko     }
12588be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12598be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1260d7dfca08SIgor Mitsyanko }
1261d7dfca08SIgor Mitsyanko 
1262d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1263d368ba43SKevin O'Connor     .read = sdhci_read,
1264d368ba43SKevin O'Connor     .write = sdhci_write,
1265d7dfca08SIgor Mitsyanko     .valid = {
1266d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1267d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1268d7dfca08SIgor Mitsyanko         .unaligned = false
1269d7dfca08SIgor Mitsyanko     },
1270d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1271d7dfca08SIgor Mitsyanko };
1272d7dfca08SIgor Mitsyanko 
1273aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1274aceb5b06SPhilippe Mathieu-Daudé {
12756ff37c3dSPhilippe Mathieu-Daudé     Error *local_err = NULL;
12766ff37c3dSPhilippe Mathieu-Daudé 
1277*4d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
1278*4d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
1279*4d67852dSPhilippe Mathieu-Daudé         break;
1280*4d67852dSPhilippe Mathieu-Daudé     default:
1281*4d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1282aceb5b06SPhilippe Mathieu-Daudé         return;
1283aceb5b06SPhilippe Mathieu-Daudé     }
1284aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
12856ff37c3dSPhilippe Mathieu-Daudé 
12866ff37c3dSPhilippe Mathieu-Daudé     sdhci_check_capareg(s, &local_err);
12876ff37c3dSPhilippe Mathieu-Daudé     if (local_err) {
12886ff37c3dSPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
12896ff37c3dSPhilippe Mathieu-Daudé         return;
12906ff37c3dSPhilippe Mathieu-Daudé     }
1291aceb5b06SPhilippe Mathieu-Daudé }
1292aceb5b06SPhilippe Mathieu-Daudé 
1293b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1294b635d98cSPhilippe Mathieu-Daudé 
1295b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1296aceb5b06SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1297aceb5b06SPhilippe Mathieu-Daudé     \
1298aceb5b06SPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported
1299aceb5b06SPhilippe Mathieu-Daudé      * features of this specific host controller implementation */ \
13005efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
13015efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1302b635d98cSPhilippe Mathieu-Daudé 
130340bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1304d7dfca08SIgor Mitsyanko {
130540bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
130640bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1307d7dfca08SIgor Mitsyanko 
1308bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1309d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1310fd1e5c81SAndrey Smirnov 
1311fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1312d7dfca08SIgor Mitsyanko }
1313d7dfca08SIgor Mitsyanko 
13147302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1315d7dfca08SIgor Mitsyanko {
1316bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1317bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1318bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1319bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1320d7dfca08SIgor Mitsyanko 
1321d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1322d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1323d7dfca08SIgor Mitsyanko }
1324d7dfca08SIgor Mitsyanko 
132525367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
132625367498SPhilippe Mathieu-Daudé {
1327aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1328aceb5b06SPhilippe Mathieu-Daudé 
1329aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1330aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1331aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1332aceb5b06SPhilippe Mathieu-Daudé         return;
1333aceb5b06SPhilippe Mathieu-Daudé     }
133425367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
133525367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
133625367498SPhilippe Mathieu-Daudé 
133725367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
133825367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
133925367498SPhilippe Mathieu-Daudé }
134025367498SPhilippe Mathieu-Daudé 
13418b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
13428b7455c7SPhilippe Mathieu-Daudé {
13438b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13448b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13458b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13468b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13478b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13488b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13498b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13508b7455c7SPhilippe Mathieu-Daudé }
13518b7455c7SPhilippe Mathieu-Daudé 
13520a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13530a7ac9f9SAndrew Baumann {
13540a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13550a7ac9f9SAndrew Baumann 
13560a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13570a7ac9f9SAndrew Baumann }
13580a7ac9f9SAndrew Baumann 
13590a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13600a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13610a7ac9f9SAndrew Baumann     .version_id = 1,
13620a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13630a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13640a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13650a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13660a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13670a7ac9f9SAndrew Baumann     },
13680a7ac9f9SAndrew Baumann };
13690a7ac9f9SAndrew Baumann 
1370d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1371d7dfca08SIgor Mitsyanko     .name = "sdhci",
1372d7dfca08SIgor Mitsyanko     .version_id = 1,
1373d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1374d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1375d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1376d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1377d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1378d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1379d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1380d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1381d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1382d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1383d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1384d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1385d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1386d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1387d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1388d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1389d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1390d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1391d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1392d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1393d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1394d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1395d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1396d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1397d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1398d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1399d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
140059046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1401e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1402e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1403d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
14040a7ac9f9SAndrew Baumann     },
14050a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14060a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14070a7ac9f9SAndrew Baumann         NULL
14080a7ac9f9SAndrew Baumann     },
1409d7dfca08SIgor Mitsyanko };
1410d7dfca08SIgor Mitsyanko 
14111c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
14121c92c505SPhilippe Mathieu-Daudé {
14131c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14141c92c505SPhilippe Mathieu-Daudé 
14151c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14161c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14171c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14181c92c505SPhilippe Mathieu-Daudé }
14191c92c505SPhilippe Mathieu-Daudé 
1420b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1421b635d98cSPhilippe Mathieu-Daudé 
14225ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1423b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1424d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1425d7dfca08SIgor Mitsyanko };
1426d7dfca08SIgor Mitsyanko 
14279af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1428224d10ffSKevin O'Connor {
1429224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1430ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
143125367498SPhilippe Mathieu-Daudé 
143225367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
143325367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1434ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1435ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
143625367498SPhilippe Mathieu-Daudé         return;
143725367498SPhilippe Mathieu-Daudé     }
143825367498SPhilippe Mathieu-Daudé 
1439224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1440224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1441224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1442dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1443dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1444224d10ffSKevin O'Connor }
1445224d10ffSKevin O'Connor 
1446224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1447224d10ffSKevin O'Connor {
1448224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
14498b7455c7SPhilippe Mathieu-Daudé 
14508b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1451224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1452224d10ffSKevin O'Connor }
1453224d10ffSKevin O'Connor 
1454224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1455224d10ffSKevin O'Connor {
1456224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1457224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1458224d10ffSKevin O'Connor 
14599af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1460224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1461224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1462224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1463224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
14645ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
14651c92c505SPhilippe Mathieu-Daudé 
14661c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1467224d10ffSKevin O'Connor }
1468224d10ffSKevin O'Connor 
1469224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1470224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1471224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1472224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1473224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1474fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1475fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1476fd3b02c8SEduardo Habkost         { },
1477fd3b02c8SEduardo Habkost     },
1478224d10ffSKevin O'Connor };
1479224d10ffSKevin O'Connor 
1480b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1481b635d98cSPhilippe Mathieu-Daudé 
14825ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1483b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14840a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14850a7ac9f9SAndrew Baumann                      false),
148660765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
148760765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14885ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14895ec911c3SKevin O'Connor };
14905ec911c3SKevin O'Connor 
14917302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1492d7dfca08SIgor Mitsyanko {
14937302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14945ec911c3SKevin O'Connor 
149540bbc194SPeter Maydell     sdhci_initfn(s);
14967302dcd6SKevin O'Connor }
14977302dcd6SKevin O'Connor 
14987302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14997302dcd6SKevin O'Connor {
15007302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
150160765b6cSPhilippe Mathieu-Daudé 
150260765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
150360765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
150460765b6cSPhilippe Mathieu-Daudé     }
150560765b6cSPhilippe Mathieu-Daudé 
15067302dcd6SKevin O'Connor     sdhci_uninitfn(s);
15077302dcd6SKevin O'Connor }
15087302dcd6SKevin O'Connor 
15097302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
15107302dcd6SKevin O'Connor {
15117302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1512d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1513ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1514d7dfca08SIgor Mitsyanko 
151525367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1516ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1517ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
151825367498SPhilippe Mathieu-Daudé         return;
151925367498SPhilippe Mathieu-Daudé     }
152025367498SPhilippe Mathieu-Daudé 
152160765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
152202e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
152360765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
152460765b6cSPhilippe Mathieu-Daudé     } else {
152560765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1526dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
152760765b6cSPhilippe Mathieu-Daudé     }
1528dd55c485SPhilippe Mathieu-Daudé 
1529d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1530fd1e5c81SAndrey Smirnov 
1531fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1532fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1533fd1e5c81SAndrey Smirnov 
1534d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1535d7dfca08SIgor Mitsyanko }
1536d7dfca08SIgor Mitsyanko 
15378b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
15388b7455c7SPhilippe Mathieu-Daudé {
15398b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
15408b7455c7SPhilippe Mathieu-Daudé 
15418b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
154260765b6cSPhilippe Mathieu-Daudé 
154360765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
154460765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
154560765b6cSPhilippe Mathieu-Daudé     }
15468b7455c7SPhilippe Mathieu-Daudé }
15478b7455c7SPhilippe Mathieu-Daudé 
15487302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1549d7dfca08SIgor Mitsyanko {
1550d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1551d7dfca08SIgor Mitsyanko 
15525ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
15537302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15548b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15551c92c505SPhilippe Mathieu-Daudé 
15561c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1557d7dfca08SIgor Mitsyanko }
1558d7dfca08SIgor Mitsyanko 
15597302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15607302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1561d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1562d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
15637302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15647302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15657302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1566d7dfca08SIgor Mitsyanko };
1567d7dfca08SIgor Mitsyanko 
1568b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1569b635d98cSPhilippe Mathieu-Daudé 
157040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
157140bbc194SPeter Maydell {
157240bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
157340bbc194SPeter Maydell 
157440bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
157540bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
157640bbc194SPeter Maydell }
157740bbc194SPeter Maydell 
157840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
157940bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
158040bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
158140bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
158240bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
158340bbc194SPeter Maydell };
158440bbc194SPeter Maydell 
1585fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1586fd1e5c81SAndrey Smirnov {
1587fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1588fd1e5c81SAndrey Smirnov     uint32_t ret;
1589fd1e5c81SAndrey Smirnov     uint16_t hostctl;
1590fd1e5c81SAndrey Smirnov 
1591fd1e5c81SAndrey Smirnov     switch (offset) {
1592fd1e5c81SAndrey Smirnov     default:
1593fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1594fd1e5c81SAndrey Smirnov 
1595fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1596fd1e5c81SAndrey Smirnov         /*
1597fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1598fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1599fd1e5c81SAndrey Smirnov          * usdhc_write()
1600fd1e5c81SAndrey Smirnov          */
1601fd1e5c81SAndrey Smirnov         hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
1602fd1e5c81SAndrey Smirnov 
1603fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_8BITBUS) {
1604fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_8BITBUS;
1605fd1e5c81SAndrey Smirnov         }
1606fd1e5c81SAndrey Smirnov 
1607fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_4BITBUS) {
1608fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1609fd1e5c81SAndrey Smirnov         }
1610fd1e5c81SAndrey Smirnov 
1611fd1e5c81SAndrey Smirnov         ret  = hostctl;
1612fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1613fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1614fd1e5c81SAndrey Smirnov 
1615fd1e5c81SAndrey Smirnov         break;
1616fd1e5c81SAndrey Smirnov 
1617fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1618fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1619fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1620fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1621fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1622fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1623fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1624fd1e5c81SAndrey Smirnov         ret = 0;
1625fd1e5c81SAndrey Smirnov         break;
1626fd1e5c81SAndrey Smirnov     }
1627fd1e5c81SAndrey Smirnov 
1628fd1e5c81SAndrey Smirnov     return ret;
1629fd1e5c81SAndrey Smirnov }
1630fd1e5c81SAndrey Smirnov 
1631fd1e5c81SAndrey Smirnov static void
1632fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1633fd1e5c81SAndrey Smirnov {
1634fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1635fd1e5c81SAndrey Smirnov     uint8_t hostctl;
1636fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1637fd1e5c81SAndrey Smirnov 
1638fd1e5c81SAndrey Smirnov     switch (offset) {
1639fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1640fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1641fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1642fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1643fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1644fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1645fd1e5c81SAndrey Smirnov         break;
1646fd1e5c81SAndrey Smirnov 
1647fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1648fd1e5c81SAndrey Smirnov         /*
1649fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1650fd1e5c81SAndrey Smirnov          *
1651fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1652fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1653fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1654fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1655fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1656fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1657fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1658fd1e5c81SAndrey Smirnov          *
1659fd1e5c81SAndrey Smirnov          * and 0x29
1660fd1e5c81SAndrey Smirnov          *
1661fd1e5c81SAndrey Smirnov          *  15      10 9    8
1662fd1e5c81SAndrey Smirnov          * |----------+------|
1663fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1664fd1e5c81SAndrey Smirnov          * |          | Sel. |
1665fd1e5c81SAndrey Smirnov          * |          |      |
1666fd1e5c81SAndrey Smirnov          * |----------+------|
1667fd1e5c81SAndrey Smirnov          *
1668fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1669fd1e5c81SAndrey Smirnov          *
1670fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1671fd1e5c81SAndrey Smirnov          *
1672fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1673fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1674fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1675fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1676fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1677fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1678fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1679fd1e5c81SAndrey Smirnov          *
1680fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1681fd1e5c81SAndrey Smirnov          *
1682fd1e5c81SAndrey Smirnov          * |----------------------------------|
1683fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1684fd1e5c81SAndrey Smirnov          * |                                  |
1685fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1686fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1687fd1e5c81SAndrey Smirnov          * |                                  |
1688fd1e5c81SAndrey Smirnov          * |----------------------------------|
1689fd1e5c81SAndrey Smirnov          *
1690fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1691fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1692fd1e5c81SAndrey Smirnov          * word we've been given.
1693fd1e5c81SAndrey Smirnov          */
1694fd1e5c81SAndrey Smirnov 
1695fd1e5c81SAndrey Smirnov         /*
1696fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1697fd1e5c81SAndrey Smirnov          */
1698fd1e5c81SAndrey Smirnov         hostctl = value & (SDHC_CTRL_LED |
1699fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_INS |
1700fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_EN);
1701fd1e5c81SAndrey Smirnov         /*
1702fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1703fd1e5c81SAndrey Smirnov          * bits 5 and 1
1704fd1e5c81SAndrey Smirnov          */
1705fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1706fd1e5c81SAndrey Smirnov             hostctl |= SDHC_CTRL_8BITBUS;
1707fd1e5c81SAndrey Smirnov         }
1708fd1e5c81SAndrey Smirnov 
1709fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1710fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1711fd1e5c81SAndrey Smirnov         }
1712fd1e5c81SAndrey Smirnov 
1713fd1e5c81SAndrey Smirnov         /*
1714fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1715fd1e5c81SAndrey Smirnov          */
1716fd1e5c81SAndrey Smirnov         hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
1717fd1e5c81SAndrey Smirnov 
1718fd1e5c81SAndrey Smirnov         /*
1719fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1720fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1721fd1e5c81SAndrey Smirnov          *
1722fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1723fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1724fd1e5c81SAndrey Smirnov          * kernel
1725fd1e5c81SAndrey Smirnov          */
1726fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1727fd1e5c81SAndrey Smirnov         value |= hostctl;
1728fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1729fd1e5c81SAndrey Smirnov 
1730fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1731fd1e5c81SAndrey Smirnov         break;
1732fd1e5c81SAndrey Smirnov 
1733fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1734fd1e5c81SAndrey Smirnov         /*
1735fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1736fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1737fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1738fd1e5c81SAndrey Smirnov          * order to get where we started
1739fd1e5c81SAndrey Smirnov          *
1740fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1741fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1742fd1e5c81SAndrey Smirnov          *
1743fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1744fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1745fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1746fd1e5c81SAndrey Smirnov          *
1747fd1e5c81SAndrey Smirnov          */
1748fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1749fd1e5c81SAndrey Smirnov         break;
1750fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1751fd1e5c81SAndrey Smirnov         /*
1752fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1753fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1754fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1755fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1756fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1757fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1758fd1e5c81SAndrey Smirnov          */
1759fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1760fd1e5c81SAndrey Smirnov         break;
1761fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1762fd1e5c81SAndrey Smirnov         /*
1763fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1764fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1765fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1766fd1e5c81SAndrey Smirnov          *
1767fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1768fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1769fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1770fd1e5c81SAndrey Smirnov          */
1771fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1772fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1773fd1e5c81SAndrey Smirnov     default:
1774fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1775fd1e5c81SAndrey Smirnov         break;
1776fd1e5c81SAndrey Smirnov     }
1777fd1e5c81SAndrey Smirnov }
1778fd1e5c81SAndrey Smirnov 
1779fd1e5c81SAndrey Smirnov 
1780fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1781fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1782fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1783fd1e5c81SAndrey Smirnov     .valid = {
1784fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1785fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1786fd1e5c81SAndrey Smirnov         .unaligned = false
1787fd1e5c81SAndrey Smirnov     },
1788fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1789fd1e5c81SAndrey Smirnov };
1790fd1e5c81SAndrey Smirnov 
1791fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1792fd1e5c81SAndrey Smirnov {
1793fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1794fd1e5c81SAndrey Smirnov 
1795fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1796fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1797fd1e5c81SAndrey Smirnov }
1798fd1e5c81SAndrey Smirnov 
1799fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1800fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1801fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1802fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1803fd1e5c81SAndrey Smirnov };
1804fd1e5c81SAndrey Smirnov 
1805d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1806d7dfca08SIgor Mitsyanko {
1807224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
18087302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
180940bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1810fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1811d7dfca08SIgor Mitsyanko }
1812d7dfca08SIgor Mitsyanko 
1813d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1814