1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 26*4c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2983c9f4caSPaolo Bonzini #include "hw/hw.h" 30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 31d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 34637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3503dd024fSPaolo Bonzini #include "qemu/log.h" 368be487d8SPhilippe Mathieu-Daudé #include "trace.h" 37d7dfca08SIgor Mitsyanko 3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4040bbc194SPeter Maydell 41aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 42aa164fbfSPhilippe Mathieu-Daudé 43d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 44d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 45aa164fbfSPhilippe Mathieu-Daudé * 46aa164fbfSPhilippe Mathieu-Daudé * support: 47aa164fbfSPhilippe Mathieu-Daudé * - 3.3v and 1.8v voltages 48aa164fbfSPhilippe Mathieu-Daudé * - SDMA/ADMA1/ADMA2 49aa164fbfSPhilippe Mathieu-Daudé * - high-speed 50aa164fbfSPhilippe Mathieu-Daudé * max host controller R/W buffers size: 512B 51aa164fbfSPhilippe Mathieu-Daudé * max clock frequency for SDclock: 52 MHz 52aa164fbfSPhilippe Mathieu-Daudé * timeout clock frequency: 52 MHz 53aa164fbfSPhilippe Mathieu-Daudé * 54aa164fbfSPhilippe Mathieu-Daudé * does not support: 55aa164fbfSPhilippe Mathieu-Daudé * - 3.0v voltage 56aa164fbfSPhilippe Mathieu-Daudé * - 64-bit system bus 57aa164fbfSPhilippe Mathieu-Daudé * - suspend/resume 58d7dfca08SIgor Mitsyanko */ 59aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4 60d7dfca08SIgor Mitsyanko 6109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 6209b738ffSPhilippe Mathieu-Daudé { 6309b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 6409b738ffSPhilippe Mathieu-Daudé } 6509b738ffSPhilippe Mathieu-Daudé 666ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 676ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 686ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 696ff37c3dSPhilippe Mathieu-Daudé { 704d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 714d67852dSPhilippe Mathieu-Daudé return false; 724d67852dSPhilippe Mathieu-Daudé } 736ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 746ff37c3dSPhilippe Mathieu-Daudé case 0: 756ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 766ff37c3dSPhilippe Mathieu-Daudé break; 776ff37c3dSPhilippe Mathieu-Daudé default: 786ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 796ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 806ff37c3dSPhilippe Mathieu-Daudé return true; 816ff37c3dSPhilippe Mathieu-Daudé } 826ff37c3dSPhilippe Mathieu-Daudé return false; 836ff37c3dSPhilippe Mathieu-Daudé } 846ff37c3dSPhilippe Mathieu-Daudé 856ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 866ff37c3dSPhilippe Mathieu-Daudé { 876ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 886ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 896ff37c3dSPhilippe Mathieu-Daudé bool y; 906ff37c3dSPhilippe Mathieu-Daudé 916ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 921e23b63fSPhilippe Mathieu-Daudé case 4: 931e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 941e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 951e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 961e23b63fSPhilippe Mathieu-Daudé 971e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 981e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 991e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 1001e23b63fSPhilippe Mathieu-Daudé 1011e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 1021e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 1031e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 1041e23b63fSPhilippe Mathieu-Daudé 1051e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 1064d67852dSPhilippe Mathieu-Daudé case 3: 1074d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 1084d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 1094d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 1104d67852dSPhilippe Mathieu-Daudé 1114d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1124d67852dSPhilippe Mathieu-Daudé if (val) { 1134d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1144d67852dSPhilippe Mathieu-Daudé return; 1154d67852dSPhilippe Mathieu-Daudé } 1164d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1174d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1184d67852dSPhilippe Mathieu-Daudé 1194d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1204d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1214d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1224d67852dSPhilippe Mathieu-Daudé } 1234d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1244d67852dSPhilippe Mathieu-Daudé 1254d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1264d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1274d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1284d67852dSPhilippe Mathieu-Daudé 1294d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1304d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1314d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1324d67852dSPhilippe Mathieu-Daudé 1334d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1344d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1354d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1364d67852dSPhilippe Mathieu-Daudé 1374d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1384d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1394d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1404d67852dSPhilippe Mathieu-Daudé 1414d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1424d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1434d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1444d67852dSPhilippe Mathieu-Daudé 1454d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1464d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1474d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1484d67852dSPhilippe Mathieu-Daudé 1494d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1506ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1510540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1520540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1530540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1540540fba9SPhilippe Mathieu-Daudé 1550540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1560540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1570540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1580540fba9SPhilippe Mathieu-Daudé 1590540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1601e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1610540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1626ff37c3dSPhilippe Mathieu-Daudé 1636ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1646ff37c3dSPhilippe Mathieu-Daudé case 1: 1656ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1666ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1676ff37c3dSPhilippe Mathieu-Daudé 1686ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1696ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1706ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1716ff37c3dSPhilippe Mathieu-Daudé return; 1726ff37c3dSPhilippe Mathieu-Daudé } 1736ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1746ff37c3dSPhilippe Mathieu-Daudé 1756ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1766ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1776ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1786ff37c3dSPhilippe Mathieu-Daudé return; 1796ff37c3dSPhilippe Mathieu-Daudé } 1806ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1816ff37c3dSPhilippe Mathieu-Daudé 1826ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1836ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1846ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1856ff37c3dSPhilippe Mathieu-Daudé return; 1866ff37c3dSPhilippe Mathieu-Daudé } 1876ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1886ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1896ff37c3dSPhilippe Mathieu-Daudé 1906ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1916ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1926ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1936ff37c3dSPhilippe Mathieu-Daudé 1946ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1956ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1966ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1976ff37c3dSPhilippe Mathieu-Daudé 1986ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1996ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 2006ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 2016ff37c3dSPhilippe Mathieu-Daudé 2026ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 2036ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 2046ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 2056ff37c3dSPhilippe Mathieu-Daudé 2066ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 2076ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 2086ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 2096ff37c3dSPhilippe Mathieu-Daudé 2106ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 2116ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2126ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2136ff37c3dSPhilippe Mathieu-Daudé break; 2146ff37c3dSPhilippe Mathieu-Daudé 2156ff37c3dSPhilippe Mathieu-Daudé default: 2166ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2176ff37c3dSPhilippe Mathieu-Daudé } 2186ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2196ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2206ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2216ff37c3dSPhilippe Mathieu-Daudé } 2226ff37c3dSPhilippe Mathieu-Daudé } 2236ff37c3dSPhilippe Mathieu-Daudé 224d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 225d7dfca08SIgor Mitsyanko { 226d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 227d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 228d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 229d7dfca08SIgor Mitsyanko } 230d7dfca08SIgor Mitsyanko 231d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 232d7dfca08SIgor Mitsyanko { 233d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 234d7dfca08SIgor Mitsyanko } 235d7dfca08SIgor Mitsyanko 236d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 237d7dfca08SIgor Mitsyanko { 238d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 239d7dfca08SIgor Mitsyanko 240d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 241bc72ad67SAlex Bligh timer_mod(s->insert_timer, 242bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 243d7dfca08SIgor Mitsyanko } else { 244d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 245d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 246d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 247d7dfca08SIgor Mitsyanko } 248d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 249d7dfca08SIgor Mitsyanko } 250d7dfca08SIgor Mitsyanko } 251d7dfca08SIgor Mitsyanko 25240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 253d7dfca08SIgor Mitsyanko { 25440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 255d7dfca08SIgor Mitsyanko 2568be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 257d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 258d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 259bc72ad67SAlex Bligh timer_mod(s->insert_timer, 260bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 261d7dfca08SIgor Mitsyanko } else { 262d7dfca08SIgor Mitsyanko if (level) { 263d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 264d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 265d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 266d7dfca08SIgor Mitsyanko } 267d7dfca08SIgor Mitsyanko } else { 268d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 269d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 270d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 271d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 272d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 273d7dfca08SIgor Mitsyanko } 274d7dfca08SIgor Mitsyanko } 275d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 276d7dfca08SIgor Mitsyanko } 277d7dfca08SIgor Mitsyanko } 278d7dfca08SIgor Mitsyanko 27940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 280d7dfca08SIgor Mitsyanko { 28140bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 282d7dfca08SIgor Mitsyanko 283d7dfca08SIgor Mitsyanko if (level) { 284d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 285d7dfca08SIgor Mitsyanko } else { 286d7dfca08SIgor Mitsyanko /* Write enabled */ 287d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 288d7dfca08SIgor Mitsyanko } 289d7dfca08SIgor Mitsyanko } 290d7dfca08SIgor Mitsyanko 291d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 292d7dfca08SIgor Mitsyanko { 29340bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 29440bbc194SPeter Maydell 295bc72ad67SAlex Bligh timer_del(s->insert_timer); 296bc72ad67SAlex Bligh timer_del(s->transfer_timer); 297aceb5b06SPhilippe Mathieu-Daudé 298aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 299d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 300d7dfca08SIgor Mitsyanko * initialization */ 301d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 302d7dfca08SIgor Mitsyanko 30340bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 30440bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 30540bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 30640bbc194SPeter Maydell 307d7dfca08SIgor Mitsyanko s->data_count = 0; 308d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 3090a7ac9f9SAndrew Baumann s->pending_insert_state = false; 310d7dfca08SIgor Mitsyanko } 311d7dfca08SIgor Mitsyanko 3128b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3138b41c305SPeter Maydell { 3148b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3158b41c305SPeter Maydell * commanded via device register apart from handling of the 3168b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3178b41c305SPeter Maydell */ 3188b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3198b41c305SPeter Maydell 3208b41c305SPeter Maydell sdhci_reset(s); 3218b41c305SPeter Maydell 3228b41c305SPeter Maydell if (s->pending_insert_quirk) { 3238b41c305SPeter Maydell s->pending_insert_state = true; 3248b41c305SPeter Maydell } 3258b41c305SPeter Maydell } 3268b41c305SPeter Maydell 327d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 328d7dfca08SIgor Mitsyanko 329d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 330d7dfca08SIgor Mitsyanko { 331d7dfca08SIgor Mitsyanko SDRequest request; 332d7dfca08SIgor Mitsyanko uint8_t response[16]; 333d7dfca08SIgor Mitsyanko int rlen; 334d7dfca08SIgor Mitsyanko 335d7dfca08SIgor Mitsyanko s->errintsts = 0; 336d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 337d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 338d7dfca08SIgor Mitsyanko request.arg = s->argument; 3398be487d8SPhilippe Mathieu-Daudé 3408be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 34140bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 342d7dfca08SIgor Mitsyanko 343d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 344d7dfca08SIgor Mitsyanko if (rlen == 4) { 345b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 346d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3478be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 348d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 349b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 350b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 351b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 352d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 353d7dfca08SIgor Mitsyanko response[2]; 3548be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3558be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 356d7dfca08SIgor Mitsyanko } else { 3578be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 358d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 359d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 360d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 361d7dfca08SIgor Mitsyanko } 362d7dfca08SIgor Mitsyanko } 363d7dfca08SIgor Mitsyanko 364fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 365fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 366d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 367d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 368d7dfca08SIgor Mitsyanko } 369d7dfca08SIgor Mitsyanko } 370d7dfca08SIgor Mitsyanko 371d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 372d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 373d7dfca08SIgor Mitsyanko } 374d7dfca08SIgor Mitsyanko 375d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 376d7dfca08SIgor Mitsyanko 377d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 378656f416cSPeter Crosthwaite s->data_count = 0; 379d368ba43SKevin O'Connor sdhci_data_transfer(s); 380d7dfca08SIgor Mitsyanko } 381d7dfca08SIgor Mitsyanko } 382d7dfca08SIgor Mitsyanko 383d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 384d7dfca08SIgor Mitsyanko { 385d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 386d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 387d7dfca08SIgor Mitsyanko SDRequest request; 388d7dfca08SIgor Mitsyanko uint8_t response[16]; 389d7dfca08SIgor Mitsyanko 390d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 391d7dfca08SIgor Mitsyanko request.arg = 0; 3928be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 39340bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 394d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 395b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 396d7dfca08SIgor Mitsyanko } 397d7dfca08SIgor Mitsyanko 398d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 399d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 400d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 401d7dfca08SIgor Mitsyanko 402d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 403d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 404d7dfca08SIgor Mitsyanko } 405d7dfca08SIgor Mitsyanko 406d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 407d7dfca08SIgor Mitsyanko } 408d7dfca08SIgor Mitsyanko 409d7dfca08SIgor Mitsyanko /* 410d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 411d7dfca08SIgor Mitsyanko */ 412d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 413d7dfca08SIgor Mitsyanko 414d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 415d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 416d7dfca08SIgor Mitsyanko { 417d7dfca08SIgor Mitsyanko int index = 0; 418ea55a221SPhilippe Mathieu-Daudé uint8_t data; 419ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 420d7dfca08SIgor Mitsyanko 421d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 422d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 423d7dfca08SIgor Mitsyanko return; 424d7dfca08SIgor Mitsyanko } 425d7dfca08SIgor Mitsyanko 426ea55a221SPhilippe Mathieu-Daudé for (index = 0; index < blk_size; index++) { 427ea55a221SPhilippe Mathieu-Daudé data = sdbus_read_data(&s->sdbus); 428ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42908022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 430ea55a221SPhilippe Mathieu-Daudé s->fifo_buffer[index] = data; 431ea55a221SPhilippe Mathieu-Daudé } 432ea55a221SPhilippe Mathieu-Daudé } 433ea55a221SPhilippe Mathieu-Daudé 434ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 43508022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 436ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 437ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 438ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 439ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 440ea55a221SPhilippe Mathieu-Daudé goto read_done; 441d7dfca08SIgor Mitsyanko } 442d7dfca08SIgor Mitsyanko 443d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 444d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 445d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 446d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko 449d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 450d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 451d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 452d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 453d7dfca08SIgor Mitsyanko } 454d7dfca08SIgor Mitsyanko 455d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 456d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 457d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 458d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 459d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 460d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 461d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 462d7dfca08SIgor Mitsyanko } 463d7dfca08SIgor Mitsyanko } 464d7dfca08SIgor Mitsyanko 465ea55a221SPhilippe Mathieu-Daudé read_done: 466d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 467d7dfca08SIgor Mitsyanko } 468d7dfca08SIgor Mitsyanko 469d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 470d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 471d7dfca08SIgor Mitsyanko { 472d7dfca08SIgor Mitsyanko uint32_t value = 0; 473d7dfca08SIgor Mitsyanko int i; 474d7dfca08SIgor Mitsyanko 475d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 476d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4778be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 478d7dfca08SIgor Mitsyanko return 0; 479d7dfca08SIgor Mitsyanko } 480d7dfca08SIgor Mitsyanko 481d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 482d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 483d7dfca08SIgor Mitsyanko s->data_count++; 484d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 485bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4868be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 487d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 488d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 489d7dfca08SIgor Mitsyanko 490d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 491d7dfca08SIgor Mitsyanko s->blkcnt--; 492d7dfca08SIgor Mitsyanko } 493d7dfca08SIgor Mitsyanko 494d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 495d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 496d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 497d7dfca08SIgor Mitsyanko /* stop at gap request */ 498d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 499d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 500d368ba43SKevin O'Connor sdhci_end_transfer(s); 501d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 502d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 503d7dfca08SIgor Mitsyanko } 504d7dfca08SIgor Mitsyanko break; 505d7dfca08SIgor Mitsyanko } 506d7dfca08SIgor Mitsyanko } 507d7dfca08SIgor Mitsyanko 508d7dfca08SIgor Mitsyanko return value; 509d7dfca08SIgor Mitsyanko } 510d7dfca08SIgor Mitsyanko 511d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 512d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 513d7dfca08SIgor Mitsyanko { 514d7dfca08SIgor Mitsyanko int index = 0; 515d7dfca08SIgor Mitsyanko 516d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 517d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 518d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 519d7dfca08SIgor Mitsyanko } 520d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 521d7dfca08SIgor Mitsyanko return; 522d7dfca08SIgor Mitsyanko } 523d7dfca08SIgor Mitsyanko 524d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 525d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 526d7dfca08SIgor Mitsyanko return; 527d7dfca08SIgor Mitsyanko } else { 528d7dfca08SIgor Mitsyanko s->blkcnt--; 529d7dfca08SIgor Mitsyanko } 530d7dfca08SIgor Mitsyanko } 531d7dfca08SIgor Mitsyanko 532bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 53340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 534d7dfca08SIgor Mitsyanko } 535d7dfca08SIgor Mitsyanko 536d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 537d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 538d7dfca08SIgor Mitsyanko 539d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 540d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 541d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 542d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 543d368ba43SKevin O'Connor sdhci_end_transfer(s); 544dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 545dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 546d7dfca08SIgor Mitsyanko } 547d7dfca08SIgor Mitsyanko 548d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 549d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 550d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 551d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 552d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 553d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 554d7dfca08SIgor Mitsyanko } 555d368ba43SKevin O'Connor sdhci_end_transfer(s); 556d7dfca08SIgor Mitsyanko } 557d7dfca08SIgor Mitsyanko 558d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 559d7dfca08SIgor Mitsyanko } 560d7dfca08SIgor Mitsyanko 561d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 562d7dfca08SIgor Mitsyanko * register */ 563d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 564d7dfca08SIgor Mitsyanko { 565d7dfca08SIgor Mitsyanko unsigned i; 566d7dfca08SIgor Mitsyanko 567d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 568d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5698be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 570d7dfca08SIgor Mitsyanko return; 571d7dfca08SIgor Mitsyanko } 572d7dfca08SIgor Mitsyanko 573d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 574d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 575d7dfca08SIgor Mitsyanko s->data_count++; 576d7dfca08SIgor Mitsyanko value >>= 8; 577bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5788be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 579d7dfca08SIgor Mitsyanko s->data_count = 0; 580d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 581d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 582d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 583d7dfca08SIgor Mitsyanko } 584d7dfca08SIgor Mitsyanko } 585d7dfca08SIgor Mitsyanko } 586d7dfca08SIgor Mitsyanko } 587d7dfca08SIgor Mitsyanko 588d7dfca08SIgor Mitsyanko /* 589d7dfca08SIgor Mitsyanko * Single DMA data transfer 590d7dfca08SIgor Mitsyanko */ 591d7dfca08SIgor Mitsyanko 592d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 593d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 594d7dfca08SIgor Mitsyanko { 595d7dfca08SIgor Mitsyanko bool page_aligned = false; 596d7dfca08SIgor Mitsyanko unsigned int n, begin; 597bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 598bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 599d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 600d7dfca08SIgor Mitsyanko 6016e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 6026e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 6036e86d903SPrasad J Pandit return; 6046e86d903SPrasad J Pandit } 6056e86d903SPrasad J Pandit 606d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 607d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 608d7dfca08SIgor Mitsyanko * allow them to work properly */ 609d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 610d7dfca08SIgor Mitsyanko page_aligned = true; 611d7dfca08SIgor Mitsyanko } 612d7dfca08SIgor Mitsyanko 613d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 614d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 615d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 616d7dfca08SIgor Mitsyanko while (s->blkcnt) { 617d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 618d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 61940bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 620d7dfca08SIgor Mitsyanko } 621d7dfca08SIgor Mitsyanko } 622d7dfca08SIgor Mitsyanko begin = s->data_count; 623d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 624d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 625d7dfca08SIgor Mitsyanko boundary_count = 0; 626d7dfca08SIgor Mitsyanko } else { 627d7dfca08SIgor Mitsyanko s->data_count = block_size; 628d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 629d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 630d7dfca08SIgor Mitsyanko s->blkcnt--; 631d7dfca08SIgor Mitsyanko } 632d7dfca08SIgor Mitsyanko } 633dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 634d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 635d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 636d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 637d7dfca08SIgor Mitsyanko s->data_count = 0; 638d7dfca08SIgor Mitsyanko } 639d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 640d7dfca08SIgor Mitsyanko break; 641d7dfca08SIgor Mitsyanko } 642d7dfca08SIgor Mitsyanko } 643d7dfca08SIgor Mitsyanko } else { 644d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 645d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 646d7dfca08SIgor Mitsyanko while (s->blkcnt) { 647d7dfca08SIgor Mitsyanko begin = s->data_count; 648d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 649d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 650d7dfca08SIgor Mitsyanko boundary_count = 0; 651d7dfca08SIgor Mitsyanko } else { 652d7dfca08SIgor Mitsyanko s->data_count = block_size; 653d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 654d7dfca08SIgor Mitsyanko } 655dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 65642922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 657d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 658d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 659d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 66040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 661d7dfca08SIgor Mitsyanko } 662d7dfca08SIgor Mitsyanko s->data_count = 0; 663d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 664d7dfca08SIgor Mitsyanko s->blkcnt--; 665d7dfca08SIgor Mitsyanko } 666d7dfca08SIgor Mitsyanko } 667d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 668d7dfca08SIgor Mitsyanko break; 669d7dfca08SIgor Mitsyanko } 670d7dfca08SIgor Mitsyanko } 671d7dfca08SIgor Mitsyanko } 672d7dfca08SIgor Mitsyanko 673d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 674d368ba43SKevin O'Connor sdhci_end_transfer(s); 675d7dfca08SIgor Mitsyanko } else { 676d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 677d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 678d7dfca08SIgor Mitsyanko } 679d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 680d7dfca08SIgor Mitsyanko } 681d7dfca08SIgor Mitsyanko } 682d7dfca08SIgor Mitsyanko 683d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 684d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 685d7dfca08SIgor Mitsyanko { 686d7dfca08SIgor Mitsyanko int n; 687bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 688d7dfca08SIgor Mitsyanko 689d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 690d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 69140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 692d7dfca08SIgor Mitsyanko } 693dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 694d7dfca08SIgor Mitsyanko } else { 695dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 696d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 69740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 698d7dfca08SIgor Mitsyanko } 699d7dfca08SIgor Mitsyanko } 700d7dfca08SIgor Mitsyanko s->blkcnt--; 701d7dfca08SIgor Mitsyanko 702d368ba43SKevin O'Connor sdhci_end_transfer(s); 703d7dfca08SIgor Mitsyanko } 704d7dfca08SIgor Mitsyanko 705d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 706d7dfca08SIgor Mitsyanko hwaddr addr; 707d7dfca08SIgor Mitsyanko uint16_t length; 708d7dfca08SIgor Mitsyanko uint8_t attr; 709d7dfca08SIgor Mitsyanko uint8_t incr; 710d7dfca08SIgor Mitsyanko } ADMADescr; 711d7dfca08SIgor Mitsyanko 712d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 713d7dfca08SIgor Mitsyanko { 714d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 715d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 716d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 71706c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 718d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 719dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 720d7dfca08SIgor Mitsyanko sizeof(adma2)); 721d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 722d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 723d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 724d7dfca08SIgor Mitsyanko */ 725d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 726d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 727d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 728d7dfca08SIgor Mitsyanko dscr->incr = 8; 729d7dfca08SIgor Mitsyanko break; 730d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 731dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 732d7dfca08SIgor Mitsyanko sizeof(adma1)); 733d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 734d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 735d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 736d7dfca08SIgor Mitsyanko dscr->incr = 4; 737d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 738d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 739d7dfca08SIgor Mitsyanko } else { 740*4c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 741d7dfca08SIgor Mitsyanko } 742d7dfca08SIgor Mitsyanko break; 743d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 744dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 745d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 746dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 747d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 748d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 749dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 750d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 75104654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 75204654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 753d7dfca08SIgor Mitsyanko dscr->incr = 12; 754d7dfca08SIgor Mitsyanko break; 755d7dfca08SIgor Mitsyanko } 756d7dfca08SIgor Mitsyanko } 757d7dfca08SIgor Mitsyanko 758d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 759d7dfca08SIgor Mitsyanko 760d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 761d7dfca08SIgor Mitsyanko { 762d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 763bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7648be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 765d7dfca08SIgor Mitsyanko int i; 766d7dfca08SIgor Mitsyanko 767d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 768d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 769d7dfca08SIgor Mitsyanko 770d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7718be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 772d7dfca08SIgor Mitsyanko 773d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 774d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 775d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 776d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 777d7dfca08SIgor Mitsyanko 778d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 779d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 780d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 781d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 782d7dfca08SIgor Mitsyanko } 783d7dfca08SIgor Mitsyanko 784d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 785d7dfca08SIgor Mitsyanko return; 786d7dfca08SIgor Mitsyanko } 787d7dfca08SIgor Mitsyanko 788*4c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 789d7dfca08SIgor Mitsyanko 790d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 791d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 792d7dfca08SIgor Mitsyanko 793d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 794d7dfca08SIgor Mitsyanko while (length) { 795d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 796d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 79740bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 798d7dfca08SIgor Mitsyanko } 799d7dfca08SIgor Mitsyanko } 800d7dfca08SIgor Mitsyanko begin = s->data_count; 801d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 802d7dfca08SIgor Mitsyanko s->data_count = length + begin; 803d7dfca08SIgor Mitsyanko length = 0; 804d7dfca08SIgor Mitsyanko } else { 805d7dfca08SIgor Mitsyanko s->data_count = block_size; 806d7dfca08SIgor Mitsyanko length -= block_size - begin; 807d7dfca08SIgor Mitsyanko } 808dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 809d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 810d7dfca08SIgor Mitsyanko s->data_count - begin); 811d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 812d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 813d7dfca08SIgor Mitsyanko s->data_count = 0; 814d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 815d7dfca08SIgor Mitsyanko s->blkcnt--; 816d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 817d7dfca08SIgor Mitsyanko break; 818d7dfca08SIgor Mitsyanko } 819d7dfca08SIgor Mitsyanko } 820d7dfca08SIgor Mitsyanko } 821d7dfca08SIgor Mitsyanko } 822d7dfca08SIgor Mitsyanko } else { 823d7dfca08SIgor Mitsyanko while (length) { 824d7dfca08SIgor Mitsyanko begin = s->data_count; 825d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 826d7dfca08SIgor Mitsyanko s->data_count = length + begin; 827d7dfca08SIgor Mitsyanko length = 0; 828d7dfca08SIgor Mitsyanko } else { 829d7dfca08SIgor Mitsyanko s->data_count = block_size; 830d7dfca08SIgor Mitsyanko length -= block_size - begin; 831d7dfca08SIgor Mitsyanko } 832dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 8339db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 8349db11cefSPeter Crosthwaite s->data_count - begin); 835d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 836d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 837d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 83840bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 839d7dfca08SIgor Mitsyanko } 840d7dfca08SIgor Mitsyanko s->data_count = 0; 841d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 842d7dfca08SIgor Mitsyanko s->blkcnt--; 843d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 844d7dfca08SIgor Mitsyanko break; 845d7dfca08SIgor Mitsyanko } 846d7dfca08SIgor Mitsyanko } 847d7dfca08SIgor Mitsyanko } 848d7dfca08SIgor Mitsyanko } 849d7dfca08SIgor Mitsyanko } 850d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 851d7dfca08SIgor Mitsyanko break; 852d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 853d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8548be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 855d7dfca08SIgor Mitsyanko break; 856d7dfca08SIgor Mitsyanko default: 857d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 858d7dfca08SIgor Mitsyanko break; 859d7dfca08SIgor Mitsyanko } 860d7dfca08SIgor Mitsyanko 8611d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8628be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8631d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8641d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8651d32c26fSPeter Crosthwaite } 8661d32c26fSPeter Crosthwaite 8671d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8681d32c26fSPeter Crosthwaite } 8691d32c26fSPeter Crosthwaite 870d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 871d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 872d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8738be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 874d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 875d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 876d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8778be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 878d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 879d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 880d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8818be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 882d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 883d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 884d7dfca08SIgor Mitsyanko } 885d7dfca08SIgor Mitsyanko 886d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 887d7dfca08SIgor Mitsyanko } 888d368ba43SKevin O'Connor sdhci_end_transfer(s); 889d7dfca08SIgor Mitsyanko return; 890d7dfca08SIgor Mitsyanko } 891d7dfca08SIgor Mitsyanko 892d7dfca08SIgor Mitsyanko } 893d7dfca08SIgor Mitsyanko 894085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 895bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 896bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 897d7dfca08SIgor Mitsyanko } 898d7dfca08SIgor Mitsyanko 899d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 900d7dfca08SIgor Mitsyanko 901d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 902d7dfca08SIgor Mitsyanko { 903d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 904d7dfca08SIgor Mitsyanko 905d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 90606c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 907d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 908d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 909d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 910d7dfca08SIgor Mitsyanko } else { 911d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 912d7dfca08SIgor Mitsyanko } 913d7dfca08SIgor Mitsyanko 914d7dfca08SIgor Mitsyanko break; 915d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 9160540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 9178be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 918d7dfca08SIgor Mitsyanko break; 919d7dfca08SIgor Mitsyanko } 920d7dfca08SIgor Mitsyanko 921d368ba43SKevin O'Connor sdhci_do_adma(s); 922d7dfca08SIgor Mitsyanko break; 923d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 9240540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 9258be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 926d7dfca08SIgor Mitsyanko break; 927d7dfca08SIgor Mitsyanko } 928d7dfca08SIgor Mitsyanko 929d368ba43SKevin O'Connor sdhci_do_adma(s); 930d7dfca08SIgor Mitsyanko break; 931d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9320540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9330540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9348be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 935d7dfca08SIgor Mitsyanko break; 936d7dfca08SIgor Mitsyanko } 937d7dfca08SIgor Mitsyanko 938d368ba43SKevin O'Connor sdhci_do_adma(s); 939d7dfca08SIgor Mitsyanko break; 940d7dfca08SIgor Mitsyanko default: 9418be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 942d7dfca08SIgor Mitsyanko break; 943d7dfca08SIgor Mitsyanko } 944d7dfca08SIgor Mitsyanko } else { 94540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 946d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 947d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 948d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 949d7dfca08SIgor Mitsyanko } else { 950d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 951d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 952d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 953d7dfca08SIgor Mitsyanko } 954d7dfca08SIgor Mitsyanko } 955d7dfca08SIgor Mitsyanko } 956d7dfca08SIgor Mitsyanko 957d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 958d7dfca08SIgor Mitsyanko { 9596890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 960d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 961d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 962d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 963d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 964d7dfca08SIgor Mitsyanko return false; 965d7dfca08SIgor Mitsyanko } 966d7dfca08SIgor Mitsyanko 967d7dfca08SIgor Mitsyanko return true; 968d7dfca08SIgor Mitsyanko } 969d7dfca08SIgor Mitsyanko 970d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 971d7dfca08SIgor Mitsyanko * continuous manner */ 972d7dfca08SIgor Mitsyanko static inline bool 973d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 974d7dfca08SIgor Mitsyanko { 975d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 9768be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 977d7dfca08SIgor Mitsyanko "is prohibited\n"); 978d7dfca08SIgor Mitsyanko return false; 979d7dfca08SIgor Mitsyanko } 980d7dfca08SIgor Mitsyanko return true; 981d7dfca08SIgor Mitsyanko } 982d7dfca08SIgor Mitsyanko 983d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 984d7dfca08SIgor Mitsyanko { 985d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 986d7dfca08SIgor Mitsyanko uint32_t ret = 0; 987d7dfca08SIgor Mitsyanko 988d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 989d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 990d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 991d7dfca08SIgor Mitsyanko break; 992d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 993d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 994d7dfca08SIgor Mitsyanko break; 995d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 996d7dfca08SIgor Mitsyanko ret = s->argument; 997d7dfca08SIgor Mitsyanko break; 998d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 999d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 1000d7dfca08SIgor Mitsyanko break; 1001d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 1002d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 1003d7dfca08SIgor Mitsyanko break; 1004d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1005d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1006d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 10078be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1008d7dfca08SIgor Mitsyanko return ret; 1009d7dfca08SIgor Mitsyanko } 1010d7dfca08SIgor Mitsyanko break; 1011d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 1012d7dfca08SIgor Mitsyanko ret = s->prnsts; 1013da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 1014da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 1015da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 1016da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 1017d7dfca08SIgor Mitsyanko break; 1018d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 101906c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 1020d7dfca08SIgor Mitsyanko (s->wakcon << 24); 1021d7dfca08SIgor Mitsyanko break; 1022d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1023d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 1024d7dfca08SIgor Mitsyanko break; 1025d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1026d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 1027d7dfca08SIgor Mitsyanko break; 1028d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1029d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 1030d7dfca08SIgor Mitsyanko break; 1031d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1032d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1033d7dfca08SIgor Mitsyanko break; 1034d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1035ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1036d7dfca08SIgor Mitsyanko break; 1037cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10385efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10395efc9016SPhilippe Mathieu-Daudé break; 10405efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10415efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1042d7dfca08SIgor Mitsyanko break; 1043d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10445efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10455efc9016SPhilippe Mathieu-Daudé break; 10465efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10475efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1048d7dfca08SIgor Mitsyanko break; 1049d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1050d7dfca08SIgor Mitsyanko ret = s->admaerr; 1051d7dfca08SIgor Mitsyanko break; 1052d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1053d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1054d7dfca08SIgor Mitsyanko break; 1055d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1056d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1057d7dfca08SIgor Mitsyanko break; 1058d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1059aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1060d7dfca08SIgor Mitsyanko break; 1061d7dfca08SIgor Mitsyanko default: 106200b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 106300b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1064d7dfca08SIgor Mitsyanko break; 1065d7dfca08SIgor Mitsyanko } 1066d7dfca08SIgor Mitsyanko 1067d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1068d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 10698be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1070d7dfca08SIgor Mitsyanko return ret; 1071d7dfca08SIgor Mitsyanko } 1072d7dfca08SIgor Mitsyanko 1073d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1074d7dfca08SIgor Mitsyanko { 1075d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1076d7dfca08SIgor Mitsyanko return; 1077d7dfca08SIgor Mitsyanko } 1078d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1079d7dfca08SIgor Mitsyanko 1080d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1081d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1082d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1083d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1084d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1085d7dfca08SIgor Mitsyanko } else { 1086d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1087d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1088d7dfca08SIgor Mitsyanko } 1089d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1090d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1091d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1092d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1093d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1094d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1095d7dfca08SIgor Mitsyanko } 1096d7dfca08SIgor Mitsyanko } 1097d7dfca08SIgor Mitsyanko } 1098d7dfca08SIgor Mitsyanko 1099d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1100d7dfca08SIgor Mitsyanko { 1101d7dfca08SIgor Mitsyanko switch (value) { 1102d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1103d368ba43SKevin O'Connor sdhci_reset(s); 1104d7dfca08SIgor Mitsyanko break; 1105d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1106d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1107d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1108d7dfca08SIgor Mitsyanko break; 1109d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1110d7dfca08SIgor Mitsyanko s->data_count = 0; 1111d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1112d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1113d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1114d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1115d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1116d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1117d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1118d7dfca08SIgor Mitsyanko break; 1119d7dfca08SIgor Mitsyanko } 1120d7dfca08SIgor Mitsyanko } 1121d7dfca08SIgor Mitsyanko 1122d7dfca08SIgor Mitsyanko static void 1123d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1124d7dfca08SIgor Mitsyanko { 1125d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1126d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1127d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1128d368ba43SKevin O'Connor uint32_t value = val; 1129d7dfca08SIgor Mitsyanko value <<= shift; 1130d7dfca08SIgor Mitsyanko 1131d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1132d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1133d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1134d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1135d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1136d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 113706c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 113845ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1139d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 114045ba9f76SPrasad J Pandit } else { 114145ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 114245ba9f76SPrasad J Pandit } 1143d7dfca08SIgor Mitsyanko } 1144d7dfca08SIgor Mitsyanko break; 1145d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1146d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1147d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1148d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1149d7dfca08SIgor Mitsyanko } 11509201bb9aSAlistair Francis 11519201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11529201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 11539201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 11549201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 11559201bb9aSAlistair Francis s->buf_maxsz); 11569201bb9aSAlistair Francis 11579201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11589201bb9aSAlistair Francis } 11599201bb9aSAlistair Francis 1160d7dfca08SIgor Mitsyanko break; 1161d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1162d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1163d7dfca08SIgor Mitsyanko break; 1164d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1165d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1166d7dfca08SIgor Mitsyanko * capabilities register */ 11676ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1168d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1169d7dfca08SIgor Mitsyanko } 117024bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1171d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1172d7dfca08SIgor Mitsyanko 1173d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1174d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1175d7dfca08SIgor Mitsyanko break; 1176d7dfca08SIgor Mitsyanko } 1177d7dfca08SIgor Mitsyanko 1178d368ba43SKevin O'Connor sdhci_send_command(s); 1179d7dfca08SIgor Mitsyanko break; 1180d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1181d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1182d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1183d7dfca08SIgor Mitsyanko } 1184d7dfca08SIgor Mitsyanko break; 1185d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1186d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1187d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1188d7dfca08SIgor Mitsyanko } 118906c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1190d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1191d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1192d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1193d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1194d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1195d7dfca08SIgor Mitsyanko } 1196d7dfca08SIgor Mitsyanko break; 1197d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1198d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1199d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1200d7dfca08SIgor Mitsyanko } 1201d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1202d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1203d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1204d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1205d7dfca08SIgor Mitsyanko } else { 1206d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1207d7dfca08SIgor Mitsyanko } 1208d7dfca08SIgor Mitsyanko break; 1209d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1210d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1211d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1212d7dfca08SIgor Mitsyanko } 1213d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1214d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1215d7dfca08SIgor Mitsyanko if (s->errintsts) { 1216d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1217d7dfca08SIgor Mitsyanko } else { 1218d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1219d7dfca08SIgor Mitsyanko } 1220d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1221d7dfca08SIgor Mitsyanko break; 1222d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1223d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1224d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1225d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1226d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1227d7dfca08SIgor Mitsyanko if (s->errintsts) { 1228d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1229d7dfca08SIgor Mitsyanko } else { 1230d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1231d7dfca08SIgor Mitsyanko } 12320a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12330a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12340a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12350a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12360a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12370a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12380a7ac9f9SAndrew Baumann } 1239d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1240d7dfca08SIgor Mitsyanko break; 1241d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1242d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1243d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1244d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1245d7dfca08SIgor Mitsyanko break; 1246d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1247d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1248d7dfca08SIgor Mitsyanko break; 1249d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1250d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1251d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1252d7dfca08SIgor Mitsyanko break; 1253d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1254d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1255d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1256d7dfca08SIgor Mitsyanko break; 1257d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1258d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1259d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1260d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1261d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1262d7dfca08SIgor Mitsyanko } 1263d7dfca08SIgor Mitsyanko if (s->errintsts) { 1264d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1265d7dfca08SIgor Mitsyanko } 1266d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1267d7dfca08SIgor Mitsyanko break; 12685d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12690034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12700034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12710034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12720034ebe6SPhilippe Mathieu-Daudé 12730034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12740034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12750034ebe6SPhilippe Mathieu-Daudé } else { 12760034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12770034ebe6SPhilippe Mathieu-Daudé } 12780034ebe6SPhilippe Mathieu-Daudé } 12795d2c0464SAndrey Smirnov break; 12805efc9016SPhilippe Mathieu-Daudé 12815efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12825efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12835efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12845efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12855efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12865efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12875efc9016SPhilippe Mathieu-Daudé break; 12885efc9016SPhilippe Mathieu-Daudé 1289d7dfca08SIgor Mitsyanko default: 129000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 129100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1292d7dfca08SIgor Mitsyanko break; 1293d7dfca08SIgor Mitsyanko } 12948be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12958be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1296d7dfca08SIgor Mitsyanko } 1297d7dfca08SIgor Mitsyanko 1298d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1299d368ba43SKevin O'Connor .read = sdhci_read, 1300d368ba43SKevin O'Connor .write = sdhci_write, 1301d7dfca08SIgor Mitsyanko .valid = { 1302d7dfca08SIgor Mitsyanko .min_access_size = 1, 1303d7dfca08SIgor Mitsyanko .max_access_size = 4, 1304d7dfca08SIgor Mitsyanko .unaligned = false 1305d7dfca08SIgor Mitsyanko }, 1306d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1307d7dfca08SIgor Mitsyanko }; 1308d7dfca08SIgor Mitsyanko 1309aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1310aceb5b06SPhilippe Mathieu-Daudé { 13116ff37c3dSPhilippe Mathieu-Daudé Error *local_err = NULL; 13126ff37c3dSPhilippe Mathieu-Daudé 13134d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 13144d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 13154d67852dSPhilippe Mathieu-Daudé break; 13164d67852dSPhilippe Mathieu-Daudé default: 13174d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1318aceb5b06SPhilippe Mathieu-Daudé return; 1319aceb5b06SPhilippe Mathieu-Daudé } 1320aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 13216ff37c3dSPhilippe Mathieu-Daudé 13226ff37c3dSPhilippe Mathieu-Daudé sdhci_check_capareg(s, &local_err); 13236ff37c3dSPhilippe Mathieu-Daudé if (local_err) { 13246ff37c3dSPhilippe Mathieu-Daudé error_propagate(errp, local_err); 13256ff37c3dSPhilippe Mathieu-Daudé return; 13266ff37c3dSPhilippe Mathieu-Daudé } 1327aceb5b06SPhilippe Mathieu-Daudé } 1328aceb5b06SPhilippe Mathieu-Daudé 1329b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1330b635d98cSPhilippe Mathieu-Daudé 1331b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1332aceb5b06SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \ 13330034ebe6SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("uhs", _state, uhs_mode, UHS_NOT_SUPPORTED), \ 1334aceb5b06SPhilippe Mathieu-Daudé \ 1335aceb5b06SPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported 1336aceb5b06SPhilippe Mathieu-Daudé * features of this specific host controller implementation */ \ 13375efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 13385efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0) 1339b635d98cSPhilippe Mathieu-Daudé 134040bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1341d7dfca08SIgor Mitsyanko { 134240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 134340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1344d7dfca08SIgor Mitsyanko 1345bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1346d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1347fd1e5c81SAndrey Smirnov 1348fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 1349d7dfca08SIgor Mitsyanko } 1350d7dfca08SIgor Mitsyanko 13517302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1352d7dfca08SIgor Mitsyanko { 1353bc72ad67SAlex Bligh timer_del(s->insert_timer); 1354bc72ad67SAlex Bligh timer_free(s->insert_timer); 1355bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1356bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1357d7dfca08SIgor Mitsyanko 1358d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1359d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1360d7dfca08SIgor Mitsyanko } 1361d7dfca08SIgor Mitsyanko 136225367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp) 136325367498SPhilippe Mathieu-Daudé { 1364aceb5b06SPhilippe Mathieu-Daudé Error *local_err = NULL; 1365aceb5b06SPhilippe Mathieu-Daudé 1366aceb5b06SPhilippe Mathieu-Daudé sdhci_init_readonly_registers(s, &local_err); 1367aceb5b06SPhilippe Mathieu-Daudé if (local_err) { 1368aceb5b06SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1369aceb5b06SPhilippe Mathieu-Daudé return; 1370aceb5b06SPhilippe Mathieu-Daudé } 137125367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 137225367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 137325367498SPhilippe Mathieu-Daudé 137425367498SPhilippe Mathieu-Daudé memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 137525367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 137625367498SPhilippe Mathieu-Daudé } 137725367498SPhilippe Mathieu-Daudé 13788b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp) 13798b7455c7SPhilippe Mathieu-Daudé { 13808b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13818b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13828b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13838b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13848b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13858b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13868b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13878b7455c7SPhilippe Mathieu-Daudé } 13888b7455c7SPhilippe Mathieu-Daudé 13890a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13900a7ac9f9SAndrew Baumann { 13910a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13920a7ac9f9SAndrew Baumann 13930a7ac9f9SAndrew Baumann return s->pending_insert_state; 13940a7ac9f9SAndrew Baumann } 13950a7ac9f9SAndrew Baumann 13960a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13970a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13980a7ac9f9SAndrew Baumann .version_id = 1, 13990a7ac9f9SAndrew Baumann .minimum_version_id = 1, 14000a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 14010a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 14020a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 14030a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 14040a7ac9f9SAndrew Baumann }, 14050a7ac9f9SAndrew Baumann }; 14060a7ac9f9SAndrew Baumann 1407d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1408d7dfca08SIgor Mitsyanko .name = "sdhci", 1409d7dfca08SIgor Mitsyanko .version_id = 1, 1410d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1411d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1412d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1413d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1414d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1415d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1416d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1417d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1418d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1419d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 142006c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1421d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1422d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1423d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1424d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1425d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1426d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1427d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1428d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1429d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1430d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1431d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1432d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1433d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1434d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1435d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1436d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 143759046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1438e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1439e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1440d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 14410a7ac9f9SAndrew Baumann }, 14420a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 14430a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 14440a7ac9f9SAndrew Baumann NULL 14450a7ac9f9SAndrew Baumann }, 1446d7dfca08SIgor Mitsyanko }; 1447d7dfca08SIgor Mitsyanko 14481c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data) 14491c92c505SPhilippe Mathieu-Daudé { 14501c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14511c92c505SPhilippe Mathieu-Daudé 14521c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14531c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14541c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14551c92c505SPhilippe Mathieu-Daudé } 14561c92c505SPhilippe Mathieu-Daudé 1457b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1458b635d98cSPhilippe Mathieu-Daudé 14595ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1460b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 1461d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1462d7dfca08SIgor Mitsyanko }; 1463d7dfca08SIgor Mitsyanko 14649af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1465224d10ffSKevin O'Connor { 1466224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1467ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 146825367498SPhilippe Mathieu-Daudé 146925367498SPhilippe Mathieu-Daudé sdhci_initfn(s); 1470544156efSPaolo Bonzini sdhci_common_realize(s, &local_err); 1471ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1472ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 147325367498SPhilippe Mathieu-Daudé return; 147425367498SPhilippe Mathieu-Daudé } 147525367498SPhilippe Mathieu-Daudé 1476224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1477224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1478224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1479dd55c485SPhilippe Mathieu-Daudé s->dma_as = pci_get_address_space(dev); 1480dd55c485SPhilippe Mathieu-Daudé pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem); 1481224d10ffSKevin O'Connor } 1482224d10ffSKevin O'Connor 1483224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1484224d10ffSKevin O'Connor { 1485224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 14868b7455c7SPhilippe Mathieu-Daudé 14878b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 1488224d10ffSKevin O'Connor sdhci_uninitfn(s); 1489224d10ffSKevin O'Connor } 1490224d10ffSKevin O'Connor 1491224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1492224d10ffSKevin O'Connor { 1493224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1494224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1495224d10ffSKevin O'Connor 14969af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1497224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1498224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1499224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1500224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 15015ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 15021c92c505SPhilippe Mathieu-Daudé 15031c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1504224d10ffSKevin O'Connor } 1505224d10ffSKevin O'Connor 1506224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1507224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1508224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1509224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1510224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1511fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1512fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1513fd3b02c8SEduardo Habkost { }, 1514fd3b02c8SEduardo Habkost }, 1515224d10ffSKevin O'Connor }; 1516224d10ffSKevin O'Connor 1517b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1518b635d98cSPhilippe Mathieu-Daudé 15195ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1520b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 15210a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 15220a7ac9f9SAndrew Baumann false), 152360765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 152460765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 15255ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 15265ec911c3SKevin O'Connor }; 15275ec911c3SKevin O'Connor 15287302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1529d7dfca08SIgor Mitsyanko { 15307302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 15315ec911c3SKevin O'Connor 153240bbc194SPeter Maydell sdhci_initfn(s); 15337302dcd6SKevin O'Connor } 15347302dcd6SKevin O'Connor 15357302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 15367302dcd6SKevin O'Connor { 15377302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 153860765b6cSPhilippe Mathieu-Daudé 153960765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 154060765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 154160765b6cSPhilippe Mathieu-Daudé } 154260765b6cSPhilippe Mathieu-Daudé 15437302dcd6SKevin O'Connor sdhci_uninitfn(s); 15447302dcd6SKevin O'Connor } 15457302dcd6SKevin O'Connor 15467302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 15477302dcd6SKevin O'Connor { 15487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1549d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1550ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 1551d7dfca08SIgor Mitsyanko 1552544156efSPaolo Bonzini sdhci_common_realize(s, &local_err); 1553ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1554ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 155525367498SPhilippe Mathieu-Daudé return; 155625367498SPhilippe Mathieu-Daudé } 155725367498SPhilippe Mathieu-Daudé 155860765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 155902e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 156060765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 156160765b6cSPhilippe Mathieu-Daudé } else { 156260765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1563dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 156460765b6cSPhilippe Mathieu-Daudé } 1565dd55c485SPhilippe Mathieu-Daudé 1566d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1567fd1e5c81SAndrey Smirnov 1568fd1e5c81SAndrey Smirnov memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 1569fd1e5c81SAndrey Smirnov SDHC_REGISTERS_MAP_SIZE); 1570fd1e5c81SAndrey Smirnov 1571d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1572d7dfca08SIgor Mitsyanko } 1573d7dfca08SIgor Mitsyanko 15748b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 15758b7455c7SPhilippe Mathieu-Daudé { 15768b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 15778b7455c7SPhilippe Mathieu-Daudé 15788b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 157960765b6cSPhilippe Mathieu-Daudé 158060765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 158160765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 158260765b6cSPhilippe Mathieu-Daudé } 15838b7455c7SPhilippe Mathieu-Daudé } 15848b7455c7SPhilippe Mathieu-Daudé 15857302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1586d7dfca08SIgor Mitsyanko { 1587d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1588d7dfca08SIgor Mitsyanko 15895ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 15907302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 15918b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 15921c92c505SPhilippe Mathieu-Daudé 15931c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1594d7dfca08SIgor Mitsyanko } 1595d7dfca08SIgor Mitsyanko 15967302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 15977302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1598d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1599d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 16007302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 16017302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 16027302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1603d7dfca08SIgor Mitsyanko }; 1604d7dfca08SIgor Mitsyanko 1605b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1606b635d98cSPhilippe Mathieu-Daudé 160740bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 160840bbc194SPeter Maydell { 160940bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 161040bbc194SPeter Maydell 161140bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 161240bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 161340bbc194SPeter Maydell } 161440bbc194SPeter Maydell 161540bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 161640bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 161740bbc194SPeter Maydell .parent = TYPE_SD_BUS, 161840bbc194SPeter Maydell .instance_size = sizeof(SDBus), 161940bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 162040bbc194SPeter Maydell }; 162140bbc194SPeter Maydell 1622fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1623fd1e5c81SAndrey Smirnov { 1624fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1625fd1e5c81SAndrey Smirnov uint32_t ret; 162606c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1627fd1e5c81SAndrey Smirnov 1628fd1e5c81SAndrey Smirnov switch (offset) { 1629fd1e5c81SAndrey Smirnov default: 1630fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1631fd1e5c81SAndrey Smirnov 1632fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1633fd1e5c81SAndrey Smirnov /* 1634fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1635fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1636fd1e5c81SAndrey Smirnov * usdhc_write() 1637fd1e5c81SAndrey Smirnov */ 163806c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1639fd1e5c81SAndrey Smirnov 164006c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 164106c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1642fd1e5c81SAndrey Smirnov } 1643fd1e5c81SAndrey Smirnov 164406c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 164506c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1646fd1e5c81SAndrey Smirnov } 1647fd1e5c81SAndrey Smirnov 164806c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1649fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1650fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1651fd1e5c81SAndrey Smirnov 1652fd1e5c81SAndrey Smirnov break; 1653fd1e5c81SAndrey Smirnov 1654fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1655fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1656fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1657fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1658fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1659fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1660fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1661fd1e5c81SAndrey Smirnov ret = 0; 1662fd1e5c81SAndrey Smirnov break; 1663fd1e5c81SAndrey Smirnov } 1664fd1e5c81SAndrey Smirnov 1665fd1e5c81SAndrey Smirnov return ret; 1666fd1e5c81SAndrey Smirnov } 1667fd1e5c81SAndrey Smirnov 1668fd1e5c81SAndrey Smirnov static void 1669fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1670fd1e5c81SAndrey Smirnov { 1671fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 167206c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1673fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1674fd1e5c81SAndrey Smirnov 1675fd1e5c81SAndrey Smirnov switch (offset) { 1676fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1677fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1678fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1679fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1680fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1681fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1682fd1e5c81SAndrey Smirnov break; 1683fd1e5c81SAndrey Smirnov 1684fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1685fd1e5c81SAndrey Smirnov /* 1686fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1687fd1e5c81SAndrey Smirnov * 1688fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1689fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1690fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1691fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1692fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1693fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1694fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1695fd1e5c81SAndrey Smirnov * 1696fd1e5c81SAndrey Smirnov * and 0x29 1697fd1e5c81SAndrey Smirnov * 1698fd1e5c81SAndrey Smirnov * 15 10 9 8 1699fd1e5c81SAndrey Smirnov * |----------+------| 1700fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1701fd1e5c81SAndrey Smirnov * | | Sel. | 1702fd1e5c81SAndrey Smirnov * | | | 1703fd1e5c81SAndrey Smirnov * |----------+------| 1704fd1e5c81SAndrey Smirnov * 1705fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1706fd1e5c81SAndrey Smirnov * 1707fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1708fd1e5c81SAndrey Smirnov * 1709fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1710fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1711fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1712fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1713fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1714fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1715fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1716fd1e5c81SAndrey Smirnov * 1717fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1718fd1e5c81SAndrey Smirnov * 1719fd1e5c81SAndrey Smirnov * |----------------------------------| 1720fd1e5c81SAndrey Smirnov * | Power Control Register | 1721fd1e5c81SAndrey Smirnov * | | 1722fd1e5c81SAndrey Smirnov * | Description omitted, | 1723fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1724fd1e5c81SAndrey Smirnov * | | 1725fd1e5c81SAndrey Smirnov * |----------------------------------| 1726fd1e5c81SAndrey Smirnov * 1727fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1728fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1729fd1e5c81SAndrey Smirnov * word we've been given. 1730fd1e5c81SAndrey Smirnov */ 1731fd1e5c81SAndrey Smirnov 1732fd1e5c81SAndrey Smirnov /* 1733fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1734fd1e5c81SAndrey Smirnov */ 173506c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1736fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1737fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1738fd1e5c81SAndrey Smirnov /* 1739fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1740fd1e5c81SAndrey Smirnov * bits 5 and 1 1741fd1e5c81SAndrey Smirnov */ 1742fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 174306c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1744fd1e5c81SAndrey Smirnov } 1745fd1e5c81SAndrey Smirnov 1746fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 174706c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1748fd1e5c81SAndrey Smirnov } 1749fd1e5c81SAndrey Smirnov 1750fd1e5c81SAndrey Smirnov /* 1751fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1752fd1e5c81SAndrey Smirnov */ 175306c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1754fd1e5c81SAndrey Smirnov 1755fd1e5c81SAndrey Smirnov /* 1756fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1757fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1758fd1e5c81SAndrey Smirnov * 1759fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1760fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1761fd1e5c81SAndrey Smirnov * kernel 1762fd1e5c81SAndrey Smirnov */ 1763fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 176406c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1765fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1766fd1e5c81SAndrey Smirnov 1767fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1768fd1e5c81SAndrey Smirnov break; 1769fd1e5c81SAndrey Smirnov 1770fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1771fd1e5c81SAndrey Smirnov /* 1772fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1773fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1774fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1775fd1e5c81SAndrey Smirnov * order to get where we started 1776fd1e5c81SAndrey Smirnov * 1777fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1778fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1779fd1e5c81SAndrey Smirnov * 1780fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1781fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1782fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1783fd1e5c81SAndrey Smirnov * 1784fd1e5c81SAndrey Smirnov */ 1785fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1786fd1e5c81SAndrey Smirnov break; 1787fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1788fd1e5c81SAndrey Smirnov /* 1789fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1790fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1791fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1792fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1793fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1794fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1795fd1e5c81SAndrey Smirnov */ 1796fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1797fd1e5c81SAndrey Smirnov break; 1798fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1799fd1e5c81SAndrey Smirnov /* 1800fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1801fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1802fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1803fd1e5c81SAndrey Smirnov * 1804fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1805fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1806fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1807fd1e5c81SAndrey Smirnov */ 1808fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1809fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1810fd1e5c81SAndrey Smirnov default: 1811fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1812fd1e5c81SAndrey Smirnov break; 1813fd1e5c81SAndrey Smirnov } 1814fd1e5c81SAndrey Smirnov } 1815fd1e5c81SAndrey Smirnov 1816fd1e5c81SAndrey Smirnov 1817fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1818fd1e5c81SAndrey Smirnov .read = usdhc_read, 1819fd1e5c81SAndrey Smirnov .write = usdhc_write, 1820fd1e5c81SAndrey Smirnov .valid = { 1821fd1e5c81SAndrey Smirnov .min_access_size = 1, 1822fd1e5c81SAndrey Smirnov .max_access_size = 4, 1823fd1e5c81SAndrey Smirnov .unaligned = false 1824fd1e5c81SAndrey Smirnov }, 1825fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1826fd1e5c81SAndrey Smirnov }; 1827fd1e5c81SAndrey Smirnov 1828fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1829fd1e5c81SAndrey Smirnov { 1830fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1831fd1e5c81SAndrey Smirnov 1832fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1833fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1834fd1e5c81SAndrey Smirnov } 1835fd1e5c81SAndrey Smirnov 1836fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1837fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1838fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1839fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1840fd1e5c81SAndrey Smirnov }; 1841fd1e5c81SAndrey Smirnov 1842d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1843d7dfca08SIgor Mitsyanko { 1844224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 18457302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 184640bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1847fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1848d7dfca08SIgor Mitsyanko } 1849d7dfca08SIgor Mitsyanko 1850d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1851