1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 28d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 29d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 30d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 31d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3303dd024fSPaolo Bonzini #include "qemu/log.h" 34d7dfca08SIgor Mitsyanko 35d7dfca08SIgor Mitsyanko /* host controller debug messages */ 36d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 37d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 38d7dfca08SIgor Mitsyanko #endif 39d7dfca08SIgor Mitsyanko 40d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 417af0fc99SSai Pavan Boddu do { \ 427af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 437af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 447af0fc99SSai Pavan Boddu } \ 457af0fc99SSai Pavan Boddu } while (0) 46d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 477af0fc99SSai Pavan Boddu do { \ 487af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 497af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 507af0fc99SSai Pavan Boddu } \ 517af0fc99SSai Pavan Boddu } while (0) 52d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 537af0fc99SSai Pavan Boddu do { \ 547af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 557af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 567af0fc99SSai Pavan Boddu } \ 577af0fc99SSai Pavan Boddu } while (0) 58d7dfca08SIgor Mitsyanko 5940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 6040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 6140bbc194SPeter Maydell 62d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 63d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 64d7dfca08SIgor Mitsyanko * If not stated otherwise: 65d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 66d7dfca08SIgor Mitsyanko */ 67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 72d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 75d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 76d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 77d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 78d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 79d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 80d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 81c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 82d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 83d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 84c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 85d7dfca08SIgor Mitsyanko 86d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 87d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 88d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 89d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 90d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 91d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 92d7dfca08SIgor Mitsyanko #endif 93d7dfca08SIgor Mitsyanko 94d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 95d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 96d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 97d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 98d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 99d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 100d7dfca08SIgor Mitsyanko #else 101d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 102d7dfca08SIgor Mitsyanko #endif 103d7dfca08SIgor Mitsyanko 104d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 105d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 106d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 107d7dfca08SIgor Mitsyanko #endif 108d7dfca08SIgor Mitsyanko 109d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 110d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 111d7dfca08SIgor Mitsyanko #endif 112d7dfca08SIgor Mitsyanko 113d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 114d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 115d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 116d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 117d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 118d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 119d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 120d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 121d7dfca08SIgor Mitsyanko 1228b20aefaSPrasad J Pandit #define MASK_TRNMOD 0x0037 123d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 124d7dfca08SIgor Mitsyanko 125d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 126d7dfca08SIgor Mitsyanko { 127d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 128d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 129d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 130d7dfca08SIgor Mitsyanko } 131d7dfca08SIgor Mitsyanko 132d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 133d7dfca08SIgor Mitsyanko { 134d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 135d7dfca08SIgor Mitsyanko } 136d7dfca08SIgor Mitsyanko 137d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 138d7dfca08SIgor Mitsyanko { 139d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 140d7dfca08SIgor Mitsyanko 141d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 142bc72ad67SAlex Bligh timer_mod(s->insert_timer, 143bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 144d7dfca08SIgor Mitsyanko } else { 145d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 146d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 147d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 148d7dfca08SIgor Mitsyanko } 149d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 150d7dfca08SIgor Mitsyanko } 151d7dfca08SIgor Mitsyanko } 152d7dfca08SIgor Mitsyanko 15340bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 154d7dfca08SIgor Mitsyanko { 15540bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 156d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 157d7dfca08SIgor Mitsyanko 158d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 159d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 160bc72ad67SAlex Bligh timer_mod(s->insert_timer, 161bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 162d7dfca08SIgor Mitsyanko } else { 163d7dfca08SIgor Mitsyanko if (level) { 164d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 165d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 166d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 167d7dfca08SIgor Mitsyanko } 168d7dfca08SIgor Mitsyanko } else { 169d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 170d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 171d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 172d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 173d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 174d7dfca08SIgor Mitsyanko } 175d7dfca08SIgor Mitsyanko } 176d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 177d7dfca08SIgor Mitsyanko } 178d7dfca08SIgor Mitsyanko } 179d7dfca08SIgor Mitsyanko 18040bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 181d7dfca08SIgor Mitsyanko { 18240bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 183d7dfca08SIgor Mitsyanko 184d7dfca08SIgor Mitsyanko if (level) { 185d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 186d7dfca08SIgor Mitsyanko } else { 187d7dfca08SIgor Mitsyanko /* Write enabled */ 188d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 189d7dfca08SIgor Mitsyanko } 190d7dfca08SIgor Mitsyanko } 191d7dfca08SIgor Mitsyanko 192d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 193d7dfca08SIgor Mitsyanko { 19440bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 19540bbc194SPeter Maydell 196bc72ad67SAlex Bligh timer_del(s->insert_timer); 197bc72ad67SAlex Bligh timer_del(s->transfer_timer); 198d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 199d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 200d7dfca08SIgor Mitsyanko * initialization */ 201d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 202d7dfca08SIgor Mitsyanko 20340bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 20440bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 20540bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20640bbc194SPeter Maydell 207d7dfca08SIgor Mitsyanko s->data_count = 0; 208d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2090a7ac9f9SAndrew Baumann s->pending_insert_state = false; 210d7dfca08SIgor Mitsyanko } 211d7dfca08SIgor Mitsyanko 2128b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2138b41c305SPeter Maydell { 2148b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2158b41c305SPeter Maydell * commanded via device register apart from handling of the 2168b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2178b41c305SPeter Maydell */ 2188b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2198b41c305SPeter Maydell 2208b41c305SPeter Maydell sdhci_reset(s); 2218b41c305SPeter Maydell 2228b41c305SPeter Maydell if (s->pending_insert_quirk) { 2238b41c305SPeter Maydell s->pending_insert_state = true; 2248b41c305SPeter Maydell } 2258b41c305SPeter Maydell } 2268b41c305SPeter Maydell 227d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 228d7dfca08SIgor Mitsyanko 229d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 230d7dfca08SIgor Mitsyanko { 231d7dfca08SIgor Mitsyanko SDRequest request; 232d7dfca08SIgor Mitsyanko uint8_t response[16]; 233d7dfca08SIgor Mitsyanko int rlen; 234d7dfca08SIgor Mitsyanko 235d7dfca08SIgor Mitsyanko s->errintsts = 0; 236d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 237d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 238d7dfca08SIgor Mitsyanko request.arg = s->argument; 239d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 24040bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 241d7dfca08SIgor Mitsyanko 242d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 243d7dfca08SIgor Mitsyanko if (rlen == 4) { 244d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 245d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 246d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 247d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 248d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 249d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 250d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 251d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 252d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 253d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 254d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 255d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 256d7dfca08SIgor Mitsyanko response[2]; 257d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 258d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 259d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 260d7dfca08SIgor Mitsyanko } else { 261d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 262d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 263d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 264d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 265d7dfca08SIgor Mitsyanko } 266d7dfca08SIgor Mitsyanko } 267d7dfca08SIgor Mitsyanko 268d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 269d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 270d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 271d7dfca08SIgor Mitsyanko } 272d7dfca08SIgor Mitsyanko } 273d7dfca08SIgor Mitsyanko 274d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 275d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 276d7dfca08SIgor Mitsyanko } 277d7dfca08SIgor Mitsyanko 278d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 279d7dfca08SIgor Mitsyanko 280d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 281656f416cSPeter Crosthwaite s->data_count = 0; 282d368ba43SKevin O'Connor sdhci_data_transfer(s); 283d7dfca08SIgor Mitsyanko } 284d7dfca08SIgor Mitsyanko } 285d7dfca08SIgor Mitsyanko 286d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 287d7dfca08SIgor Mitsyanko { 288d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 289d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 290d7dfca08SIgor Mitsyanko SDRequest request; 291d7dfca08SIgor Mitsyanko uint8_t response[16]; 292d7dfca08SIgor Mitsyanko 293d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 294d7dfca08SIgor Mitsyanko request.arg = 0; 295d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 29640bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 297d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 298d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 299d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 300d7dfca08SIgor Mitsyanko } 301d7dfca08SIgor Mitsyanko 302d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 303d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 304d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 305d7dfca08SIgor Mitsyanko 306d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 307d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 308d7dfca08SIgor Mitsyanko } 309d7dfca08SIgor Mitsyanko 310d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 311d7dfca08SIgor Mitsyanko } 312d7dfca08SIgor Mitsyanko 313d7dfca08SIgor Mitsyanko /* 314d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 315d7dfca08SIgor Mitsyanko */ 316d7dfca08SIgor Mitsyanko 317d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 318d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 319d7dfca08SIgor Mitsyanko { 320d7dfca08SIgor Mitsyanko int index = 0; 321d7dfca08SIgor Mitsyanko 322d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 323d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 324d7dfca08SIgor Mitsyanko return; 325d7dfca08SIgor Mitsyanko } 326d7dfca08SIgor Mitsyanko 327d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 32840bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 329d7dfca08SIgor Mitsyanko } 330d7dfca08SIgor Mitsyanko 331d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 332d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 333d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 334d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 335d7dfca08SIgor Mitsyanko } 336d7dfca08SIgor Mitsyanko 337d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 338d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 339d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 340d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 341d7dfca08SIgor Mitsyanko } 342d7dfca08SIgor Mitsyanko 343d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 344d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 345d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 346d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 347d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 348d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 349d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 350d7dfca08SIgor Mitsyanko } 351d7dfca08SIgor Mitsyanko } 352d7dfca08SIgor Mitsyanko 353d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 354d7dfca08SIgor Mitsyanko } 355d7dfca08SIgor Mitsyanko 356d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 357d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 358d7dfca08SIgor Mitsyanko { 359d7dfca08SIgor Mitsyanko uint32_t value = 0; 360d7dfca08SIgor Mitsyanko int i; 361d7dfca08SIgor Mitsyanko 362d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 363d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 364d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 365d7dfca08SIgor Mitsyanko return 0; 366d7dfca08SIgor Mitsyanko } 367d7dfca08SIgor Mitsyanko 368d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 369d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 370d7dfca08SIgor Mitsyanko s->data_count++; 371d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 372d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 373d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 374d7dfca08SIgor Mitsyanko s->data_count); 375d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 376d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 377d7dfca08SIgor Mitsyanko 378d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 379d7dfca08SIgor Mitsyanko s->blkcnt--; 380d7dfca08SIgor Mitsyanko } 381d7dfca08SIgor Mitsyanko 382d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 383d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 384d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 385d7dfca08SIgor Mitsyanko /* stop at gap request */ 386d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 387d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 388d368ba43SKevin O'Connor sdhci_end_transfer(s); 389d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 390d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 391d7dfca08SIgor Mitsyanko } 392d7dfca08SIgor Mitsyanko break; 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko } 395d7dfca08SIgor Mitsyanko 396d7dfca08SIgor Mitsyanko return value; 397d7dfca08SIgor Mitsyanko } 398d7dfca08SIgor Mitsyanko 399d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 400d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 401d7dfca08SIgor Mitsyanko { 402d7dfca08SIgor Mitsyanko int index = 0; 403d7dfca08SIgor Mitsyanko 404d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 405d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 406d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 407d7dfca08SIgor Mitsyanko } 408d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 409d7dfca08SIgor Mitsyanko return; 410d7dfca08SIgor Mitsyanko } 411d7dfca08SIgor Mitsyanko 412d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 413d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 414d7dfca08SIgor Mitsyanko return; 415d7dfca08SIgor Mitsyanko } else { 416d7dfca08SIgor Mitsyanko s->blkcnt--; 417d7dfca08SIgor Mitsyanko } 418d7dfca08SIgor Mitsyanko } 419d7dfca08SIgor Mitsyanko 420d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 42140bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 422d7dfca08SIgor Mitsyanko } 423d7dfca08SIgor Mitsyanko 424d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 425d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 426d7dfca08SIgor Mitsyanko 427d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 428d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 429d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 430d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 431d368ba43SKevin O'Connor sdhci_end_transfer(s); 432dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 433dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 434d7dfca08SIgor Mitsyanko } 435d7dfca08SIgor Mitsyanko 436d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 437d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 438d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 439d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 440d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 441d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 442d7dfca08SIgor Mitsyanko } 443d368ba43SKevin O'Connor sdhci_end_transfer(s); 444d7dfca08SIgor Mitsyanko } 445d7dfca08SIgor Mitsyanko 446d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko 449d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 450d7dfca08SIgor Mitsyanko * register */ 451d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 452d7dfca08SIgor Mitsyanko { 453d7dfca08SIgor Mitsyanko unsigned i; 454d7dfca08SIgor Mitsyanko 455d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 456d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 457d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 458d7dfca08SIgor Mitsyanko return; 459d7dfca08SIgor Mitsyanko } 460d7dfca08SIgor Mitsyanko 461d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 462d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 463d7dfca08SIgor Mitsyanko s->data_count++; 464d7dfca08SIgor Mitsyanko value >>= 8; 465d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 466d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 467d7dfca08SIgor Mitsyanko s->data_count); 468d7dfca08SIgor Mitsyanko s->data_count = 0; 469d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 470d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 471d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 472d7dfca08SIgor Mitsyanko } 473d7dfca08SIgor Mitsyanko } 474d7dfca08SIgor Mitsyanko } 475d7dfca08SIgor Mitsyanko } 476d7dfca08SIgor Mitsyanko 477d7dfca08SIgor Mitsyanko /* 478d7dfca08SIgor Mitsyanko * Single DMA data transfer 479d7dfca08SIgor Mitsyanko */ 480d7dfca08SIgor Mitsyanko 481d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 482d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 483d7dfca08SIgor Mitsyanko { 484d7dfca08SIgor Mitsyanko bool page_aligned = false; 485d7dfca08SIgor Mitsyanko unsigned int n, begin; 486d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 487d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 488d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 489d7dfca08SIgor Mitsyanko 4906e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 4916e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 4926e86d903SPrasad J Pandit return; 4936e86d903SPrasad J Pandit } 4946e86d903SPrasad J Pandit 495d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 496d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 497d7dfca08SIgor Mitsyanko * allow them to work properly */ 498d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 499d7dfca08SIgor Mitsyanko page_aligned = true; 500d7dfca08SIgor Mitsyanko } 501d7dfca08SIgor Mitsyanko 502d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 503d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 504d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 505d7dfca08SIgor Mitsyanko while (s->blkcnt) { 506d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 507d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 50840bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 509d7dfca08SIgor Mitsyanko } 510d7dfca08SIgor Mitsyanko } 511d7dfca08SIgor Mitsyanko begin = s->data_count; 512d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 513d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 514d7dfca08SIgor Mitsyanko boundary_count = 0; 515d7dfca08SIgor Mitsyanko } else { 516d7dfca08SIgor Mitsyanko s->data_count = block_size; 517d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 518d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 519d7dfca08SIgor Mitsyanko s->blkcnt--; 520d7dfca08SIgor Mitsyanko } 521d7dfca08SIgor Mitsyanko } 522df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 523d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 524d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 525d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 526d7dfca08SIgor Mitsyanko s->data_count = 0; 527d7dfca08SIgor Mitsyanko } 528d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 529d7dfca08SIgor Mitsyanko break; 530d7dfca08SIgor Mitsyanko } 531d7dfca08SIgor Mitsyanko } 532d7dfca08SIgor Mitsyanko } else { 533d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 534d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 535d7dfca08SIgor Mitsyanko while (s->blkcnt) { 536d7dfca08SIgor Mitsyanko begin = s->data_count; 537d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 538d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 539d7dfca08SIgor Mitsyanko boundary_count = 0; 540d7dfca08SIgor Mitsyanko } else { 541d7dfca08SIgor Mitsyanko s->data_count = block_size; 542d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 543d7dfca08SIgor Mitsyanko } 544df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 54542922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 546d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 547d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 548d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 54940bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 550d7dfca08SIgor Mitsyanko } 551d7dfca08SIgor Mitsyanko s->data_count = 0; 552d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 553d7dfca08SIgor Mitsyanko s->blkcnt--; 554d7dfca08SIgor Mitsyanko } 555d7dfca08SIgor Mitsyanko } 556d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 557d7dfca08SIgor Mitsyanko break; 558d7dfca08SIgor Mitsyanko } 559d7dfca08SIgor Mitsyanko } 560d7dfca08SIgor Mitsyanko } 561d7dfca08SIgor Mitsyanko 562d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 563d368ba43SKevin O'Connor sdhci_end_transfer(s); 564d7dfca08SIgor Mitsyanko } else { 565d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 566d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 567d7dfca08SIgor Mitsyanko } 568d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 569d7dfca08SIgor Mitsyanko } 570d7dfca08SIgor Mitsyanko } 571d7dfca08SIgor Mitsyanko 572d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 573d7dfca08SIgor Mitsyanko 574d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 575d7dfca08SIgor Mitsyanko { 576d7dfca08SIgor Mitsyanko int n; 577d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 578d7dfca08SIgor Mitsyanko 579d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 580d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 58140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 582d7dfca08SIgor Mitsyanko } 583df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 584d7dfca08SIgor Mitsyanko datacnt); 585d7dfca08SIgor Mitsyanko } else { 586df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 587d7dfca08SIgor Mitsyanko datacnt); 588d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 58940bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 590d7dfca08SIgor Mitsyanko } 591d7dfca08SIgor Mitsyanko } 592d7dfca08SIgor Mitsyanko 593d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 594d7dfca08SIgor Mitsyanko s->blkcnt--; 595d7dfca08SIgor Mitsyanko } 596d7dfca08SIgor Mitsyanko 597d368ba43SKevin O'Connor sdhci_end_transfer(s); 598d7dfca08SIgor Mitsyanko } 599d7dfca08SIgor Mitsyanko 600d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 601d7dfca08SIgor Mitsyanko hwaddr addr; 602d7dfca08SIgor Mitsyanko uint16_t length; 603d7dfca08SIgor Mitsyanko uint8_t attr; 604d7dfca08SIgor Mitsyanko uint8_t incr; 605d7dfca08SIgor Mitsyanko } ADMADescr; 606d7dfca08SIgor Mitsyanko 607d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 608d7dfca08SIgor Mitsyanko { 609d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 610d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 611d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 612d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 613d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 614df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 615d7dfca08SIgor Mitsyanko sizeof(adma2)); 616d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 617d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 618d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 619d7dfca08SIgor Mitsyanko */ 620d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 621d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 622d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 623d7dfca08SIgor Mitsyanko dscr->incr = 8; 624d7dfca08SIgor Mitsyanko break; 625d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 626df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 627d7dfca08SIgor Mitsyanko sizeof(adma1)); 628d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 629d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 630d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 631d7dfca08SIgor Mitsyanko dscr->incr = 4; 632d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 633d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 634d7dfca08SIgor Mitsyanko } else { 635d7dfca08SIgor Mitsyanko dscr->length = 4096; 636d7dfca08SIgor Mitsyanko } 637d7dfca08SIgor Mitsyanko break; 638d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 639df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 640d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 641df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 642d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 643d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 644df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 645d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 646d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 647d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 648d7dfca08SIgor Mitsyanko dscr->incr = 12; 649d7dfca08SIgor Mitsyanko break; 650d7dfca08SIgor Mitsyanko } 651d7dfca08SIgor Mitsyanko } 652d7dfca08SIgor Mitsyanko 653d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 654d7dfca08SIgor Mitsyanko 655d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 656d7dfca08SIgor Mitsyanko { 657d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 658d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 659d7dfca08SIgor Mitsyanko ADMADescr dscr; 660d7dfca08SIgor Mitsyanko int i; 661d7dfca08SIgor Mitsyanko 662d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 663d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 664d7dfca08SIgor Mitsyanko 665d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 666d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 667d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 668d7dfca08SIgor Mitsyanko 669d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 670d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 671d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 672d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 673d7dfca08SIgor Mitsyanko 674d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 675d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 676d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 677d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 678d7dfca08SIgor Mitsyanko } 679d7dfca08SIgor Mitsyanko 680d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 681d7dfca08SIgor Mitsyanko return; 682d7dfca08SIgor Mitsyanko } 683d7dfca08SIgor Mitsyanko 684d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 685d7dfca08SIgor Mitsyanko 686d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 687d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 688d7dfca08SIgor Mitsyanko 689d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 690d7dfca08SIgor Mitsyanko while (length) { 691d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 692d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 69340bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 694d7dfca08SIgor Mitsyanko } 695d7dfca08SIgor Mitsyanko } 696d7dfca08SIgor Mitsyanko begin = s->data_count; 697d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 698d7dfca08SIgor Mitsyanko s->data_count = length + begin; 699d7dfca08SIgor Mitsyanko length = 0; 700d7dfca08SIgor Mitsyanko } else { 701d7dfca08SIgor Mitsyanko s->data_count = block_size; 702d7dfca08SIgor Mitsyanko length -= block_size - begin; 703d7dfca08SIgor Mitsyanko } 704df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 705d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 706d7dfca08SIgor Mitsyanko s->data_count - begin); 707d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 708d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 709d7dfca08SIgor Mitsyanko s->data_count = 0; 710d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 711d7dfca08SIgor Mitsyanko s->blkcnt--; 712d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 713d7dfca08SIgor Mitsyanko break; 714d7dfca08SIgor Mitsyanko } 715d7dfca08SIgor Mitsyanko } 716d7dfca08SIgor Mitsyanko } 717d7dfca08SIgor Mitsyanko } 718d7dfca08SIgor Mitsyanko } else { 719d7dfca08SIgor Mitsyanko while (length) { 720d7dfca08SIgor Mitsyanko begin = s->data_count; 721d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 722d7dfca08SIgor Mitsyanko s->data_count = length + begin; 723d7dfca08SIgor Mitsyanko length = 0; 724d7dfca08SIgor Mitsyanko } else { 725d7dfca08SIgor Mitsyanko s->data_count = block_size; 726d7dfca08SIgor Mitsyanko length -= block_size - begin; 727d7dfca08SIgor Mitsyanko } 728df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7299db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7309db11cefSPeter Crosthwaite s->data_count - begin); 731d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 732d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 733d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 73440bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 735d7dfca08SIgor Mitsyanko } 736d7dfca08SIgor Mitsyanko s->data_count = 0; 737d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 738d7dfca08SIgor Mitsyanko s->blkcnt--; 739d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 740d7dfca08SIgor Mitsyanko break; 741d7dfca08SIgor Mitsyanko } 742d7dfca08SIgor Mitsyanko } 743d7dfca08SIgor Mitsyanko } 744d7dfca08SIgor Mitsyanko } 745d7dfca08SIgor Mitsyanko } 746d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 747d7dfca08SIgor Mitsyanko break; 748d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 749d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 750be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 751be9c5ddeSSai Pavan Boddu s->admasysaddr); 752d7dfca08SIgor Mitsyanko break; 753d7dfca08SIgor Mitsyanko default: 754d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 755d7dfca08SIgor Mitsyanko break; 756d7dfca08SIgor Mitsyanko } 757d7dfca08SIgor Mitsyanko 7581d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 759be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 760be9c5ddeSSai Pavan Boddu s->admasysaddr); 7611d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7621d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7631d32c26fSPeter Crosthwaite } 7641d32c26fSPeter Crosthwaite 7651d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7661d32c26fSPeter Crosthwaite } 7671d32c26fSPeter Crosthwaite 768d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 769d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 770d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 771d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 772d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 773d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 774d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 775d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 776d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 777d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 778d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 779d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 780d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 781d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 782d7dfca08SIgor Mitsyanko } 783d7dfca08SIgor Mitsyanko 784d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 785d7dfca08SIgor Mitsyanko } 786d368ba43SKevin O'Connor sdhci_end_transfer(s); 787d7dfca08SIgor Mitsyanko return; 788d7dfca08SIgor Mitsyanko } 789d7dfca08SIgor Mitsyanko 790d7dfca08SIgor Mitsyanko } 791d7dfca08SIgor Mitsyanko 792085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 793bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 794bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 795d7dfca08SIgor Mitsyanko } 796d7dfca08SIgor Mitsyanko 797d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 798d7dfca08SIgor Mitsyanko 799d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 800d7dfca08SIgor Mitsyanko { 801d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 802d7dfca08SIgor Mitsyanko 803d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 804d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 805d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 806d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 807d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 808d7dfca08SIgor Mitsyanko } else { 809d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 810d7dfca08SIgor Mitsyanko } 811d7dfca08SIgor Mitsyanko 812d7dfca08SIgor Mitsyanko break; 813d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 814d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 815d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 816d7dfca08SIgor Mitsyanko break; 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko 819d368ba43SKevin O'Connor sdhci_do_adma(s); 820d7dfca08SIgor Mitsyanko break; 821d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 822d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 823d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 824d7dfca08SIgor Mitsyanko break; 825d7dfca08SIgor Mitsyanko } 826d7dfca08SIgor Mitsyanko 827d368ba43SKevin O'Connor sdhci_do_adma(s); 828d7dfca08SIgor Mitsyanko break; 829d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 830d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 831d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 832d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 833d7dfca08SIgor Mitsyanko break; 834d7dfca08SIgor Mitsyanko } 835d7dfca08SIgor Mitsyanko 836d368ba43SKevin O'Connor sdhci_do_adma(s); 837d7dfca08SIgor Mitsyanko break; 838d7dfca08SIgor Mitsyanko default: 839d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 840d7dfca08SIgor Mitsyanko break; 841d7dfca08SIgor Mitsyanko } 842d7dfca08SIgor Mitsyanko } else { 84340bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 844d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 845d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 846d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 847d7dfca08SIgor Mitsyanko } else { 848d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 849d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 850d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 851d7dfca08SIgor Mitsyanko } 852d7dfca08SIgor Mitsyanko } 853d7dfca08SIgor Mitsyanko } 854d7dfca08SIgor Mitsyanko 855d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 856d7dfca08SIgor Mitsyanko { 8576890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 858d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 859d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 860d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 861d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 862d7dfca08SIgor Mitsyanko return false; 863d7dfca08SIgor Mitsyanko } 864d7dfca08SIgor Mitsyanko 865d7dfca08SIgor Mitsyanko return true; 866d7dfca08SIgor Mitsyanko } 867d7dfca08SIgor Mitsyanko 868d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 869d7dfca08SIgor Mitsyanko * continuous manner */ 870d7dfca08SIgor Mitsyanko static inline bool 871d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 872d7dfca08SIgor Mitsyanko { 873d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 874d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 875d7dfca08SIgor Mitsyanko "is prohibited\n"); 876d7dfca08SIgor Mitsyanko return false; 877d7dfca08SIgor Mitsyanko } 878d7dfca08SIgor Mitsyanko return true; 879d7dfca08SIgor Mitsyanko } 880d7dfca08SIgor Mitsyanko 881d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 882d7dfca08SIgor Mitsyanko { 883d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 884d7dfca08SIgor Mitsyanko uint32_t ret = 0; 885d7dfca08SIgor Mitsyanko 886d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 887d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 888d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 889d7dfca08SIgor Mitsyanko break; 890d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 891d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 892d7dfca08SIgor Mitsyanko break; 893d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 894d7dfca08SIgor Mitsyanko ret = s->argument; 895d7dfca08SIgor Mitsyanko break; 896d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 897d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 898d7dfca08SIgor Mitsyanko break; 899d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 900d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 901d7dfca08SIgor Mitsyanko break; 902d7dfca08SIgor Mitsyanko case SDHC_BDATA: 903d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 904d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 905d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 906677ff2aeSPeter Crosthwaite ret, ret); 907d7dfca08SIgor Mitsyanko return ret; 908d7dfca08SIgor Mitsyanko } 909d7dfca08SIgor Mitsyanko break; 910d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 911d7dfca08SIgor Mitsyanko ret = s->prnsts; 912d7dfca08SIgor Mitsyanko break; 913d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 914d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 915d7dfca08SIgor Mitsyanko (s->wakcon << 24); 916d7dfca08SIgor Mitsyanko break; 917d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 918d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 919d7dfca08SIgor Mitsyanko break; 920d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 921d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 922d7dfca08SIgor Mitsyanko break; 923d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 924d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 925d7dfca08SIgor Mitsyanko break; 926d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 927d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 928d7dfca08SIgor Mitsyanko break; 929d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 930d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 931d7dfca08SIgor Mitsyanko break; 932d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 933d7dfca08SIgor Mitsyanko ret = s->capareg; 934d7dfca08SIgor Mitsyanko break; 935d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 936d7dfca08SIgor Mitsyanko ret = s->maxcurr; 937d7dfca08SIgor Mitsyanko break; 938d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 939d7dfca08SIgor Mitsyanko ret = s->admaerr; 940d7dfca08SIgor Mitsyanko break; 941d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 942d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 943d7dfca08SIgor Mitsyanko break; 944d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 945d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 946d7dfca08SIgor Mitsyanko break; 947d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 948d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 949d7dfca08SIgor Mitsyanko break; 950d7dfca08SIgor Mitsyanko default: 951d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 952d7dfca08SIgor Mitsyanko break; 953d7dfca08SIgor Mitsyanko } 954d7dfca08SIgor Mitsyanko 955d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 956d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 957d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 958d7dfca08SIgor Mitsyanko return ret; 959d7dfca08SIgor Mitsyanko } 960d7dfca08SIgor Mitsyanko 961d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 962d7dfca08SIgor Mitsyanko { 963d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 964d7dfca08SIgor Mitsyanko return; 965d7dfca08SIgor Mitsyanko } 966d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 967d7dfca08SIgor Mitsyanko 968d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 969d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 970d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 971d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 972d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 973d7dfca08SIgor Mitsyanko } else { 974d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 975d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 976d7dfca08SIgor Mitsyanko } 977d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 978d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 979d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 980d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 981d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 982d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 983d7dfca08SIgor Mitsyanko } 984d7dfca08SIgor Mitsyanko } 985d7dfca08SIgor Mitsyanko } 986d7dfca08SIgor Mitsyanko 987d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 988d7dfca08SIgor Mitsyanko { 989d7dfca08SIgor Mitsyanko switch (value) { 990d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 991d368ba43SKevin O'Connor sdhci_reset(s); 992d7dfca08SIgor Mitsyanko break; 993d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 994d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 995d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 996d7dfca08SIgor Mitsyanko break; 997d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 998d7dfca08SIgor Mitsyanko s->data_count = 0; 999d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1000d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1001d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1002d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1003d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1004d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1005d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1006d7dfca08SIgor Mitsyanko break; 1007d7dfca08SIgor Mitsyanko } 1008d7dfca08SIgor Mitsyanko } 1009d7dfca08SIgor Mitsyanko 1010d7dfca08SIgor Mitsyanko static void 1011d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1012d7dfca08SIgor Mitsyanko { 1013d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1014d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1015d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1016d368ba43SKevin O'Connor uint32_t value = val; 1017d7dfca08SIgor Mitsyanko value <<= shift; 1018d7dfca08SIgor Mitsyanko 1019d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1020d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1021d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1022d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1023d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1024d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1025d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1026*45ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1027d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 1028*45ba9f76SPrasad J Pandit } else { 1029*45ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 1030*45ba9f76SPrasad J Pandit } 1031d7dfca08SIgor Mitsyanko } 1032d7dfca08SIgor Mitsyanko break; 1033d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1034d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1035d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1036d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1037d7dfca08SIgor Mitsyanko } 10389201bb9aSAlistair Francis 10399201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10409201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10419201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10429201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10439201bb9aSAlistair Francis s->buf_maxsz); 10449201bb9aSAlistair Francis 10459201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10469201bb9aSAlistair Francis } 10479201bb9aSAlistair Francis 1048d7dfca08SIgor Mitsyanko break; 1049d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1050d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1051d7dfca08SIgor Mitsyanko break; 1052d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1053d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1054d7dfca08SIgor Mitsyanko * capabilities register */ 1055d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1056d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1057d7dfca08SIgor Mitsyanko } 10588b20aefaSPrasad J Pandit MASKED_WRITE(s->trnmod, mask, value & MASK_TRNMOD); 1059d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1060d7dfca08SIgor Mitsyanko 1061d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1062d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1063d7dfca08SIgor Mitsyanko break; 1064d7dfca08SIgor Mitsyanko } 1065d7dfca08SIgor Mitsyanko 1066d368ba43SKevin O'Connor sdhci_send_command(s); 1067d7dfca08SIgor Mitsyanko break; 1068d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1069d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1070d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1071d7dfca08SIgor Mitsyanko } 1072d7dfca08SIgor Mitsyanko break; 1073d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1074d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1075d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1076d7dfca08SIgor Mitsyanko } 1077d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1078d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1079d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1080d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1081d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1082d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1083d7dfca08SIgor Mitsyanko } 1084d7dfca08SIgor Mitsyanko break; 1085d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1086d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1087d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1088d7dfca08SIgor Mitsyanko } 1089d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1090d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1091d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1092d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1093d7dfca08SIgor Mitsyanko } else { 1094d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1095d7dfca08SIgor Mitsyanko } 1096d7dfca08SIgor Mitsyanko break; 1097d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1098d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1099d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1100d7dfca08SIgor Mitsyanko } 1101d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1102d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1103d7dfca08SIgor Mitsyanko if (s->errintsts) { 1104d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1105d7dfca08SIgor Mitsyanko } else { 1106d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1107d7dfca08SIgor Mitsyanko } 1108d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1109d7dfca08SIgor Mitsyanko break; 1110d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1111d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1112d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1113d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1114d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1115d7dfca08SIgor Mitsyanko if (s->errintsts) { 1116d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1117d7dfca08SIgor Mitsyanko } else { 1118d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1119d7dfca08SIgor Mitsyanko } 11200a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11210a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11220a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11230a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11240a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11250a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11260a7ac9f9SAndrew Baumann } 1127d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1128d7dfca08SIgor Mitsyanko break; 1129d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1130d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1131d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1132d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1133d7dfca08SIgor Mitsyanko break; 1134d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1135d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1136d7dfca08SIgor Mitsyanko break; 1137d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1138d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1139d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1140d7dfca08SIgor Mitsyanko break; 1141d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1142d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1143d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1144d7dfca08SIgor Mitsyanko break; 1145d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1146d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1147d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1148d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1149d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1150d7dfca08SIgor Mitsyanko } 1151d7dfca08SIgor Mitsyanko if (s->errintsts) { 1152d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1153d7dfca08SIgor Mitsyanko } 1154d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1155d7dfca08SIgor Mitsyanko break; 1156d7dfca08SIgor Mitsyanko default: 1157d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1158d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1159d7dfca08SIgor Mitsyanko break; 1160d7dfca08SIgor Mitsyanko } 1161d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1162d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1163d7dfca08SIgor Mitsyanko } 1164d7dfca08SIgor Mitsyanko 1165d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1166d368ba43SKevin O'Connor .read = sdhci_read, 1167d368ba43SKevin O'Connor .write = sdhci_write, 1168d7dfca08SIgor Mitsyanko .valid = { 1169d7dfca08SIgor Mitsyanko .min_access_size = 1, 1170d7dfca08SIgor Mitsyanko .max_access_size = 4, 1171d7dfca08SIgor Mitsyanko .unaligned = false 1172d7dfca08SIgor Mitsyanko }, 1173d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1174d7dfca08SIgor Mitsyanko }; 1175d7dfca08SIgor Mitsyanko 1176d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1177d7dfca08SIgor Mitsyanko { 1178d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1179d7dfca08SIgor Mitsyanko case 0: 1180d7dfca08SIgor Mitsyanko return 512; 1181d7dfca08SIgor Mitsyanko case 1: 1182d7dfca08SIgor Mitsyanko return 1024; 1183d7dfca08SIgor Mitsyanko case 2: 1184d7dfca08SIgor Mitsyanko return 2048; 1185d7dfca08SIgor Mitsyanko default: 1186d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1187d7dfca08SIgor Mitsyanko return 0; 1188d7dfca08SIgor Mitsyanko } 1189d7dfca08SIgor Mitsyanko } 1190d7dfca08SIgor Mitsyanko 119140bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1192d7dfca08SIgor Mitsyanko { 119340bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 119440bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1195d7dfca08SIgor Mitsyanko 1196bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1197d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1198d7dfca08SIgor Mitsyanko } 1199d7dfca08SIgor Mitsyanko 12007302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1201d7dfca08SIgor Mitsyanko { 1202bc72ad67SAlex Bligh timer_del(s->insert_timer); 1203bc72ad67SAlex Bligh timer_free(s->insert_timer); 1204bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1205bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1206127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1207127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 1208d7dfca08SIgor Mitsyanko 1209d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1210d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1211d7dfca08SIgor Mitsyanko } 1212d7dfca08SIgor Mitsyanko 12130a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12140a7ac9f9SAndrew Baumann { 12150a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12160a7ac9f9SAndrew Baumann 12170a7ac9f9SAndrew Baumann return s->pending_insert_state; 12180a7ac9f9SAndrew Baumann } 12190a7ac9f9SAndrew Baumann 12200a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12210a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 12220a7ac9f9SAndrew Baumann .version_id = 1, 12230a7ac9f9SAndrew Baumann .minimum_version_id = 1, 12240a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 12250a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 12260a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 12270a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 12280a7ac9f9SAndrew Baumann }, 12290a7ac9f9SAndrew Baumann }; 12300a7ac9f9SAndrew Baumann 1231d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1232d7dfca08SIgor Mitsyanko .name = "sdhci", 1233d7dfca08SIgor Mitsyanko .version_id = 1, 1234d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1235d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1236d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1237d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1238d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1239d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1240d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1241d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1242d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1243d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1244d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1245d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1246d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1247d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1248d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1249d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1250d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1251d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1252d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1253d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1254d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1255d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1256d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1257d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1258d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1259d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1260d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 126159046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1262e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1263e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1264d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 12650a7ac9f9SAndrew Baumann }, 12660a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 12670a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 12680a7ac9f9SAndrew Baumann NULL 12690a7ac9f9SAndrew Baumann }, 1270d7dfca08SIgor Mitsyanko }; 1271d7dfca08SIgor Mitsyanko 1272d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this 1273d7dfca08SIgor Mitsyanko * specific host controller implementation */ 12745ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1275c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 1276d7dfca08SIgor Mitsyanko SDHC_CAPAB_REG_DEFAULT), 1277c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1278d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1279d7dfca08SIgor Mitsyanko }; 1280d7dfca08SIgor Mitsyanko 12819af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1282224d10ffSKevin O'Connor { 1283224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1284224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1285224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 128640bbc194SPeter Maydell sdhci_initfn(s); 1287224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1288224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1289224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1290224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1291224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1292224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1293224d10ffSKevin O'Connor } 1294224d10ffSKevin O'Connor 1295224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1296224d10ffSKevin O'Connor { 1297224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1298224d10ffSKevin O'Connor sdhci_uninitfn(s); 1299224d10ffSKevin O'Connor } 1300224d10ffSKevin O'Connor 1301224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1302224d10ffSKevin O'Connor { 1303224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1304224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1305224d10ffSKevin O'Connor 13069af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1307224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1308224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1309224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1310224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1311224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1312224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 13135ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 13148b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1315224d10ffSKevin O'Connor } 1316224d10ffSKevin O'Connor 1317224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1318224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1319224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1320224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1321224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1322224d10ffSKevin O'Connor }; 1323224d10ffSKevin O'Connor 13245ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 13255ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 13265ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 13275ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 13280a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 13290a7ac9f9SAndrew Baumann false), 13305ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13315ec911c3SKevin O'Connor }; 13325ec911c3SKevin O'Connor 13337302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1334d7dfca08SIgor Mitsyanko { 13357302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13365ec911c3SKevin O'Connor 133740bbc194SPeter Maydell sdhci_initfn(s); 13387302dcd6SKevin O'Connor } 13397302dcd6SKevin O'Connor 13407302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13417302dcd6SKevin O'Connor { 13427302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13437302dcd6SKevin O'Connor sdhci_uninitfn(s); 13447302dcd6SKevin O'Connor } 13457302dcd6SKevin O'Connor 13467302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13477302dcd6SKevin O'Connor { 13487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1349d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1350d7dfca08SIgor Mitsyanko 1351d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1352d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1353d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 135429776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1355d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1356d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1357d7dfca08SIgor Mitsyanko } 1358d7dfca08SIgor Mitsyanko 13597302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1360d7dfca08SIgor Mitsyanko { 1361d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1362d7dfca08SIgor Mitsyanko 1363d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 13645ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13657302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 13668b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1367d7dfca08SIgor Mitsyanko } 1368d7dfca08SIgor Mitsyanko 13697302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13707302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1371d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1372d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 13737302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13747302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13757302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1376d7dfca08SIgor Mitsyanko }; 1377d7dfca08SIgor Mitsyanko 137840bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 137940bbc194SPeter Maydell { 138040bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 138140bbc194SPeter Maydell 138240bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 138340bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 138440bbc194SPeter Maydell } 138540bbc194SPeter Maydell 138640bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 138740bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 138840bbc194SPeter Maydell .parent = TYPE_SD_BUS, 138940bbc194SPeter Maydell .instance_size = sizeof(SDBus), 139040bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 139140bbc194SPeter Maydell }; 139240bbc194SPeter Maydell 1393d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1394d7dfca08SIgor Mitsyanko { 1395224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13967302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 139740bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1398d7dfca08SIgor Mitsyanko } 1399d7dfca08SIgor Mitsyanko 1400d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1401