1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 28d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 29d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 30d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 31d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3303dd024fSPaolo Bonzini #include "qemu/log.h" 34d7dfca08SIgor Mitsyanko 35d7dfca08SIgor Mitsyanko /* host controller debug messages */ 36d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 37d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 38d7dfca08SIgor Mitsyanko #endif 39d7dfca08SIgor Mitsyanko 40d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 417af0fc99SSai Pavan Boddu do { \ 427af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 437af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 447af0fc99SSai Pavan Boddu } \ 457af0fc99SSai Pavan Boddu } while (0) 46d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 477af0fc99SSai Pavan Boddu do { \ 487af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 497af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 507af0fc99SSai Pavan Boddu } \ 517af0fc99SSai Pavan Boddu } while (0) 52d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 537af0fc99SSai Pavan Boddu do { \ 547af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 557af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 567af0fc99SSai Pavan Boddu } \ 577af0fc99SSai Pavan Boddu } while (0) 58d7dfca08SIgor Mitsyanko 5940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 6040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 6140bbc194SPeter Maydell 62d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 63d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 64d7dfca08SIgor Mitsyanko * If not stated otherwise: 65d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 66d7dfca08SIgor Mitsyanko */ 67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 72d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 75d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 76d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 77d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 78d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 79d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 80d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 81c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 82d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 83d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 84c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 85d7dfca08SIgor Mitsyanko 86d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 87d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 88d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 89d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 90d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 91d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 92d7dfca08SIgor Mitsyanko #endif 93d7dfca08SIgor Mitsyanko 94d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 95d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 96d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 97d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 98d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 99d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 100d7dfca08SIgor Mitsyanko #else 101d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 102d7dfca08SIgor Mitsyanko #endif 103d7dfca08SIgor Mitsyanko 104d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 105d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 106d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 107d7dfca08SIgor Mitsyanko #endif 108d7dfca08SIgor Mitsyanko 109d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 110d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 111d7dfca08SIgor Mitsyanko #endif 112d7dfca08SIgor Mitsyanko 113d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 114d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 115d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 116d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 117d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 118d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 119d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 120d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 121d7dfca08SIgor Mitsyanko 122d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 123d7dfca08SIgor Mitsyanko 124d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 125d7dfca08SIgor Mitsyanko { 126d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 127d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 128d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 129d7dfca08SIgor Mitsyanko } 130d7dfca08SIgor Mitsyanko 131d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 132d7dfca08SIgor Mitsyanko { 133d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 134d7dfca08SIgor Mitsyanko } 135d7dfca08SIgor Mitsyanko 136d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 137d7dfca08SIgor Mitsyanko { 138d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 139d7dfca08SIgor Mitsyanko 140d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 141bc72ad67SAlex Bligh timer_mod(s->insert_timer, 142bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 143d7dfca08SIgor Mitsyanko } else { 144d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 145d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 146d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 147d7dfca08SIgor Mitsyanko } 148d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 149d7dfca08SIgor Mitsyanko } 150d7dfca08SIgor Mitsyanko } 151d7dfca08SIgor Mitsyanko 15240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 153d7dfca08SIgor Mitsyanko { 15440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 155d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 156d7dfca08SIgor Mitsyanko 157d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 158d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 159bc72ad67SAlex Bligh timer_mod(s->insert_timer, 160bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 161d7dfca08SIgor Mitsyanko } else { 162d7dfca08SIgor Mitsyanko if (level) { 163d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 164d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 165d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 166d7dfca08SIgor Mitsyanko } 167d7dfca08SIgor Mitsyanko } else { 168d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 169d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 170d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 171d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 172d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 173d7dfca08SIgor Mitsyanko } 174d7dfca08SIgor Mitsyanko } 175d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 176d7dfca08SIgor Mitsyanko } 177d7dfca08SIgor Mitsyanko } 178d7dfca08SIgor Mitsyanko 17940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 180d7dfca08SIgor Mitsyanko { 18140bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 182d7dfca08SIgor Mitsyanko 183d7dfca08SIgor Mitsyanko if (level) { 184d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 185d7dfca08SIgor Mitsyanko } else { 186d7dfca08SIgor Mitsyanko /* Write enabled */ 187d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 188d7dfca08SIgor Mitsyanko } 189d7dfca08SIgor Mitsyanko } 190d7dfca08SIgor Mitsyanko 191d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 192d7dfca08SIgor Mitsyanko { 19340bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 19440bbc194SPeter Maydell 195bc72ad67SAlex Bligh timer_del(s->insert_timer); 196bc72ad67SAlex Bligh timer_del(s->transfer_timer); 197d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 198d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 199d7dfca08SIgor Mitsyanko * initialization */ 200d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 201d7dfca08SIgor Mitsyanko 20240bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 20340bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 20440bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20540bbc194SPeter Maydell 206d7dfca08SIgor Mitsyanko s->data_count = 0; 207d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2080a7ac9f9SAndrew Baumann s->pending_insert_state = false; 209d7dfca08SIgor Mitsyanko } 210d7dfca08SIgor Mitsyanko 2118b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2128b41c305SPeter Maydell { 2138b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2148b41c305SPeter Maydell * commanded via device register apart from handling of the 2158b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2168b41c305SPeter Maydell */ 2178b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2188b41c305SPeter Maydell 2198b41c305SPeter Maydell sdhci_reset(s); 2208b41c305SPeter Maydell 2218b41c305SPeter Maydell if (s->pending_insert_quirk) { 2228b41c305SPeter Maydell s->pending_insert_state = true; 2238b41c305SPeter Maydell } 2248b41c305SPeter Maydell } 2258b41c305SPeter Maydell 226d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 227d7dfca08SIgor Mitsyanko 228d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 229d7dfca08SIgor Mitsyanko { 230d7dfca08SIgor Mitsyanko SDRequest request; 231d7dfca08SIgor Mitsyanko uint8_t response[16]; 232d7dfca08SIgor Mitsyanko int rlen; 233d7dfca08SIgor Mitsyanko 234d7dfca08SIgor Mitsyanko s->errintsts = 0; 235d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 236d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 237d7dfca08SIgor Mitsyanko request.arg = s->argument; 238d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 23940bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 240d7dfca08SIgor Mitsyanko 241d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 242d7dfca08SIgor Mitsyanko if (rlen == 4) { 243d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 244d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 245d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 246d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 247d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 248d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 249d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 250d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 251d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 252d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 253d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 254d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 255d7dfca08SIgor Mitsyanko response[2]; 256d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 257d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 258d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 259d7dfca08SIgor Mitsyanko } else { 260d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 261d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 262d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 263d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 264d7dfca08SIgor Mitsyanko } 265d7dfca08SIgor Mitsyanko } 266d7dfca08SIgor Mitsyanko 267d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 268d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 269d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 270d7dfca08SIgor Mitsyanko } 271d7dfca08SIgor Mitsyanko } 272d7dfca08SIgor Mitsyanko 273d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 274d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 275d7dfca08SIgor Mitsyanko } 276d7dfca08SIgor Mitsyanko 277d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 278d7dfca08SIgor Mitsyanko 279d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 280656f416cSPeter Crosthwaite s->data_count = 0; 281d368ba43SKevin O'Connor sdhci_data_transfer(s); 282d7dfca08SIgor Mitsyanko } 283d7dfca08SIgor Mitsyanko } 284d7dfca08SIgor Mitsyanko 285d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 286d7dfca08SIgor Mitsyanko { 287d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 288d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 289d7dfca08SIgor Mitsyanko SDRequest request; 290d7dfca08SIgor Mitsyanko uint8_t response[16]; 291d7dfca08SIgor Mitsyanko 292d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 293d7dfca08SIgor Mitsyanko request.arg = 0; 294d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 29540bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 296d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 297d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 298d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 299d7dfca08SIgor Mitsyanko } 300d7dfca08SIgor Mitsyanko 301d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 302d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 303d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 304d7dfca08SIgor Mitsyanko 305d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 306d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 307d7dfca08SIgor Mitsyanko } 308d7dfca08SIgor Mitsyanko 309d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 310d7dfca08SIgor Mitsyanko } 311d7dfca08SIgor Mitsyanko 312d7dfca08SIgor Mitsyanko /* 313d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 314d7dfca08SIgor Mitsyanko */ 315d7dfca08SIgor Mitsyanko 316d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 317d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 318d7dfca08SIgor Mitsyanko { 319d7dfca08SIgor Mitsyanko int index = 0; 320d7dfca08SIgor Mitsyanko 321d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 322d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 323d7dfca08SIgor Mitsyanko return; 324d7dfca08SIgor Mitsyanko } 325d7dfca08SIgor Mitsyanko 326d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 32740bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 328d7dfca08SIgor Mitsyanko } 329d7dfca08SIgor Mitsyanko 330d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 331d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 332d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 333d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 334d7dfca08SIgor Mitsyanko } 335d7dfca08SIgor Mitsyanko 336d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 337d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 338d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 339d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 340d7dfca08SIgor Mitsyanko } 341d7dfca08SIgor Mitsyanko 342d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 343d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 344d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 345d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 346d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 347d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 348d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 349d7dfca08SIgor Mitsyanko } 350d7dfca08SIgor Mitsyanko } 351d7dfca08SIgor Mitsyanko 352d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 353d7dfca08SIgor Mitsyanko } 354d7dfca08SIgor Mitsyanko 355d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 356d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 357d7dfca08SIgor Mitsyanko { 358d7dfca08SIgor Mitsyanko uint32_t value = 0; 359d7dfca08SIgor Mitsyanko int i; 360d7dfca08SIgor Mitsyanko 361d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 362d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 363d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 364d7dfca08SIgor Mitsyanko return 0; 365d7dfca08SIgor Mitsyanko } 366d7dfca08SIgor Mitsyanko 367d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 368d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 369d7dfca08SIgor Mitsyanko s->data_count++; 370d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 371d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 372d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 373d7dfca08SIgor Mitsyanko s->data_count); 374d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 375d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 376d7dfca08SIgor Mitsyanko 377d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 378d7dfca08SIgor Mitsyanko s->blkcnt--; 379d7dfca08SIgor Mitsyanko } 380d7dfca08SIgor Mitsyanko 381d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 382d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 383d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 384d7dfca08SIgor Mitsyanko /* stop at gap request */ 385d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 386d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 387d368ba43SKevin O'Connor sdhci_end_transfer(s); 388d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 389d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 390d7dfca08SIgor Mitsyanko } 391d7dfca08SIgor Mitsyanko break; 392d7dfca08SIgor Mitsyanko } 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko 395d7dfca08SIgor Mitsyanko return value; 396d7dfca08SIgor Mitsyanko } 397d7dfca08SIgor Mitsyanko 398d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 399d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 400d7dfca08SIgor Mitsyanko { 401d7dfca08SIgor Mitsyanko int index = 0; 402d7dfca08SIgor Mitsyanko 403d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 404d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 405d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 406d7dfca08SIgor Mitsyanko } 407d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 408d7dfca08SIgor Mitsyanko return; 409d7dfca08SIgor Mitsyanko } 410d7dfca08SIgor Mitsyanko 411d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 412d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 413d7dfca08SIgor Mitsyanko return; 414d7dfca08SIgor Mitsyanko } else { 415d7dfca08SIgor Mitsyanko s->blkcnt--; 416d7dfca08SIgor Mitsyanko } 417d7dfca08SIgor Mitsyanko } 418d7dfca08SIgor Mitsyanko 419d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 42040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 421d7dfca08SIgor Mitsyanko } 422d7dfca08SIgor Mitsyanko 423d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 424d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 425d7dfca08SIgor Mitsyanko 426d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 427d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 428d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 429d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 430d368ba43SKevin O'Connor sdhci_end_transfer(s); 431dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 432dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 433d7dfca08SIgor Mitsyanko } 434d7dfca08SIgor Mitsyanko 435d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 436d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 437d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 438d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 439d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 440d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 441d7dfca08SIgor Mitsyanko } 442d368ba43SKevin O'Connor sdhci_end_transfer(s); 443d7dfca08SIgor Mitsyanko } 444d7dfca08SIgor Mitsyanko 445d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 446d7dfca08SIgor Mitsyanko } 447d7dfca08SIgor Mitsyanko 448d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 449d7dfca08SIgor Mitsyanko * register */ 450d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 451d7dfca08SIgor Mitsyanko { 452d7dfca08SIgor Mitsyanko unsigned i; 453d7dfca08SIgor Mitsyanko 454d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 455d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 456d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 457d7dfca08SIgor Mitsyanko return; 458d7dfca08SIgor Mitsyanko } 459d7dfca08SIgor Mitsyanko 460d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 461d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 462d7dfca08SIgor Mitsyanko s->data_count++; 463d7dfca08SIgor Mitsyanko value >>= 8; 464d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 465d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 466d7dfca08SIgor Mitsyanko s->data_count); 467d7dfca08SIgor Mitsyanko s->data_count = 0; 468d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 469d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 470d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 471d7dfca08SIgor Mitsyanko } 472d7dfca08SIgor Mitsyanko } 473d7dfca08SIgor Mitsyanko } 474d7dfca08SIgor Mitsyanko } 475d7dfca08SIgor Mitsyanko 476d7dfca08SIgor Mitsyanko /* 477d7dfca08SIgor Mitsyanko * Single DMA data transfer 478d7dfca08SIgor Mitsyanko */ 479d7dfca08SIgor Mitsyanko 480d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 481d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 482d7dfca08SIgor Mitsyanko { 483d7dfca08SIgor Mitsyanko bool page_aligned = false; 484d7dfca08SIgor Mitsyanko unsigned int n, begin; 485d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 486d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 487d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 488d7dfca08SIgor Mitsyanko 489d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 490d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 491d7dfca08SIgor Mitsyanko * allow them to work properly */ 492d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 493d7dfca08SIgor Mitsyanko page_aligned = true; 494d7dfca08SIgor Mitsyanko } 495d7dfca08SIgor Mitsyanko 496d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 497d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 498d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 499d7dfca08SIgor Mitsyanko while (s->blkcnt) { 500d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 501d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 50240bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 503d7dfca08SIgor Mitsyanko } 504d7dfca08SIgor Mitsyanko } 505d7dfca08SIgor Mitsyanko begin = s->data_count; 506d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 507d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 508d7dfca08SIgor Mitsyanko boundary_count = 0; 509d7dfca08SIgor Mitsyanko } else { 510d7dfca08SIgor Mitsyanko s->data_count = block_size; 511d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 512d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 513d7dfca08SIgor Mitsyanko s->blkcnt--; 514d7dfca08SIgor Mitsyanko } 515d7dfca08SIgor Mitsyanko } 516df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 517d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 518d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 519d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 520d7dfca08SIgor Mitsyanko s->data_count = 0; 521d7dfca08SIgor Mitsyanko } 522d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 523d7dfca08SIgor Mitsyanko break; 524d7dfca08SIgor Mitsyanko } 525d7dfca08SIgor Mitsyanko } 526d7dfca08SIgor Mitsyanko } else { 527d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 528d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 529d7dfca08SIgor Mitsyanko while (s->blkcnt) { 530d7dfca08SIgor Mitsyanko begin = s->data_count; 531d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 532d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 533d7dfca08SIgor Mitsyanko boundary_count = 0; 534d7dfca08SIgor Mitsyanko } else { 535d7dfca08SIgor Mitsyanko s->data_count = block_size; 536d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 537d7dfca08SIgor Mitsyanko } 538df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 539*42922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 540d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 541d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 542d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 54340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 544d7dfca08SIgor Mitsyanko } 545d7dfca08SIgor Mitsyanko s->data_count = 0; 546d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 547d7dfca08SIgor Mitsyanko s->blkcnt--; 548d7dfca08SIgor Mitsyanko } 549d7dfca08SIgor Mitsyanko } 550d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 551d7dfca08SIgor Mitsyanko break; 552d7dfca08SIgor Mitsyanko } 553d7dfca08SIgor Mitsyanko } 554d7dfca08SIgor Mitsyanko } 555d7dfca08SIgor Mitsyanko 556d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 557d368ba43SKevin O'Connor sdhci_end_transfer(s); 558d7dfca08SIgor Mitsyanko } else { 559d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 560d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 561d7dfca08SIgor Mitsyanko } 562d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 563d7dfca08SIgor Mitsyanko } 564d7dfca08SIgor Mitsyanko } 565d7dfca08SIgor Mitsyanko 566d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 567d7dfca08SIgor Mitsyanko 568d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 569d7dfca08SIgor Mitsyanko { 570d7dfca08SIgor Mitsyanko int n; 571d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 572d7dfca08SIgor Mitsyanko 573d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 574d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 57540bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 576d7dfca08SIgor Mitsyanko } 577df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 578d7dfca08SIgor Mitsyanko datacnt); 579d7dfca08SIgor Mitsyanko } else { 580df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 581d7dfca08SIgor Mitsyanko datacnt); 582d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 58340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 584d7dfca08SIgor Mitsyanko } 585d7dfca08SIgor Mitsyanko } 586d7dfca08SIgor Mitsyanko 587d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 588d7dfca08SIgor Mitsyanko s->blkcnt--; 589d7dfca08SIgor Mitsyanko } 590d7dfca08SIgor Mitsyanko 591d368ba43SKevin O'Connor sdhci_end_transfer(s); 592d7dfca08SIgor Mitsyanko } 593d7dfca08SIgor Mitsyanko 594d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 595d7dfca08SIgor Mitsyanko hwaddr addr; 596d7dfca08SIgor Mitsyanko uint16_t length; 597d7dfca08SIgor Mitsyanko uint8_t attr; 598d7dfca08SIgor Mitsyanko uint8_t incr; 599d7dfca08SIgor Mitsyanko } ADMADescr; 600d7dfca08SIgor Mitsyanko 601d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 602d7dfca08SIgor Mitsyanko { 603d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 604d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 605d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 606d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 607d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 608df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 609d7dfca08SIgor Mitsyanko sizeof(adma2)); 610d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 611d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 612d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 613d7dfca08SIgor Mitsyanko */ 614d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 615d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 616d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 617d7dfca08SIgor Mitsyanko dscr->incr = 8; 618d7dfca08SIgor Mitsyanko break; 619d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 620df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 621d7dfca08SIgor Mitsyanko sizeof(adma1)); 622d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 623d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 624d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 625d7dfca08SIgor Mitsyanko dscr->incr = 4; 626d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 627d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 628d7dfca08SIgor Mitsyanko } else { 629d7dfca08SIgor Mitsyanko dscr->length = 4096; 630d7dfca08SIgor Mitsyanko } 631d7dfca08SIgor Mitsyanko break; 632d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 633df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 634d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 635df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 636d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 637d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 638df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 639d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 640d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 641d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 642d7dfca08SIgor Mitsyanko dscr->incr = 12; 643d7dfca08SIgor Mitsyanko break; 644d7dfca08SIgor Mitsyanko } 645d7dfca08SIgor Mitsyanko } 646d7dfca08SIgor Mitsyanko 647d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 648d7dfca08SIgor Mitsyanko 649d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 650d7dfca08SIgor Mitsyanko { 651d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 652d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 653d7dfca08SIgor Mitsyanko ADMADescr dscr; 654d7dfca08SIgor Mitsyanko int i; 655d7dfca08SIgor Mitsyanko 656d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 657d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 658d7dfca08SIgor Mitsyanko 659d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 660d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 661d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 662d7dfca08SIgor Mitsyanko 663d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 664d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 665d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 666d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 667d7dfca08SIgor Mitsyanko 668d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 669d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 670d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 671d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 672d7dfca08SIgor Mitsyanko } 673d7dfca08SIgor Mitsyanko 674d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 675d7dfca08SIgor Mitsyanko return; 676d7dfca08SIgor Mitsyanko } 677d7dfca08SIgor Mitsyanko 678d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 679d7dfca08SIgor Mitsyanko 680d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 681d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 682d7dfca08SIgor Mitsyanko 683d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 684d7dfca08SIgor Mitsyanko while (length) { 685d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 686d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 68740bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 688d7dfca08SIgor Mitsyanko } 689d7dfca08SIgor Mitsyanko } 690d7dfca08SIgor Mitsyanko begin = s->data_count; 691d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 692d7dfca08SIgor Mitsyanko s->data_count = length + begin; 693d7dfca08SIgor Mitsyanko length = 0; 694d7dfca08SIgor Mitsyanko } else { 695d7dfca08SIgor Mitsyanko s->data_count = block_size; 696d7dfca08SIgor Mitsyanko length -= block_size - begin; 697d7dfca08SIgor Mitsyanko } 698df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 699d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 700d7dfca08SIgor Mitsyanko s->data_count - begin); 701d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 702d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 703d7dfca08SIgor Mitsyanko s->data_count = 0; 704d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 705d7dfca08SIgor Mitsyanko s->blkcnt--; 706d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 707d7dfca08SIgor Mitsyanko break; 708d7dfca08SIgor Mitsyanko } 709d7dfca08SIgor Mitsyanko } 710d7dfca08SIgor Mitsyanko } 711d7dfca08SIgor Mitsyanko } 712d7dfca08SIgor Mitsyanko } else { 713d7dfca08SIgor Mitsyanko while (length) { 714d7dfca08SIgor Mitsyanko begin = s->data_count; 715d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 716d7dfca08SIgor Mitsyanko s->data_count = length + begin; 717d7dfca08SIgor Mitsyanko length = 0; 718d7dfca08SIgor Mitsyanko } else { 719d7dfca08SIgor Mitsyanko s->data_count = block_size; 720d7dfca08SIgor Mitsyanko length -= block_size - begin; 721d7dfca08SIgor Mitsyanko } 722df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7239db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7249db11cefSPeter Crosthwaite s->data_count - begin); 725d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 726d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 727d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 72840bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 729d7dfca08SIgor Mitsyanko } 730d7dfca08SIgor Mitsyanko s->data_count = 0; 731d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 732d7dfca08SIgor Mitsyanko s->blkcnt--; 733d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 734d7dfca08SIgor Mitsyanko break; 735d7dfca08SIgor Mitsyanko } 736d7dfca08SIgor Mitsyanko } 737d7dfca08SIgor Mitsyanko } 738d7dfca08SIgor Mitsyanko } 739d7dfca08SIgor Mitsyanko } 740d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 741d7dfca08SIgor Mitsyanko break; 742d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 743d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 744be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 745be9c5ddeSSai Pavan Boddu s->admasysaddr); 746d7dfca08SIgor Mitsyanko break; 747d7dfca08SIgor Mitsyanko default: 748d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 749d7dfca08SIgor Mitsyanko break; 750d7dfca08SIgor Mitsyanko } 751d7dfca08SIgor Mitsyanko 7521d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 753be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 754be9c5ddeSSai Pavan Boddu s->admasysaddr); 7551d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7561d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7571d32c26fSPeter Crosthwaite } 7581d32c26fSPeter Crosthwaite 7591d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7601d32c26fSPeter Crosthwaite } 7611d32c26fSPeter Crosthwaite 762d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 763d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 764d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 765d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 766d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 767d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 768d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 769d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 770d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 771d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 772d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 773d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 774d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 775d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 776d7dfca08SIgor Mitsyanko } 777d7dfca08SIgor Mitsyanko 778d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 779d7dfca08SIgor Mitsyanko } 780d368ba43SKevin O'Connor sdhci_end_transfer(s); 781d7dfca08SIgor Mitsyanko return; 782d7dfca08SIgor Mitsyanko } 783d7dfca08SIgor Mitsyanko 784d7dfca08SIgor Mitsyanko } 785d7dfca08SIgor Mitsyanko 786085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 787bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 788bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 789d7dfca08SIgor Mitsyanko } 790d7dfca08SIgor Mitsyanko 791d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 792d7dfca08SIgor Mitsyanko 793d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 794d7dfca08SIgor Mitsyanko { 795d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 796d7dfca08SIgor Mitsyanko 797d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 798d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 799d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 800d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 801d7dfca08SIgor Mitsyanko (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 802d7dfca08SIgor Mitsyanko break; 803d7dfca08SIgor Mitsyanko } 804d7dfca08SIgor Mitsyanko 805d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 806d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 807d7dfca08SIgor Mitsyanko } else { 808d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 809d7dfca08SIgor Mitsyanko } 810d7dfca08SIgor Mitsyanko 811d7dfca08SIgor Mitsyanko break; 812d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 813d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 814d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 815d7dfca08SIgor Mitsyanko break; 816d7dfca08SIgor Mitsyanko } 817d7dfca08SIgor Mitsyanko 818d368ba43SKevin O'Connor sdhci_do_adma(s); 819d7dfca08SIgor Mitsyanko break; 820d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 821d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 822d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 823d7dfca08SIgor Mitsyanko break; 824d7dfca08SIgor Mitsyanko } 825d7dfca08SIgor Mitsyanko 826d368ba43SKevin O'Connor sdhci_do_adma(s); 827d7dfca08SIgor Mitsyanko break; 828d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 829d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 830d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 831d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 832d7dfca08SIgor Mitsyanko break; 833d7dfca08SIgor Mitsyanko } 834d7dfca08SIgor Mitsyanko 835d368ba43SKevin O'Connor sdhci_do_adma(s); 836d7dfca08SIgor Mitsyanko break; 837d7dfca08SIgor Mitsyanko default: 838d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 839d7dfca08SIgor Mitsyanko break; 840d7dfca08SIgor Mitsyanko } 841d7dfca08SIgor Mitsyanko } else { 84240bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 843d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 844d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 845d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 846d7dfca08SIgor Mitsyanko } else { 847d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 848d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 849d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 850d7dfca08SIgor Mitsyanko } 851d7dfca08SIgor Mitsyanko } 852d7dfca08SIgor Mitsyanko } 853d7dfca08SIgor Mitsyanko 854d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 855d7dfca08SIgor Mitsyanko { 8566890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 857d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 858d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 859d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 860d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 861d7dfca08SIgor Mitsyanko return false; 862d7dfca08SIgor Mitsyanko } 863d7dfca08SIgor Mitsyanko 864d7dfca08SIgor Mitsyanko return true; 865d7dfca08SIgor Mitsyanko } 866d7dfca08SIgor Mitsyanko 867d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 868d7dfca08SIgor Mitsyanko * continuous manner */ 869d7dfca08SIgor Mitsyanko static inline bool 870d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 871d7dfca08SIgor Mitsyanko { 872d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 873d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 874d7dfca08SIgor Mitsyanko "is prohibited\n"); 875d7dfca08SIgor Mitsyanko return false; 876d7dfca08SIgor Mitsyanko } 877d7dfca08SIgor Mitsyanko return true; 878d7dfca08SIgor Mitsyanko } 879d7dfca08SIgor Mitsyanko 880d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 881d7dfca08SIgor Mitsyanko { 882d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 883d7dfca08SIgor Mitsyanko uint32_t ret = 0; 884d7dfca08SIgor Mitsyanko 885d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 886d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 887d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 888d7dfca08SIgor Mitsyanko break; 889d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 890d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 891d7dfca08SIgor Mitsyanko break; 892d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 893d7dfca08SIgor Mitsyanko ret = s->argument; 894d7dfca08SIgor Mitsyanko break; 895d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 896d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 897d7dfca08SIgor Mitsyanko break; 898d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 899d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 900d7dfca08SIgor Mitsyanko break; 901d7dfca08SIgor Mitsyanko case SDHC_BDATA: 902d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 903d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 904d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 905677ff2aeSPeter Crosthwaite ret, ret); 906d7dfca08SIgor Mitsyanko return ret; 907d7dfca08SIgor Mitsyanko } 908d7dfca08SIgor Mitsyanko break; 909d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 910d7dfca08SIgor Mitsyanko ret = s->prnsts; 911d7dfca08SIgor Mitsyanko break; 912d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 913d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 914d7dfca08SIgor Mitsyanko (s->wakcon << 24); 915d7dfca08SIgor Mitsyanko break; 916d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 917d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 918d7dfca08SIgor Mitsyanko break; 919d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 920d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 921d7dfca08SIgor Mitsyanko break; 922d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 923d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 924d7dfca08SIgor Mitsyanko break; 925d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 926d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 927d7dfca08SIgor Mitsyanko break; 928d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 929d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 930d7dfca08SIgor Mitsyanko break; 931d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 932d7dfca08SIgor Mitsyanko ret = s->capareg; 933d7dfca08SIgor Mitsyanko break; 934d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 935d7dfca08SIgor Mitsyanko ret = s->maxcurr; 936d7dfca08SIgor Mitsyanko break; 937d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 938d7dfca08SIgor Mitsyanko ret = s->admaerr; 939d7dfca08SIgor Mitsyanko break; 940d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 941d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 942d7dfca08SIgor Mitsyanko break; 943d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 944d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 945d7dfca08SIgor Mitsyanko break; 946d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 947d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 948d7dfca08SIgor Mitsyanko break; 949d7dfca08SIgor Mitsyanko default: 950d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 951d7dfca08SIgor Mitsyanko break; 952d7dfca08SIgor Mitsyanko } 953d7dfca08SIgor Mitsyanko 954d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 955d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 956d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 957d7dfca08SIgor Mitsyanko return ret; 958d7dfca08SIgor Mitsyanko } 959d7dfca08SIgor Mitsyanko 960d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 961d7dfca08SIgor Mitsyanko { 962d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 963d7dfca08SIgor Mitsyanko return; 964d7dfca08SIgor Mitsyanko } 965d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 966d7dfca08SIgor Mitsyanko 967d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 968d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 969d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 970d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 971d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 972d7dfca08SIgor Mitsyanko } else { 973d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 974d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 975d7dfca08SIgor Mitsyanko } 976d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 977d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 978d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 979d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 980d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 981d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 982d7dfca08SIgor Mitsyanko } 983d7dfca08SIgor Mitsyanko } 984d7dfca08SIgor Mitsyanko } 985d7dfca08SIgor Mitsyanko 986d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 987d7dfca08SIgor Mitsyanko { 988d7dfca08SIgor Mitsyanko switch (value) { 989d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 990d368ba43SKevin O'Connor sdhci_reset(s); 991d7dfca08SIgor Mitsyanko break; 992d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 993d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 994d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 995d7dfca08SIgor Mitsyanko break; 996d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 997d7dfca08SIgor Mitsyanko s->data_count = 0; 998d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 999d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1000d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1001d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1002d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1003d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1004d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1005d7dfca08SIgor Mitsyanko break; 1006d7dfca08SIgor Mitsyanko } 1007d7dfca08SIgor Mitsyanko } 1008d7dfca08SIgor Mitsyanko 1009d7dfca08SIgor Mitsyanko static void 1010d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1011d7dfca08SIgor Mitsyanko { 1012d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1013d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1014d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1015d368ba43SKevin O'Connor uint32_t value = val; 1016d7dfca08SIgor Mitsyanko value <<= shift; 1017d7dfca08SIgor Mitsyanko 1018d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1019d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1020d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1021d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1022d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1023d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1024d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1025d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 1026d7dfca08SIgor Mitsyanko } 1027d7dfca08SIgor Mitsyanko break; 1028d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1029d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1030d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1031d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1032d7dfca08SIgor Mitsyanko } 10339201bb9aSAlistair Francis 10349201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10359201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10369201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10379201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10389201bb9aSAlistair Francis s->buf_maxsz); 10399201bb9aSAlistair Francis 10409201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10419201bb9aSAlistair Francis } 10429201bb9aSAlistair Francis 1043d7dfca08SIgor Mitsyanko break; 1044d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1045d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1046d7dfca08SIgor Mitsyanko break; 1047d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1048d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1049d7dfca08SIgor Mitsyanko * capabilities register */ 1050d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1051d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1052d7dfca08SIgor Mitsyanko } 1053d7dfca08SIgor Mitsyanko MASKED_WRITE(s->trnmod, mask, value); 1054d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1055d7dfca08SIgor Mitsyanko 1056d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1057d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1058d7dfca08SIgor Mitsyanko break; 1059d7dfca08SIgor Mitsyanko } 1060d7dfca08SIgor Mitsyanko 1061d368ba43SKevin O'Connor sdhci_send_command(s); 1062d7dfca08SIgor Mitsyanko break; 1063d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1064d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1065d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1066d7dfca08SIgor Mitsyanko } 1067d7dfca08SIgor Mitsyanko break; 1068d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1069d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1070d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1071d7dfca08SIgor Mitsyanko } 1072d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1073d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1074d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1075d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1076d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1077d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1078d7dfca08SIgor Mitsyanko } 1079d7dfca08SIgor Mitsyanko break; 1080d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1081d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1082d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1083d7dfca08SIgor Mitsyanko } 1084d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1085d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1086d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1087d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1088d7dfca08SIgor Mitsyanko } else { 1089d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1090d7dfca08SIgor Mitsyanko } 1091d7dfca08SIgor Mitsyanko break; 1092d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1093d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1094d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1095d7dfca08SIgor Mitsyanko } 1096d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1097d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1098d7dfca08SIgor Mitsyanko if (s->errintsts) { 1099d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1100d7dfca08SIgor Mitsyanko } else { 1101d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1102d7dfca08SIgor Mitsyanko } 1103d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1104d7dfca08SIgor Mitsyanko break; 1105d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1106d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1107d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1108d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1109d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1110d7dfca08SIgor Mitsyanko if (s->errintsts) { 1111d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1112d7dfca08SIgor Mitsyanko } else { 1113d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1114d7dfca08SIgor Mitsyanko } 11150a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11160a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11170a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11180a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11190a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11200a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11210a7ac9f9SAndrew Baumann } 1122d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1123d7dfca08SIgor Mitsyanko break; 1124d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1125d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1126d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1127d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1128d7dfca08SIgor Mitsyanko break; 1129d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1130d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1131d7dfca08SIgor Mitsyanko break; 1132d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1133d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1134d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1135d7dfca08SIgor Mitsyanko break; 1136d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1137d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1138d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1139d7dfca08SIgor Mitsyanko break; 1140d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1141d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1142d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1143d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1144d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1145d7dfca08SIgor Mitsyanko } 1146d7dfca08SIgor Mitsyanko if (s->errintsts) { 1147d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1148d7dfca08SIgor Mitsyanko } 1149d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1150d7dfca08SIgor Mitsyanko break; 1151d7dfca08SIgor Mitsyanko default: 1152d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1153d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1154d7dfca08SIgor Mitsyanko break; 1155d7dfca08SIgor Mitsyanko } 1156d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1157d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1158d7dfca08SIgor Mitsyanko } 1159d7dfca08SIgor Mitsyanko 1160d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1161d368ba43SKevin O'Connor .read = sdhci_read, 1162d368ba43SKevin O'Connor .write = sdhci_write, 1163d7dfca08SIgor Mitsyanko .valid = { 1164d7dfca08SIgor Mitsyanko .min_access_size = 1, 1165d7dfca08SIgor Mitsyanko .max_access_size = 4, 1166d7dfca08SIgor Mitsyanko .unaligned = false 1167d7dfca08SIgor Mitsyanko }, 1168d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1169d7dfca08SIgor Mitsyanko }; 1170d7dfca08SIgor Mitsyanko 1171d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1172d7dfca08SIgor Mitsyanko { 1173d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1174d7dfca08SIgor Mitsyanko case 0: 1175d7dfca08SIgor Mitsyanko return 512; 1176d7dfca08SIgor Mitsyanko case 1: 1177d7dfca08SIgor Mitsyanko return 1024; 1178d7dfca08SIgor Mitsyanko case 2: 1179d7dfca08SIgor Mitsyanko return 2048; 1180d7dfca08SIgor Mitsyanko default: 1181d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1182d7dfca08SIgor Mitsyanko return 0; 1183d7dfca08SIgor Mitsyanko } 1184d7dfca08SIgor Mitsyanko } 1185d7dfca08SIgor Mitsyanko 118640bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1187d7dfca08SIgor Mitsyanko { 118840bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 118940bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1190d7dfca08SIgor Mitsyanko 1191bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1192d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1193d7dfca08SIgor Mitsyanko } 1194d7dfca08SIgor Mitsyanko 11957302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1196d7dfca08SIgor Mitsyanko { 1197bc72ad67SAlex Bligh timer_del(s->insert_timer); 1198bc72ad67SAlex Bligh timer_free(s->insert_timer); 1199bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1200bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1201127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1202127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 1203d7dfca08SIgor Mitsyanko 1204d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1205d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1206d7dfca08SIgor Mitsyanko } 1207d7dfca08SIgor Mitsyanko 12080a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12090a7ac9f9SAndrew Baumann { 12100a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12110a7ac9f9SAndrew Baumann 12120a7ac9f9SAndrew Baumann return s->pending_insert_state; 12130a7ac9f9SAndrew Baumann } 12140a7ac9f9SAndrew Baumann 12150a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12160a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 12170a7ac9f9SAndrew Baumann .version_id = 1, 12180a7ac9f9SAndrew Baumann .minimum_version_id = 1, 12190a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 12200a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 12210a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 12220a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 12230a7ac9f9SAndrew Baumann }, 12240a7ac9f9SAndrew Baumann }; 12250a7ac9f9SAndrew Baumann 1226d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1227d7dfca08SIgor Mitsyanko .name = "sdhci", 1228d7dfca08SIgor Mitsyanko .version_id = 1, 1229d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1230d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1231d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1232d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1233d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1234d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1235d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1236d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1237d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1238d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1239d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1240d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1241d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1242d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1243d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1244d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1245d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1246d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1247d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1248d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1249d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1250d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1251d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1252d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1253d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1254d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1255d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 1256d7dfca08SIgor Mitsyanko VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1257e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1258e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1259d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 12600a7ac9f9SAndrew Baumann }, 12610a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 12620a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 12630a7ac9f9SAndrew Baumann NULL 12640a7ac9f9SAndrew Baumann }, 1265d7dfca08SIgor Mitsyanko }; 1266d7dfca08SIgor Mitsyanko 1267d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this 1268d7dfca08SIgor Mitsyanko * specific host controller implementation */ 12695ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1270c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 1271d7dfca08SIgor Mitsyanko SDHC_CAPAB_REG_DEFAULT), 1272c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1273d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1274d7dfca08SIgor Mitsyanko }; 1275d7dfca08SIgor Mitsyanko 12769af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1277224d10ffSKevin O'Connor { 1278224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1279224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1280224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 128140bbc194SPeter Maydell sdhci_initfn(s); 1282224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1283224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1284224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1285224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1286224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1287224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1288224d10ffSKevin O'Connor } 1289224d10ffSKevin O'Connor 1290224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1291224d10ffSKevin O'Connor { 1292224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1293224d10ffSKevin O'Connor sdhci_uninitfn(s); 1294224d10ffSKevin O'Connor } 1295224d10ffSKevin O'Connor 1296224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1297224d10ffSKevin O'Connor { 1298224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1299224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1300224d10ffSKevin O'Connor 13019af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1302224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1303224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1304224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1305224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1306224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1307224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 13085ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 13098b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1310224d10ffSKevin O'Connor } 1311224d10ffSKevin O'Connor 1312224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1313224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1314224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1315224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1316224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1317224d10ffSKevin O'Connor }; 1318224d10ffSKevin O'Connor 13195ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 13205ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 13215ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 13225ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 13230a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 13240a7ac9f9SAndrew Baumann false), 13255ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13265ec911c3SKevin O'Connor }; 13275ec911c3SKevin O'Connor 13287302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1329d7dfca08SIgor Mitsyanko { 13307302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13315ec911c3SKevin O'Connor 133240bbc194SPeter Maydell sdhci_initfn(s); 13337302dcd6SKevin O'Connor } 13347302dcd6SKevin O'Connor 13357302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13367302dcd6SKevin O'Connor { 13377302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13387302dcd6SKevin O'Connor sdhci_uninitfn(s); 13397302dcd6SKevin O'Connor } 13407302dcd6SKevin O'Connor 13417302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13427302dcd6SKevin O'Connor { 13437302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1344d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1345d7dfca08SIgor Mitsyanko 1346d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1347d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1348d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 134929776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1350d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1351d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1352d7dfca08SIgor Mitsyanko } 1353d7dfca08SIgor Mitsyanko 13547302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1355d7dfca08SIgor Mitsyanko { 1356d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1357d7dfca08SIgor Mitsyanko 1358d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 13595ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13607302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 13618b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1362d7dfca08SIgor Mitsyanko } 1363d7dfca08SIgor Mitsyanko 13647302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13657302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1366d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1367d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 13687302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13697302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13707302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1371d7dfca08SIgor Mitsyanko }; 1372d7dfca08SIgor Mitsyanko 137340bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 137440bbc194SPeter Maydell { 137540bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 137640bbc194SPeter Maydell 137740bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 137840bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 137940bbc194SPeter Maydell } 138040bbc194SPeter Maydell 138140bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 138240bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 138340bbc194SPeter Maydell .parent = TYPE_SD_BUS, 138440bbc194SPeter Maydell .instance_size = sizeof(SDBus), 138540bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 138640bbc194SPeter Maydell }; 138740bbc194SPeter Maydell 1388d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1389d7dfca08SIgor Mitsyanko { 1390224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13917302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 139240bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1393d7dfca08SIgor Mitsyanko } 1394d7dfca08SIgor Mitsyanko 1395d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1396