xref: /qemu/hw/sd/sdhci.c (revision 24bddf9d4a278018e38ed7380871a5d1a0c65f34)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
358b7455c7SPhilippe Mathieu-Daudé #include "qapi/error.h"
3603dd024fSPaolo Bonzini #include "qemu/log.h"
378be487d8SPhilippe Mathieu-Daudé #include "trace.h"
38d7dfca08SIgor Mitsyanko 
3940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
4040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4140bbc194SPeter Maydell 
42d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
43d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
44d7dfca08SIgor Mitsyanko  * If not stated otherwise:
45d7dfca08SIgor Mitsyanko  * 0 - not supported, 1 - supported, other - prohibited.
46d7dfca08SIgor Mitsyanko  */
47d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
48d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
49d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
50d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
51d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
52d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
53d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
54d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
55d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
56d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size
57d7dfca08SIgor Mitsyanko  * Possible values: 512, 1024, 2048 bytes */
58d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
59d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz
60d7dfca08SIgor Mitsyanko  * value in range 10-63 MHz, 0 - not defined */
61c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
62d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
63d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */
64c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
65d7dfca08SIgor Mitsyanko 
66d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */
67d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
68d7dfca08SIgor Mitsyanko     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
69d7dfca08SIgor Mitsyanko     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
70d7dfca08SIgor Mitsyanko     SDHC_CAPAB_TOUNIT > 1
71d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only!
72d7dfca08SIgor Mitsyanko #endif
73d7dfca08SIgor Mitsyanko 
74d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
75d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul
76d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
77d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul
78d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
79d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul
80d7dfca08SIgor Mitsyanko #else
81d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only!
82d7dfca08SIgor Mitsyanko #endif
83d7dfca08SIgor Mitsyanko 
84d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
85d7dfca08SIgor Mitsyanko     SDHC_CAPAB_BASECLKFREQ > 63
86d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only!
87d7dfca08SIgor Mitsyanko #endif
88d7dfca08SIgor Mitsyanko 
89d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63
90d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only!
91d7dfca08SIgor Mitsyanko #endif
92d7dfca08SIgor Mitsyanko 
93d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT                                 \
94d7dfca08SIgor Mitsyanko    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
95d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
96d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
97d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
98d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
99d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
100d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_TOCLKFREQ))
101d7dfca08SIgor Mitsyanko 
102d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
103d7dfca08SIgor Mitsyanko 
104d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
105d7dfca08SIgor Mitsyanko {
106d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
107d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
108d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
109d7dfca08SIgor Mitsyanko }
110d7dfca08SIgor Mitsyanko 
111d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
112d7dfca08SIgor Mitsyanko {
113d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
114d7dfca08SIgor Mitsyanko }
115d7dfca08SIgor Mitsyanko 
116d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
117d7dfca08SIgor Mitsyanko {
118d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
119d7dfca08SIgor Mitsyanko 
120d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
121bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
122bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
123d7dfca08SIgor Mitsyanko     } else {
124d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
125d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
126d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
127d7dfca08SIgor Mitsyanko         }
128d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
129d7dfca08SIgor Mitsyanko     }
130d7dfca08SIgor Mitsyanko }
131d7dfca08SIgor Mitsyanko 
13240bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
133d7dfca08SIgor Mitsyanko {
13440bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
135d7dfca08SIgor Mitsyanko 
1368be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
137d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
138d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
139bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
140bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
141d7dfca08SIgor Mitsyanko     } else {
142d7dfca08SIgor Mitsyanko         if (level) {
143d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
144d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
145d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
146d7dfca08SIgor Mitsyanko             }
147d7dfca08SIgor Mitsyanko         } else {
148d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
149d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
150d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
151d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
152d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
153d7dfca08SIgor Mitsyanko             }
154d7dfca08SIgor Mitsyanko         }
155d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
156d7dfca08SIgor Mitsyanko     }
157d7dfca08SIgor Mitsyanko }
158d7dfca08SIgor Mitsyanko 
15940bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
160d7dfca08SIgor Mitsyanko {
16140bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
162d7dfca08SIgor Mitsyanko 
163d7dfca08SIgor Mitsyanko     if (level) {
164d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
165d7dfca08SIgor Mitsyanko     } else {
166d7dfca08SIgor Mitsyanko         /* Write enabled */
167d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
168d7dfca08SIgor Mitsyanko     }
169d7dfca08SIgor Mitsyanko }
170d7dfca08SIgor Mitsyanko 
171d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
172d7dfca08SIgor Mitsyanko {
17340bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
17440bbc194SPeter Maydell 
175bc72ad67SAlex Bligh     timer_del(s->insert_timer);
176bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
177d7dfca08SIgor Mitsyanko     /* Set all registers to 0. Capabilities registers are not cleared
178d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
179d7dfca08SIgor Mitsyanko      * initialization */
180d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
181d7dfca08SIgor Mitsyanko 
18240bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
18340bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
18440bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
18540bbc194SPeter Maydell 
186d7dfca08SIgor Mitsyanko     s->data_count = 0;
187d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
1880a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
189d7dfca08SIgor Mitsyanko }
190d7dfca08SIgor Mitsyanko 
1918b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1928b41c305SPeter Maydell {
1938b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1948b41c305SPeter Maydell      * commanded via device register apart from handling of the
1958b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1968b41c305SPeter Maydell      */
1978b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1988b41c305SPeter Maydell 
1998b41c305SPeter Maydell     sdhci_reset(s);
2008b41c305SPeter Maydell 
2018b41c305SPeter Maydell     if (s->pending_insert_quirk) {
2028b41c305SPeter Maydell         s->pending_insert_state = true;
2038b41c305SPeter Maydell     }
2048b41c305SPeter Maydell }
2058b41c305SPeter Maydell 
206d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
207d7dfca08SIgor Mitsyanko 
208d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
209d7dfca08SIgor Mitsyanko {
210d7dfca08SIgor Mitsyanko     SDRequest request;
211d7dfca08SIgor Mitsyanko     uint8_t response[16];
212d7dfca08SIgor Mitsyanko     int rlen;
213d7dfca08SIgor Mitsyanko 
214d7dfca08SIgor Mitsyanko     s->errintsts = 0;
215d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
216d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
217d7dfca08SIgor Mitsyanko     request.arg = s->argument;
2188be487d8SPhilippe Mathieu-Daudé 
2198be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
22040bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
221d7dfca08SIgor Mitsyanko 
222d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
223d7dfca08SIgor Mitsyanko         if (rlen == 4) {
224d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
225d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
226d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
2278be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
228d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
229d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
230d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
231d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
232d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
233d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
234d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
235d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
236d7dfca08SIgor Mitsyanko                             response[2];
2378be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
2388be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
239d7dfca08SIgor Mitsyanko         } else {
2408be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
241d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
242d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
243d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
244d7dfca08SIgor Mitsyanko             }
245d7dfca08SIgor Mitsyanko         }
246d7dfca08SIgor Mitsyanko 
247d7dfca08SIgor Mitsyanko         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
248d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
249d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
250d7dfca08SIgor Mitsyanko         }
251d7dfca08SIgor Mitsyanko     }
252d7dfca08SIgor Mitsyanko 
253d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
254d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
255d7dfca08SIgor Mitsyanko     }
256d7dfca08SIgor Mitsyanko 
257d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
258d7dfca08SIgor Mitsyanko 
259d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
260656f416cSPeter Crosthwaite         s->data_count = 0;
261d368ba43SKevin O'Connor         sdhci_data_transfer(s);
262d7dfca08SIgor Mitsyanko     }
263d7dfca08SIgor Mitsyanko }
264d7dfca08SIgor Mitsyanko 
265d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
266d7dfca08SIgor Mitsyanko {
267d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
268d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
269d7dfca08SIgor Mitsyanko         SDRequest request;
270d7dfca08SIgor Mitsyanko         uint8_t response[16];
271d7dfca08SIgor Mitsyanko 
272d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
273d7dfca08SIgor Mitsyanko         request.arg = 0;
2748be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
27540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
276d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
277d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
278d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
279d7dfca08SIgor Mitsyanko     }
280d7dfca08SIgor Mitsyanko 
281d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
282d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
283d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
284d7dfca08SIgor Mitsyanko 
285d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
286d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
287d7dfca08SIgor Mitsyanko     }
288d7dfca08SIgor Mitsyanko 
289d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
290d7dfca08SIgor Mitsyanko }
291d7dfca08SIgor Mitsyanko 
292d7dfca08SIgor Mitsyanko /*
293d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
294d7dfca08SIgor Mitsyanko  */
295d7dfca08SIgor Mitsyanko 
296d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
297d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
298d7dfca08SIgor Mitsyanko {
299d7dfca08SIgor Mitsyanko     int index = 0;
300d7dfca08SIgor Mitsyanko 
301d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
302d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
303d7dfca08SIgor Mitsyanko         return;
304d7dfca08SIgor Mitsyanko     }
305d7dfca08SIgor Mitsyanko 
306d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
30740bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
308d7dfca08SIgor Mitsyanko     }
309d7dfca08SIgor Mitsyanko 
310d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
311d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
312d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
313d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
314d7dfca08SIgor Mitsyanko     }
315d7dfca08SIgor Mitsyanko 
316d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
317d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
318d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
319d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
320d7dfca08SIgor Mitsyanko     }
321d7dfca08SIgor Mitsyanko 
322d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
323d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
324d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
325d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
326d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
327d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
328d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
329d7dfca08SIgor Mitsyanko         }
330d7dfca08SIgor Mitsyanko     }
331d7dfca08SIgor Mitsyanko 
332d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
333d7dfca08SIgor Mitsyanko }
334d7dfca08SIgor Mitsyanko 
335d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
336d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
337d7dfca08SIgor Mitsyanko {
338d7dfca08SIgor Mitsyanko     uint32_t value = 0;
339d7dfca08SIgor Mitsyanko     int i;
340d7dfca08SIgor Mitsyanko 
341d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
342d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
3438be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
344d7dfca08SIgor Mitsyanko         return 0;
345d7dfca08SIgor Mitsyanko     }
346d7dfca08SIgor Mitsyanko 
347d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
348d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
349d7dfca08SIgor Mitsyanko         s->data_count++;
350d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
351d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
3528be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
353d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
354d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
355d7dfca08SIgor Mitsyanko 
356d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
357d7dfca08SIgor Mitsyanko                 s->blkcnt--;
358d7dfca08SIgor Mitsyanko             }
359d7dfca08SIgor Mitsyanko 
360d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
361d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
362d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
363d7dfca08SIgor Mitsyanko                  /* stop at gap request */
364d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
365d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
366d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
367d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
368d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
369d7dfca08SIgor Mitsyanko             }
370d7dfca08SIgor Mitsyanko             break;
371d7dfca08SIgor Mitsyanko         }
372d7dfca08SIgor Mitsyanko     }
373d7dfca08SIgor Mitsyanko 
374d7dfca08SIgor Mitsyanko     return value;
375d7dfca08SIgor Mitsyanko }
376d7dfca08SIgor Mitsyanko 
377d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
378d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
379d7dfca08SIgor Mitsyanko {
380d7dfca08SIgor Mitsyanko     int index = 0;
381d7dfca08SIgor Mitsyanko 
382d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
383d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
384d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
385d7dfca08SIgor Mitsyanko         }
386d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
387d7dfca08SIgor Mitsyanko         return;
388d7dfca08SIgor Mitsyanko     }
389d7dfca08SIgor Mitsyanko 
390d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
391d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
392d7dfca08SIgor Mitsyanko             return;
393d7dfca08SIgor Mitsyanko         } else {
394d7dfca08SIgor Mitsyanko             s->blkcnt--;
395d7dfca08SIgor Mitsyanko         }
396d7dfca08SIgor Mitsyanko     }
397d7dfca08SIgor Mitsyanko 
398d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
39940bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
400d7dfca08SIgor Mitsyanko     }
401d7dfca08SIgor Mitsyanko 
402d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
403d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
404d7dfca08SIgor Mitsyanko 
405d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
406d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
407d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
408d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
409d368ba43SKevin O'Connor         sdhci_end_transfer(s);
410dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
411dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
412d7dfca08SIgor Mitsyanko     }
413d7dfca08SIgor Mitsyanko 
414d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
415d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
416d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
417d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
418d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
419d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
420d7dfca08SIgor Mitsyanko         }
421d368ba43SKevin O'Connor         sdhci_end_transfer(s);
422d7dfca08SIgor Mitsyanko     }
423d7dfca08SIgor Mitsyanko 
424d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
425d7dfca08SIgor Mitsyanko }
426d7dfca08SIgor Mitsyanko 
427d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
428d7dfca08SIgor Mitsyanko  * register */
429d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
430d7dfca08SIgor Mitsyanko {
431d7dfca08SIgor Mitsyanko     unsigned i;
432d7dfca08SIgor Mitsyanko 
433d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
434d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
4358be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
436d7dfca08SIgor Mitsyanko         return;
437d7dfca08SIgor Mitsyanko     }
438d7dfca08SIgor Mitsyanko 
439d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
440d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
441d7dfca08SIgor Mitsyanko         s->data_count++;
442d7dfca08SIgor Mitsyanko         value >>= 8;
443d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
4448be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
445d7dfca08SIgor Mitsyanko             s->data_count = 0;
446d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
447d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
448d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
449d7dfca08SIgor Mitsyanko             }
450d7dfca08SIgor Mitsyanko         }
451d7dfca08SIgor Mitsyanko     }
452d7dfca08SIgor Mitsyanko }
453d7dfca08SIgor Mitsyanko 
454d7dfca08SIgor Mitsyanko /*
455d7dfca08SIgor Mitsyanko  * Single DMA data transfer
456d7dfca08SIgor Mitsyanko  */
457d7dfca08SIgor Mitsyanko 
458d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
459d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
460d7dfca08SIgor Mitsyanko {
461d7dfca08SIgor Mitsyanko     bool page_aligned = false;
462d7dfca08SIgor Mitsyanko     unsigned int n, begin;
463d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
464d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
465d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
466d7dfca08SIgor Mitsyanko 
4676e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4686e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4696e86d903SPrasad J Pandit         return;
4706e86d903SPrasad J Pandit     }
4716e86d903SPrasad J Pandit 
472d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
473d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
474d7dfca08SIgor Mitsyanko      * allow them to work properly */
475d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
476d7dfca08SIgor Mitsyanko         page_aligned = true;
477d7dfca08SIgor Mitsyanko     }
478d7dfca08SIgor Mitsyanko 
479d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
480d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
481d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
482d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
483d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
484d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
48540bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
486d7dfca08SIgor Mitsyanko                 }
487d7dfca08SIgor Mitsyanko             }
488d7dfca08SIgor Mitsyanko             begin = s->data_count;
489d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
490d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
491d7dfca08SIgor Mitsyanko                 boundary_count = 0;
492d7dfca08SIgor Mitsyanko              } else {
493d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
494d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
495d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
496d7dfca08SIgor Mitsyanko                     s->blkcnt--;
497d7dfca08SIgor Mitsyanko                 }
498d7dfca08SIgor Mitsyanko             }
499df32fd1cSPaolo Bonzini             dma_memory_write(&address_space_memory, s->sdmasysad,
500d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
501d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
502d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
503d7dfca08SIgor Mitsyanko                 s->data_count = 0;
504d7dfca08SIgor Mitsyanko             }
505d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
506d7dfca08SIgor Mitsyanko                 break;
507d7dfca08SIgor Mitsyanko             }
508d7dfca08SIgor Mitsyanko         }
509d7dfca08SIgor Mitsyanko     } else {
510d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
511d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
512d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
513d7dfca08SIgor Mitsyanko             begin = s->data_count;
514d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
515d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
516d7dfca08SIgor Mitsyanko                 boundary_count = 0;
517d7dfca08SIgor Mitsyanko              } else {
518d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
519d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
520d7dfca08SIgor Mitsyanko             }
521df32fd1cSPaolo Bonzini             dma_memory_read(&address_space_memory, s->sdmasysad,
52242922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
523d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
524d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
525d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
52640bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
527d7dfca08SIgor Mitsyanko                 }
528d7dfca08SIgor Mitsyanko                 s->data_count = 0;
529d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
530d7dfca08SIgor Mitsyanko                     s->blkcnt--;
531d7dfca08SIgor Mitsyanko                 }
532d7dfca08SIgor Mitsyanko             }
533d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
534d7dfca08SIgor Mitsyanko                 break;
535d7dfca08SIgor Mitsyanko             }
536d7dfca08SIgor Mitsyanko         }
537d7dfca08SIgor Mitsyanko     }
538d7dfca08SIgor Mitsyanko 
539d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
540d368ba43SKevin O'Connor         sdhci_end_transfer(s);
541d7dfca08SIgor Mitsyanko     } else {
542d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
543d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
544d7dfca08SIgor Mitsyanko         }
545d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
546d7dfca08SIgor Mitsyanko     }
547d7dfca08SIgor Mitsyanko }
548d7dfca08SIgor Mitsyanko 
549d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
550d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
551d7dfca08SIgor Mitsyanko {
552d7dfca08SIgor Mitsyanko     int n;
553d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
554d7dfca08SIgor Mitsyanko 
555d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
556d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
55740bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
558d7dfca08SIgor Mitsyanko         }
559df32fd1cSPaolo Bonzini         dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
560d7dfca08SIgor Mitsyanko                          datacnt);
561d7dfca08SIgor Mitsyanko     } else {
562df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
563d7dfca08SIgor Mitsyanko                         datacnt);
564d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
56540bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
566d7dfca08SIgor Mitsyanko         }
567d7dfca08SIgor Mitsyanko     }
568d7dfca08SIgor Mitsyanko     s->blkcnt--;
569d7dfca08SIgor Mitsyanko 
570d368ba43SKevin O'Connor     sdhci_end_transfer(s);
571d7dfca08SIgor Mitsyanko }
572d7dfca08SIgor Mitsyanko 
573d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
574d7dfca08SIgor Mitsyanko     hwaddr addr;
575d7dfca08SIgor Mitsyanko     uint16_t length;
576d7dfca08SIgor Mitsyanko     uint8_t attr;
577d7dfca08SIgor Mitsyanko     uint8_t incr;
578d7dfca08SIgor Mitsyanko } ADMADescr;
579d7dfca08SIgor Mitsyanko 
580d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
581d7dfca08SIgor Mitsyanko {
582d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
583d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
584d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
585d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
586d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
587df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
588d7dfca08SIgor Mitsyanko                         sizeof(adma2));
589d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
590d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
591d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
592d7dfca08SIgor Mitsyanko          */
593d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
594d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
595d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
596d7dfca08SIgor Mitsyanko         dscr->incr = 8;
597d7dfca08SIgor Mitsyanko         break;
598d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
599df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
600d7dfca08SIgor Mitsyanko                         sizeof(adma1));
601d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
602d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
603d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
604d7dfca08SIgor Mitsyanko         dscr->incr = 4;
605d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
606d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
607d7dfca08SIgor Mitsyanko         } else {
608d7dfca08SIgor Mitsyanko             dscr->length = 4096;
609d7dfca08SIgor Mitsyanko         }
610d7dfca08SIgor Mitsyanko         break;
611d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
612df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr,
613d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
614df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 2,
615d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
616d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
617df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 4,
618d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
619d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
620d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
621d7dfca08SIgor Mitsyanko         dscr->incr = 12;
622d7dfca08SIgor Mitsyanko         break;
623d7dfca08SIgor Mitsyanko     }
624d7dfca08SIgor Mitsyanko }
625d7dfca08SIgor Mitsyanko 
626d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
627d7dfca08SIgor Mitsyanko 
628d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
629d7dfca08SIgor Mitsyanko {
630d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
631d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
6328be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
633d7dfca08SIgor Mitsyanko     int i;
634d7dfca08SIgor Mitsyanko 
635d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
636d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
637d7dfca08SIgor Mitsyanko 
638d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
6398be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
640d7dfca08SIgor Mitsyanko 
641d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
642d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
643d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
644d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
645d7dfca08SIgor Mitsyanko 
646d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
647d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
648d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
649d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
650d7dfca08SIgor Mitsyanko             }
651d7dfca08SIgor Mitsyanko 
652d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
653d7dfca08SIgor Mitsyanko             return;
654d7dfca08SIgor Mitsyanko         }
655d7dfca08SIgor Mitsyanko 
656d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
657d7dfca08SIgor Mitsyanko 
658d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
659d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
660d7dfca08SIgor Mitsyanko 
661d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
662d7dfca08SIgor Mitsyanko                 while (length) {
663d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
664d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
66540bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
666d7dfca08SIgor Mitsyanko                         }
667d7dfca08SIgor Mitsyanko                     }
668d7dfca08SIgor Mitsyanko                     begin = s->data_count;
669d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
670d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
671d7dfca08SIgor Mitsyanko                         length = 0;
672d7dfca08SIgor Mitsyanko                      } else {
673d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
674d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
675d7dfca08SIgor Mitsyanko                     }
676df32fd1cSPaolo Bonzini                     dma_memory_write(&address_space_memory, dscr.addr,
677d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
678d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
679d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
680d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
681d7dfca08SIgor Mitsyanko                         s->data_count = 0;
682d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
683d7dfca08SIgor Mitsyanko                             s->blkcnt--;
684d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
685d7dfca08SIgor Mitsyanko                                 break;
686d7dfca08SIgor Mitsyanko                             }
687d7dfca08SIgor Mitsyanko                         }
688d7dfca08SIgor Mitsyanko                     }
689d7dfca08SIgor Mitsyanko                 }
690d7dfca08SIgor Mitsyanko             } else {
691d7dfca08SIgor Mitsyanko                 while (length) {
692d7dfca08SIgor Mitsyanko                     begin = s->data_count;
693d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
694d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
695d7dfca08SIgor Mitsyanko                         length = 0;
696d7dfca08SIgor Mitsyanko                      } else {
697d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
698d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
699d7dfca08SIgor Mitsyanko                     }
700df32fd1cSPaolo Bonzini                     dma_memory_read(&address_space_memory, dscr.addr,
7019db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7029db11cefSPeter Crosthwaite                                     s->data_count - begin);
703d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
704d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
705d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
70640bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
707d7dfca08SIgor Mitsyanko                         }
708d7dfca08SIgor Mitsyanko                         s->data_count = 0;
709d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
710d7dfca08SIgor Mitsyanko                             s->blkcnt--;
711d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
712d7dfca08SIgor Mitsyanko                                 break;
713d7dfca08SIgor Mitsyanko                             }
714d7dfca08SIgor Mitsyanko                         }
715d7dfca08SIgor Mitsyanko                     }
716d7dfca08SIgor Mitsyanko                 }
717d7dfca08SIgor Mitsyanko             }
718d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
719d7dfca08SIgor Mitsyanko             break;
720d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
721d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
7228be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
723d7dfca08SIgor Mitsyanko             break;
724d7dfca08SIgor Mitsyanko         default:
725d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
726d7dfca08SIgor Mitsyanko             break;
727d7dfca08SIgor Mitsyanko         }
728d7dfca08SIgor Mitsyanko 
7291d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
7308be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
7311d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7321d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7331d32c26fSPeter Crosthwaite             }
7341d32c26fSPeter Crosthwaite 
7351d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7361d32c26fSPeter Crosthwaite         }
7371d32c26fSPeter Crosthwaite 
738d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
739d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
740d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
7418be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
742d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
743d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
744d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
7458be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
746d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
747d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
748d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
7498be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
750d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
751d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
752d7dfca08SIgor Mitsyanko                 }
753d7dfca08SIgor Mitsyanko 
754d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
755d7dfca08SIgor Mitsyanko             }
756d368ba43SKevin O'Connor             sdhci_end_transfer(s);
757d7dfca08SIgor Mitsyanko             return;
758d7dfca08SIgor Mitsyanko         }
759d7dfca08SIgor Mitsyanko 
760d7dfca08SIgor Mitsyanko     }
761d7dfca08SIgor Mitsyanko 
762085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
763bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
764bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
765d7dfca08SIgor Mitsyanko }
766d7dfca08SIgor Mitsyanko 
767d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
768d7dfca08SIgor Mitsyanko 
769d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
770d7dfca08SIgor Mitsyanko {
771d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
772d7dfca08SIgor Mitsyanko 
773d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
774d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
775d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
776d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
777d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
778d7dfca08SIgor Mitsyanko             } else {
779d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
780d7dfca08SIgor Mitsyanko             }
781d7dfca08SIgor Mitsyanko 
782d7dfca08SIgor Mitsyanko             break;
783d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
784d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
7858be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
786d7dfca08SIgor Mitsyanko                 break;
787d7dfca08SIgor Mitsyanko             }
788d7dfca08SIgor Mitsyanko 
789d368ba43SKevin O'Connor             sdhci_do_adma(s);
790d7dfca08SIgor Mitsyanko             break;
791d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
792d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
7938be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
794d7dfca08SIgor Mitsyanko                 break;
795d7dfca08SIgor Mitsyanko             }
796d7dfca08SIgor Mitsyanko 
797d368ba43SKevin O'Connor             sdhci_do_adma(s);
798d7dfca08SIgor Mitsyanko             break;
799d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
800d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
801d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
8028be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
803d7dfca08SIgor Mitsyanko                 break;
804d7dfca08SIgor Mitsyanko             }
805d7dfca08SIgor Mitsyanko 
806d368ba43SKevin O'Connor             sdhci_do_adma(s);
807d7dfca08SIgor Mitsyanko             break;
808d7dfca08SIgor Mitsyanko         default:
8098be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
810d7dfca08SIgor Mitsyanko             break;
811d7dfca08SIgor Mitsyanko         }
812d7dfca08SIgor Mitsyanko     } else {
81340bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
814d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
815d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
816d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
817d7dfca08SIgor Mitsyanko         } else {
818d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
819d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
820d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
821d7dfca08SIgor Mitsyanko         }
822d7dfca08SIgor Mitsyanko     }
823d7dfca08SIgor Mitsyanko }
824d7dfca08SIgor Mitsyanko 
825d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
826d7dfca08SIgor Mitsyanko {
8276890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
828d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
829d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
830d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
831d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
832d7dfca08SIgor Mitsyanko         return false;
833d7dfca08SIgor Mitsyanko     }
834d7dfca08SIgor Mitsyanko 
835d7dfca08SIgor Mitsyanko     return true;
836d7dfca08SIgor Mitsyanko }
837d7dfca08SIgor Mitsyanko 
838d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
839d7dfca08SIgor Mitsyanko  * continuous manner */
840d7dfca08SIgor Mitsyanko static inline bool
841d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
842d7dfca08SIgor Mitsyanko {
843d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
8448be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
845d7dfca08SIgor Mitsyanko                           "is prohibited\n");
846d7dfca08SIgor Mitsyanko         return false;
847d7dfca08SIgor Mitsyanko     }
848d7dfca08SIgor Mitsyanko     return true;
849d7dfca08SIgor Mitsyanko }
850d7dfca08SIgor Mitsyanko 
851d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
852d7dfca08SIgor Mitsyanko {
853d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
854d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
855d7dfca08SIgor Mitsyanko 
856d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
857d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
858d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
859d7dfca08SIgor Mitsyanko         break;
860d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
861d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
862d7dfca08SIgor Mitsyanko         break;
863d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
864d7dfca08SIgor Mitsyanko         ret = s->argument;
865d7dfca08SIgor Mitsyanko         break;
866d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
867d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
868d7dfca08SIgor Mitsyanko         break;
869d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
870d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
871d7dfca08SIgor Mitsyanko         break;
872d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
873d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
874d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
8758be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
876d7dfca08SIgor Mitsyanko             return ret;
877d7dfca08SIgor Mitsyanko         }
878d7dfca08SIgor Mitsyanko         break;
879d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
880d7dfca08SIgor Mitsyanko         ret = s->prnsts;
881d7dfca08SIgor Mitsyanko         break;
882d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
883d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
884d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
885d7dfca08SIgor Mitsyanko         break;
886d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
887d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
888d7dfca08SIgor Mitsyanko         break;
889d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
890d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
891d7dfca08SIgor Mitsyanko         break;
892d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
893d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
894d7dfca08SIgor Mitsyanko         break;
895d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
896d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
897d7dfca08SIgor Mitsyanko         break;
898d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
899d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
900d7dfca08SIgor Mitsyanko         break;
901d7dfca08SIgor Mitsyanko     case SDHC_CAPAREG:
902d7dfca08SIgor Mitsyanko         ret = s->capareg;
903d7dfca08SIgor Mitsyanko         break;
904d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
905d7dfca08SIgor Mitsyanko         ret = s->maxcurr;
906d7dfca08SIgor Mitsyanko         break;
907d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
908d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
909d7dfca08SIgor Mitsyanko         break;
910d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
911d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
912d7dfca08SIgor Mitsyanko         break;
913d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
914d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
915d7dfca08SIgor Mitsyanko         break;
916d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
917d7dfca08SIgor Mitsyanko         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
918d7dfca08SIgor Mitsyanko         break;
919d7dfca08SIgor Mitsyanko     default:
92000b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
92100b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
922d7dfca08SIgor Mitsyanko         break;
923d7dfca08SIgor Mitsyanko     }
924d7dfca08SIgor Mitsyanko 
925d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
926d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
9278be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
928d7dfca08SIgor Mitsyanko     return ret;
929d7dfca08SIgor Mitsyanko }
930d7dfca08SIgor Mitsyanko 
931d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
932d7dfca08SIgor Mitsyanko {
933d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
934d7dfca08SIgor Mitsyanko         return;
935d7dfca08SIgor Mitsyanko     }
936d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
937d7dfca08SIgor Mitsyanko 
938d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
939d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
940d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
941d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
942d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
943d7dfca08SIgor Mitsyanko         } else {
944d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
945d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
946d7dfca08SIgor Mitsyanko         }
947d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
948d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
949d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
950d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
951d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
952d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
953d7dfca08SIgor Mitsyanko         }
954d7dfca08SIgor Mitsyanko     }
955d7dfca08SIgor Mitsyanko }
956d7dfca08SIgor Mitsyanko 
957d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
958d7dfca08SIgor Mitsyanko {
959d7dfca08SIgor Mitsyanko     switch (value) {
960d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
961d368ba43SKevin O'Connor         sdhci_reset(s);
962d7dfca08SIgor Mitsyanko         break;
963d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
964d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
965d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
966d7dfca08SIgor Mitsyanko         break;
967d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
968d7dfca08SIgor Mitsyanko         s->data_count = 0;
969d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
970d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
971d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
972d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
973d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
974d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
975d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
976d7dfca08SIgor Mitsyanko         break;
977d7dfca08SIgor Mitsyanko     }
978d7dfca08SIgor Mitsyanko }
979d7dfca08SIgor Mitsyanko 
980d7dfca08SIgor Mitsyanko static void
981d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
982d7dfca08SIgor Mitsyanko {
983d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
984d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
985d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
986d368ba43SKevin O'Connor     uint32_t value = val;
987d7dfca08SIgor Mitsyanko     value <<= shift;
988d7dfca08SIgor Mitsyanko 
989d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
990d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
991d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
992d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
993d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
994d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
995d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
99645ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
997d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
99845ba9f76SPrasad J Pandit             } else {
99945ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
100045ba9f76SPrasad J Pandit             }
1001d7dfca08SIgor Mitsyanko         }
1002d7dfca08SIgor Mitsyanko         break;
1003d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1004d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1005d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1006d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1007d7dfca08SIgor Mitsyanko         }
10089201bb9aSAlistair Francis 
10099201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10109201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10119201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10129201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10139201bb9aSAlistair Francis                           s->buf_maxsz);
10149201bb9aSAlistair Francis 
10159201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10169201bb9aSAlistair Francis         }
10179201bb9aSAlistair Francis 
1018d7dfca08SIgor Mitsyanko         break;
1019d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1020d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1021d7dfca08SIgor Mitsyanko         break;
1022d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1023d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1024d7dfca08SIgor Mitsyanko          * capabilities register */
1025d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1026d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1027d7dfca08SIgor Mitsyanko         }
1028*24bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1029d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1030d7dfca08SIgor Mitsyanko 
1031d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1032d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1033d7dfca08SIgor Mitsyanko             break;
1034d7dfca08SIgor Mitsyanko         }
1035d7dfca08SIgor Mitsyanko 
1036d368ba43SKevin O'Connor         sdhci_send_command(s);
1037d7dfca08SIgor Mitsyanko         break;
1038d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1039d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1040d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1041d7dfca08SIgor Mitsyanko         }
1042d7dfca08SIgor Mitsyanko         break;
1043d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1044d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1045d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1046d7dfca08SIgor Mitsyanko         }
1047d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1048d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1049d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1050d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1051d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1052d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1053d7dfca08SIgor Mitsyanko         }
1054d7dfca08SIgor Mitsyanko         break;
1055d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1056d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1057d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1058d7dfca08SIgor Mitsyanko         }
1059d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1060d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1061d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1062d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1063d7dfca08SIgor Mitsyanko         } else {
1064d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1065d7dfca08SIgor Mitsyanko         }
1066d7dfca08SIgor Mitsyanko         break;
1067d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1068d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1069d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1070d7dfca08SIgor Mitsyanko         }
1071d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1072d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1073d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1074d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1075d7dfca08SIgor Mitsyanko         } else {
1076d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1077d7dfca08SIgor Mitsyanko         }
1078d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1079d7dfca08SIgor Mitsyanko         break;
1080d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1081d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1082d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1083d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1084d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1085d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1086d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1087d7dfca08SIgor Mitsyanko         } else {
1088d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1089d7dfca08SIgor Mitsyanko         }
10900a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10910a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10920a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10930a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10940a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
10950a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
10960a7ac9f9SAndrew Baumann         }
1097d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1098d7dfca08SIgor Mitsyanko         break;
1099d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1100d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1101d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1102d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1103d7dfca08SIgor Mitsyanko         break;
1104d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1105d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1106d7dfca08SIgor Mitsyanko         break;
1107d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1108d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1109d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1110d7dfca08SIgor Mitsyanko         break;
1111d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1112d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1113d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1114d7dfca08SIgor Mitsyanko         break;
1115d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1116d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1117d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1118d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1119d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1120d7dfca08SIgor Mitsyanko         }
1121d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1122d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1123d7dfca08SIgor Mitsyanko         }
1124d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1125d7dfca08SIgor Mitsyanko         break;
1126d7dfca08SIgor Mitsyanko     default:
112700b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
112800b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1129d7dfca08SIgor Mitsyanko         break;
1130d7dfca08SIgor Mitsyanko     }
11318be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
11328be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1133d7dfca08SIgor Mitsyanko }
1134d7dfca08SIgor Mitsyanko 
1135d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1136d368ba43SKevin O'Connor     .read = sdhci_read,
1137d368ba43SKevin O'Connor     .write = sdhci_write,
1138d7dfca08SIgor Mitsyanko     .valid = {
1139d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1140d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1141d7dfca08SIgor Mitsyanko         .unaligned = false
1142d7dfca08SIgor Mitsyanko     },
1143d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1144d7dfca08SIgor Mitsyanko };
1145d7dfca08SIgor Mitsyanko 
1146d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1147d7dfca08SIgor Mitsyanko {
1148d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1149d7dfca08SIgor Mitsyanko     case 0:
1150d7dfca08SIgor Mitsyanko         return 512;
1151d7dfca08SIgor Mitsyanko     case 1:
1152d7dfca08SIgor Mitsyanko         return 1024;
1153d7dfca08SIgor Mitsyanko     case 2:
1154d7dfca08SIgor Mitsyanko         return 2048;
1155d7dfca08SIgor Mitsyanko     default:
1156d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1157d7dfca08SIgor Mitsyanko         return 0;
1158d7dfca08SIgor Mitsyanko     }
1159d7dfca08SIgor Mitsyanko }
1160d7dfca08SIgor Mitsyanko 
1161b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1162b635d98cSPhilippe Mathieu-Daudé 
1163b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1164b635d98cSPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported features
1165b635d98cSPhilippe Mathieu-Daudé      * of this specific host controller implementation */ \
1166b635d98cSPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
1167b635d98cSPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("maxcurr", _state, maxcurr, 0)
1168b635d98cSPhilippe Mathieu-Daudé 
116940bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1170d7dfca08SIgor Mitsyanko {
117140bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
117240bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1173d7dfca08SIgor Mitsyanko 
1174bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1175d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1176d7dfca08SIgor Mitsyanko }
1177d7dfca08SIgor Mitsyanko 
11787302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1179d7dfca08SIgor Mitsyanko {
1180bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1181bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1182bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1183bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1184d7dfca08SIgor Mitsyanko 
1185d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1186d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1187d7dfca08SIgor Mitsyanko }
1188d7dfca08SIgor Mitsyanko 
118925367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
119025367498SPhilippe Mathieu-Daudé {
119125367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
119225367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
119325367498SPhilippe Mathieu-Daudé 
119425367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
119525367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
119625367498SPhilippe Mathieu-Daudé }
119725367498SPhilippe Mathieu-Daudé 
11988b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
11998b7455c7SPhilippe Mathieu-Daudé {
12008b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
12018b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
12028b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
12038b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
12048b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
12058b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
12068b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
12078b7455c7SPhilippe Mathieu-Daudé }
12088b7455c7SPhilippe Mathieu-Daudé 
12090a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12100a7ac9f9SAndrew Baumann {
12110a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12120a7ac9f9SAndrew Baumann 
12130a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12140a7ac9f9SAndrew Baumann }
12150a7ac9f9SAndrew Baumann 
12160a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12170a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12180a7ac9f9SAndrew Baumann     .version_id = 1,
12190a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12200a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12210a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12220a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12230a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12240a7ac9f9SAndrew Baumann     },
12250a7ac9f9SAndrew Baumann };
12260a7ac9f9SAndrew Baumann 
1227d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1228d7dfca08SIgor Mitsyanko     .name = "sdhci",
1229d7dfca08SIgor Mitsyanko     .version_id = 1,
1230d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1231d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1232d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1233d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1234d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1235d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1236d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1237d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1238d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1239d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1240d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1241d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1242d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1243d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1244d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1245d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1246d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1247d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1248d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1249d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1250d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1251d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1252d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1253d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1254d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1255d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1256d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
125759046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1258e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1259e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1260d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12610a7ac9f9SAndrew Baumann     },
12620a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12630a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12640a7ac9f9SAndrew Baumann         NULL
12650a7ac9f9SAndrew Baumann     },
1266d7dfca08SIgor Mitsyanko };
1267d7dfca08SIgor Mitsyanko 
12681c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
12691c92c505SPhilippe Mathieu-Daudé {
12701c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
12711c92c505SPhilippe Mathieu-Daudé 
12721c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
12731c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
12741c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
12751c92c505SPhilippe Mathieu-Daudé }
12761c92c505SPhilippe Mathieu-Daudé 
1277b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1278b635d98cSPhilippe Mathieu-Daudé 
12795ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1280b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1281d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1282d7dfca08SIgor Mitsyanko };
1283d7dfca08SIgor Mitsyanko 
12849af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1285224d10ffSKevin O'Connor {
1286224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
128725367498SPhilippe Mathieu-Daudé 
128825367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
128925367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
129025367498SPhilippe Mathieu-Daudé     if (errp && *errp) {
129125367498SPhilippe Mathieu-Daudé         return;
129225367498SPhilippe Mathieu-Daudé     }
129325367498SPhilippe Mathieu-Daudé 
1294224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1295224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1296224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1297224d10ffSKevin O'Connor     pci_register_bar(dev, 0, 0, &s->iomem);
1298224d10ffSKevin O'Connor }
1299224d10ffSKevin O'Connor 
1300224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1301224d10ffSKevin O'Connor {
1302224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
13038b7455c7SPhilippe Mathieu-Daudé 
13048b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1305224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1306224d10ffSKevin O'Connor }
1307224d10ffSKevin O'Connor 
1308224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1309224d10ffSKevin O'Connor {
1310224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1311224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1312224d10ffSKevin O'Connor 
13139af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1314224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1315224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1316224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1317224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13185ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13191c92c505SPhilippe Mathieu-Daudé 
13201c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1321224d10ffSKevin O'Connor }
1322224d10ffSKevin O'Connor 
1323224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1324224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1325224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1326224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1327224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1328fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1329fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1330fd3b02c8SEduardo Habkost         { },
1331fd3b02c8SEduardo Habkost     },
1332224d10ffSKevin O'Connor };
1333224d10ffSKevin O'Connor 
1334b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1335b635d98cSPhilippe Mathieu-Daudé 
13365ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1337b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13380a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13390a7ac9f9SAndrew Baumann                      false),
13405ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13415ec911c3SKevin O'Connor };
13425ec911c3SKevin O'Connor 
13437302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1344d7dfca08SIgor Mitsyanko {
13457302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13465ec911c3SKevin O'Connor 
134740bbc194SPeter Maydell     sdhci_initfn(s);
13487302dcd6SKevin O'Connor }
13497302dcd6SKevin O'Connor 
13507302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13517302dcd6SKevin O'Connor {
13527302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13537302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13547302dcd6SKevin O'Connor }
13557302dcd6SKevin O'Connor 
13567302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13577302dcd6SKevin O'Connor {
13587302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1359d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1360d7dfca08SIgor Mitsyanko 
136125367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
136225367498SPhilippe Mathieu-Daudé     if (errp && *errp) {
136325367498SPhilippe Mathieu-Daudé         return;
136425367498SPhilippe Mathieu-Daudé     }
136525367498SPhilippe Mathieu-Daudé 
1366d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1367d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1368d7dfca08SIgor Mitsyanko }
1369d7dfca08SIgor Mitsyanko 
13708b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
13718b7455c7SPhilippe Mathieu-Daudé {
13728b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
13738b7455c7SPhilippe Mathieu-Daudé 
13748b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
13758b7455c7SPhilippe Mathieu-Daudé }
13768b7455c7SPhilippe Mathieu-Daudé 
13777302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1378d7dfca08SIgor Mitsyanko {
1379d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1380d7dfca08SIgor Mitsyanko 
13815ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
13827302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
13838b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
13841c92c505SPhilippe Mathieu-Daudé 
13851c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1386d7dfca08SIgor Mitsyanko }
1387d7dfca08SIgor Mitsyanko 
13887302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
13897302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1390d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1391d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
13927302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
13937302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
13947302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1395d7dfca08SIgor Mitsyanko };
1396d7dfca08SIgor Mitsyanko 
1397b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1398b635d98cSPhilippe Mathieu-Daudé 
139940bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
140040bbc194SPeter Maydell {
140140bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
140240bbc194SPeter Maydell 
140340bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
140440bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
140540bbc194SPeter Maydell }
140640bbc194SPeter Maydell 
140740bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
140840bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
140940bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
141040bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
141140bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
141240bbc194SPeter Maydell };
141340bbc194SPeter Maydell 
1414d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1415d7dfca08SIgor Mitsyanko {
1416224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
14177302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
141840bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1419d7dfca08SIgor Mitsyanko }
1420d7dfca08SIgor Mitsyanko 
1421d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1422