1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2983c9f4caSPaolo Bonzini #include "hw/hw.h" 30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 31d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 34637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3503dd024fSPaolo Bonzini #include "qemu/log.h" 36*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 378be487d8SPhilippe Mathieu-Daudé #include "trace.h" 38d7dfca08SIgor Mitsyanko 3940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4140bbc194SPeter Maydell 42aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 43aa164fbfSPhilippe Mathieu-Daudé 4409b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 4509b738ffSPhilippe Mathieu-Daudé { 4609b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 4709b738ffSPhilippe Mathieu-Daudé } 4809b738ffSPhilippe Mathieu-Daudé 496ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 506ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 516ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 526ff37c3dSPhilippe Mathieu-Daudé { 534d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 544d67852dSPhilippe Mathieu-Daudé return false; 554d67852dSPhilippe Mathieu-Daudé } 566ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 576ff37c3dSPhilippe Mathieu-Daudé case 0: 586ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 596ff37c3dSPhilippe Mathieu-Daudé break; 606ff37c3dSPhilippe Mathieu-Daudé default: 616ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 626ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 636ff37c3dSPhilippe Mathieu-Daudé return true; 646ff37c3dSPhilippe Mathieu-Daudé } 656ff37c3dSPhilippe Mathieu-Daudé return false; 666ff37c3dSPhilippe Mathieu-Daudé } 676ff37c3dSPhilippe Mathieu-Daudé 686ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 696ff37c3dSPhilippe Mathieu-Daudé { 706ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 716ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 726ff37c3dSPhilippe Mathieu-Daudé bool y; 736ff37c3dSPhilippe Mathieu-Daudé 746ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 751e23b63fSPhilippe Mathieu-Daudé case 4: 761e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 771e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 781e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 791e23b63fSPhilippe Mathieu-Daudé 801e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 811e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 821e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 831e23b63fSPhilippe Mathieu-Daudé 841e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 851e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 861e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 871e23b63fSPhilippe Mathieu-Daudé 881e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 894d67852dSPhilippe Mathieu-Daudé case 3: 904d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 914d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 924d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 934d67852dSPhilippe Mathieu-Daudé 944d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 954d67852dSPhilippe Mathieu-Daudé if (val) { 964d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 974d67852dSPhilippe Mathieu-Daudé return; 984d67852dSPhilippe Mathieu-Daudé } 994d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1004d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1014d67852dSPhilippe Mathieu-Daudé 1024d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1034d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1044d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1054d67852dSPhilippe Mathieu-Daudé } 1064d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1074d67852dSPhilippe Mathieu-Daudé 1084d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1094d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1104d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1114d67852dSPhilippe Mathieu-Daudé 1124d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1134d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1144d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1154d67852dSPhilippe Mathieu-Daudé 1164d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1174d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1184d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1194d67852dSPhilippe Mathieu-Daudé 1204d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1214d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1224d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1234d67852dSPhilippe Mathieu-Daudé 1244d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1254d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1264d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1274d67852dSPhilippe Mathieu-Daudé 1284d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1294d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1304d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1314d67852dSPhilippe Mathieu-Daudé 1324d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1336ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1340540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1350540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1360540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1370540fba9SPhilippe Mathieu-Daudé 1380540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1390540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1400540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1410540fba9SPhilippe Mathieu-Daudé 1420540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1431e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1440540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1456ff37c3dSPhilippe Mathieu-Daudé 1466ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1476ff37c3dSPhilippe Mathieu-Daudé case 1: 1486ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1496ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1506ff37c3dSPhilippe Mathieu-Daudé 1516ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1526ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1536ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1546ff37c3dSPhilippe Mathieu-Daudé return; 1556ff37c3dSPhilippe Mathieu-Daudé } 1566ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1576ff37c3dSPhilippe Mathieu-Daudé 1586ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1596ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1606ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1616ff37c3dSPhilippe Mathieu-Daudé return; 1626ff37c3dSPhilippe Mathieu-Daudé } 1636ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1646ff37c3dSPhilippe Mathieu-Daudé 1656ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1666ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1676ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1686ff37c3dSPhilippe Mathieu-Daudé return; 1696ff37c3dSPhilippe Mathieu-Daudé } 1706ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1716ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1726ff37c3dSPhilippe Mathieu-Daudé 1736ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1746ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1756ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1766ff37c3dSPhilippe Mathieu-Daudé 1776ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1786ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1796ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1806ff37c3dSPhilippe Mathieu-Daudé 1816ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1826ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1836ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1846ff37c3dSPhilippe Mathieu-Daudé 1856ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1866ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1876ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1886ff37c3dSPhilippe Mathieu-Daudé 1896ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1906ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1916ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1926ff37c3dSPhilippe Mathieu-Daudé 1936ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1946ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 1956ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 1966ff37c3dSPhilippe Mathieu-Daudé break; 1976ff37c3dSPhilippe Mathieu-Daudé 1986ff37c3dSPhilippe Mathieu-Daudé default: 1996ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2006ff37c3dSPhilippe Mathieu-Daudé } 2016ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2026ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2036ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2046ff37c3dSPhilippe Mathieu-Daudé } 2056ff37c3dSPhilippe Mathieu-Daudé } 2066ff37c3dSPhilippe Mathieu-Daudé 207d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 208d7dfca08SIgor Mitsyanko { 209d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 210d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 211d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 212d7dfca08SIgor Mitsyanko } 213d7dfca08SIgor Mitsyanko 214d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 215d7dfca08SIgor Mitsyanko { 216d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 217d7dfca08SIgor Mitsyanko } 218d7dfca08SIgor Mitsyanko 219d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 220d7dfca08SIgor Mitsyanko { 221d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 222d7dfca08SIgor Mitsyanko 223d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 224bc72ad67SAlex Bligh timer_mod(s->insert_timer, 225bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 226d7dfca08SIgor Mitsyanko } else { 227d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 228d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 229d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 230d7dfca08SIgor Mitsyanko } 231d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 232d7dfca08SIgor Mitsyanko } 233d7dfca08SIgor Mitsyanko } 234d7dfca08SIgor Mitsyanko 23540bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 236d7dfca08SIgor Mitsyanko { 23740bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 238d7dfca08SIgor Mitsyanko 2398be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 240d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 241d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 242bc72ad67SAlex Bligh timer_mod(s->insert_timer, 243bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 244d7dfca08SIgor Mitsyanko } else { 245d7dfca08SIgor Mitsyanko if (level) { 246d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 247d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 248d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 249d7dfca08SIgor Mitsyanko } 250d7dfca08SIgor Mitsyanko } else { 251d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 252d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 253d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 254d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 255d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 256d7dfca08SIgor Mitsyanko } 257d7dfca08SIgor Mitsyanko } 258d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 259d7dfca08SIgor Mitsyanko } 260d7dfca08SIgor Mitsyanko } 261d7dfca08SIgor Mitsyanko 26240bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 263d7dfca08SIgor Mitsyanko { 26440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 265d7dfca08SIgor Mitsyanko 266d7dfca08SIgor Mitsyanko if (level) { 267d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 268d7dfca08SIgor Mitsyanko } else { 269d7dfca08SIgor Mitsyanko /* Write enabled */ 270d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 271d7dfca08SIgor Mitsyanko } 272d7dfca08SIgor Mitsyanko } 273d7dfca08SIgor Mitsyanko 274d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 275d7dfca08SIgor Mitsyanko { 27640bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 27740bbc194SPeter Maydell 278bc72ad67SAlex Bligh timer_del(s->insert_timer); 279bc72ad67SAlex Bligh timer_del(s->transfer_timer); 280aceb5b06SPhilippe Mathieu-Daudé 281aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 282d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 283d7dfca08SIgor Mitsyanko * initialization */ 284d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 285d7dfca08SIgor Mitsyanko 28640bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 28740bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 28840bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 28940bbc194SPeter Maydell 290d7dfca08SIgor Mitsyanko s->data_count = 0; 291d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2920a7ac9f9SAndrew Baumann s->pending_insert_state = false; 293d7dfca08SIgor Mitsyanko } 294d7dfca08SIgor Mitsyanko 2958b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2968b41c305SPeter Maydell { 2978b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2988b41c305SPeter Maydell * commanded via device register apart from handling of the 2998b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3008b41c305SPeter Maydell */ 3018b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3028b41c305SPeter Maydell 3038b41c305SPeter Maydell sdhci_reset(s); 3048b41c305SPeter Maydell 3058b41c305SPeter Maydell if (s->pending_insert_quirk) { 3068b41c305SPeter Maydell s->pending_insert_state = true; 3078b41c305SPeter Maydell } 3088b41c305SPeter Maydell } 3098b41c305SPeter Maydell 310d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 311d7dfca08SIgor Mitsyanko 312d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 313d7dfca08SIgor Mitsyanko { 314d7dfca08SIgor Mitsyanko SDRequest request; 315d7dfca08SIgor Mitsyanko uint8_t response[16]; 316d7dfca08SIgor Mitsyanko int rlen; 317d7dfca08SIgor Mitsyanko 318d7dfca08SIgor Mitsyanko s->errintsts = 0; 319d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 320d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 321d7dfca08SIgor Mitsyanko request.arg = s->argument; 3228be487d8SPhilippe Mathieu-Daudé 3238be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 32440bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 325d7dfca08SIgor Mitsyanko 326d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 327d7dfca08SIgor Mitsyanko if (rlen == 4) { 328b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 329d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3308be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 331d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 332b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 333b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 334b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 335d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 336d7dfca08SIgor Mitsyanko response[2]; 3378be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3388be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 339d7dfca08SIgor Mitsyanko } else { 3408be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 341d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 342d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 343d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 344d7dfca08SIgor Mitsyanko } 345d7dfca08SIgor Mitsyanko } 346d7dfca08SIgor Mitsyanko 347fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 348fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 349d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 350d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 351d7dfca08SIgor Mitsyanko } 352d7dfca08SIgor Mitsyanko } 353d7dfca08SIgor Mitsyanko 354d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 355d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 356d7dfca08SIgor Mitsyanko } 357d7dfca08SIgor Mitsyanko 358d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 359d7dfca08SIgor Mitsyanko 360d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 361656f416cSPeter Crosthwaite s->data_count = 0; 362d368ba43SKevin O'Connor sdhci_data_transfer(s); 363d7dfca08SIgor Mitsyanko } 364d7dfca08SIgor Mitsyanko } 365d7dfca08SIgor Mitsyanko 366d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 367d7dfca08SIgor Mitsyanko { 368d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 369d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 370d7dfca08SIgor Mitsyanko SDRequest request; 371d7dfca08SIgor Mitsyanko uint8_t response[16]; 372d7dfca08SIgor Mitsyanko 373d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 374d7dfca08SIgor Mitsyanko request.arg = 0; 3758be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 37640bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 377d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 378b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 379d7dfca08SIgor Mitsyanko } 380d7dfca08SIgor Mitsyanko 381d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 382d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 383d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 384d7dfca08SIgor Mitsyanko 385d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 386d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 387d7dfca08SIgor Mitsyanko } 388d7dfca08SIgor Mitsyanko 389d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 390d7dfca08SIgor Mitsyanko } 391d7dfca08SIgor Mitsyanko 392d7dfca08SIgor Mitsyanko /* 393d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 394d7dfca08SIgor Mitsyanko */ 395d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1) 396d7dfca08SIgor Mitsyanko 397d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 398d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 399d7dfca08SIgor Mitsyanko { 400d7dfca08SIgor Mitsyanko int index = 0; 401ea55a221SPhilippe Mathieu-Daudé uint8_t data; 402ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 403d7dfca08SIgor Mitsyanko 404d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 405d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 406d7dfca08SIgor Mitsyanko return; 407d7dfca08SIgor Mitsyanko } 408d7dfca08SIgor Mitsyanko 409ea55a221SPhilippe Mathieu-Daudé for (index = 0; index < blk_size; index++) { 410ea55a221SPhilippe Mathieu-Daudé data = sdbus_read_data(&s->sdbus); 411ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41208022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 413ea55a221SPhilippe Mathieu-Daudé s->fifo_buffer[index] = data; 414ea55a221SPhilippe Mathieu-Daudé } 415ea55a221SPhilippe Mathieu-Daudé } 416ea55a221SPhilippe Mathieu-Daudé 417ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 41808022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 419ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 420ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 421ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 422ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 423ea55a221SPhilippe Mathieu-Daudé goto read_done; 424d7dfca08SIgor Mitsyanko } 425d7dfca08SIgor Mitsyanko 426d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 427d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 428d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 429d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 430d7dfca08SIgor Mitsyanko } 431d7dfca08SIgor Mitsyanko 432d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 433d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 434d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 435d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 436d7dfca08SIgor Mitsyanko } 437d7dfca08SIgor Mitsyanko 438d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 439d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 440d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 441d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 442d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 443d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 444d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 445d7dfca08SIgor Mitsyanko } 446d7dfca08SIgor Mitsyanko } 447d7dfca08SIgor Mitsyanko 448ea55a221SPhilippe Mathieu-Daudé read_done: 449d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 450d7dfca08SIgor Mitsyanko } 451d7dfca08SIgor Mitsyanko 452d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 453d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 454d7dfca08SIgor Mitsyanko { 455d7dfca08SIgor Mitsyanko uint32_t value = 0; 456d7dfca08SIgor Mitsyanko int i; 457d7dfca08SIgor Mitsyanko 458d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 459d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4608be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 461d7dfca08SIgor Mitsyanko return 0; 462d7dfca08SIgor Mitsyanko } 463d7dfca08SIgor Mitsyanko 464d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 465d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 466d7dfca08SIgor Mitsyanko s->data_count++; 467d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 468bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4698be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 470d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 471d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 472d7dfca08SIgor Mitsyanko 473d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 474d7dfca08SIgor Mitsyanko s->blkcnt--; 475d7dfca08SIgor Mitsyanko } 476d7dfca08SIgor Mitsyanko 477d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 478d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 479d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 480d7dfca08SIgor Mitsyanko /* stop at gap request */ 481d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 482d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 483d368ba43SKevin O'Connor sdhci_end_transfer(s); 484d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 485d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 486d7dfca08SIgor Mitsyanko } 487d7dfca08SIgor Mitsyanko break; 488d7dfca08SIgor Mitsyanko } 489d7dfca08SIgor Mitsyanko } 490d7dfca08SIgor Mitsyanko 491d7dfca08SIgor Mitsyanko return value; 492d7dfca08SIgor Mitsyanko } 493d7dfca08SIgor Mitsyanko 494d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 495d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 496d7dfca08SIgor Mitsyanko { 497d7dfca08SIgor Mitsyanko int index = 0; 498d7dfca08SIgor Mitsyanko 499d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 500d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 501d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 502d7dfca08SIgor Mitsyanko } 503d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 504d7dfca08SIgor Mitsyanko return; 505d7dfca08SIgor Mitsyanko } 506d7dfca08SIgor Mitsyanko 507d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 508d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 509d7dfca08SIgor Mitsyanko return; 510d7dfca08SIgor Mitsyanko } else { 511d7dfca08SIgor Mitsyanko s->blkcnt--; 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko } 514d7dfca08SIgor Mitsyanko 515bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 51640bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 517d7dfca08SIgor Mitsyanko } 518d7dfca08SIgor Mitsyanko 519d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 520d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 521d7dfca08SIgor Mitsyanko 522d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 523d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 524d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 525d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 526d368ba43SKevin O'Connor sdhci_end_transfer(s); 527dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 528dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 529d7dfca08SIgor Mitsyanko } 530d7dfca08SIgor Mitsyanko 531d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 532d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 533d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 534d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 535d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 536d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 537d7dfca08SIgor Mitsyanko } 538d368ba43SKevin O'Connor sdhci_end_transfer(s); 539d7dfca08SIgor Mitsyanko } 540d7dfca08SIgor Mitsyanko 541d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 542d7dfca08SIgor Mitsyanko } 543d7dfca08SIgor Mitsyanko 544d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 545d7dfca08SIgor Mitsyanko * register */ 546d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 547d7dfca08SIgor Mitsyanko { 548d7dfca08SIgor Mitsyanko unsigned i; 549d7dfca08SIgor Mitsyanko 550d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 551d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5528be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 553d7dfca08SIgor Mitsyanko return; 554d7dfca08SIgor Mitsyanko } 555d7dfca08SIgor Mitsyanko 556d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 557d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 558d7dfca08SIgor Mitsyanko s->data_count++; 559d7dfca08SIgor Mitsyanko value >>= 8; 560bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5618be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 562d7dfca08SIgor Mitsyanko s->data_count = 0; 563d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 564d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 565d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 566d7dfca08SIgor Mitsyanko } 567d7dfca08SIgor Mitsyanko } 568d7dfca08SIgor Mitsyanko } 569d7dfca08SIgor Mitsyanko } 570d7dfca08SIgor Mitsyanko 571d7dfca08SIgor Mitsyanko /* 572d7dfca08SIgor Mitsyanko * Single DMA data transfer 573d7dfca08SIgor Mitsyanko */ 574d7dfca08SIgor Mitsyanko 575d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 576d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 577d7dfca08SIgor Mitsyanko { 578d7dfca08SIgor Mitsyanko bool page_aligned = false; 579d7dfca08SIgor Mitsyanko unsigned int n, begin; 580bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 581bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 582d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 583d7dfca08SIgor Mitsyanko 5846e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5856e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5866e86d903SPrasad J Pandit return; 5876e86d903SPrasad J Pandit } 5886e86d903SPrasad J Pandit 589d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 590d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 591d7dfca08SIgor Mitsyanko * allow them to work properly */ 592d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 593d7dfca08SIgor Mitsyanko page_aligned = true; 594d7dfca08SIgor Mitsyanko } 595d7dfca08SIgor Mitsyanko 596d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 597d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 598d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 599d7dfca08SIgor Mitsyanko while (s->blkcnt) { 600d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 601d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 60240bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 603d7dfca08SIgor Mitsyanko } 604d7dfca08SIgor Mitsyanko } 605d7dfca08SIgor Mitsyanko begin = s->data_count; 606d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 607d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 608d7dfca08SIgor Mitsyanko boundary_count = 0; 609d7dfca08SIgor Mitsyanko } else { 610d7dfca08SIgor Mitsyanko s->data_count = block_size; 611d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 612d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 613d7dfca08SIgor Mitsyanko s->blkcnt--; 614d7dfca08SIgor Mitsyanko } 615d7dfca08SIgor Mitsyanko } 616dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 617d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 618d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 619d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 620d7dfca08SIgor Mitsyanko s->data_count = 0; 621d7dfca08SIgor Mitsyanko } 622d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 623d7dfca08SIgor Mitsyanko break; 624d7dfca08SIgor Mitsyanko } 625d7dfca08SIgor Mitsyanko } 626d7dfca08SIgor Mitsyanko } else { 627d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 628d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 629d7dfca08SIgor Mitsyanko while (s->blkcnt) { 630d7dfca08SIgor Mitsyanko begin = s->data_count; 631d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 632d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 633d7dfca08SIgor Mitsyanko boundary_count = 0; 634d7dfca08SIgor Mitsyanko } else { 635d7dfca08SIgor Mitsyanko s->data_count = block_size; 636d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 637d7dfca08SIgor Mitsyanko } 638dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 63942922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 640d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 641d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 642d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 64340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 644d7dfca08SIgor Mitsyanko } 645d7dfca08SIgor Mitsyanko s->data_count = 0; 646d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 647d7dfca08SIgor Mitsyanko s->blkcnt--; 648d7dfca08SIgor Mitsyanko } 649d7dfca08SIgor Mitsyanko } 650d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 651d7dfca08SIgor Mitsyanko break; 652d7dfca08SIgor Mitsyanko } 653d7dfca08SIgor Mitsyanko } 654d7dfca08SIgor Mitsyanko } 655d7dfca08SIgor Mitsyanko 656d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 657d368ba43SKevin O'Connor sdhci_end_transfer(s); 658d7dfca08SIgor Mitsyanko } else { 659d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 660d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 661d7dfca08SIgor Mitsyanko } 662d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 663d7dfca08SIgor Mitsyanko } 664d7dfca08SIgor Mitsyanko } 665d7dfca08SIgor Mitsyanko 666d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 667d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 668d7dfca08SIgor Mitsyanko { 669d7dfca08SIgor Mitsyanko int n; 670bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 671d7dfca08SIgor Mitsyanko 672d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 673d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 67440bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 675d7dfca08SIgor Mitsyanko } 676dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 677d7dfca08SIgor Mitsyanko } else { 678dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 679d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 68040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 681d7dfca08SIgor Mitsyanko } 682d7dfca08SIgor Mitsyanko } 683d7dfca08SIgor Mitsyanko s->blkcnt--; 684d7dfca08SIgor Mitsyanko 685d368ba43SKevin O'Connor sdhci_end_transfer(s); 686d7dfca08SIgor Mitsyanko } 687d7dfca08SIgor Mitsyanko 688d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 689d7dfca08SIgor Mitsyanko hwaddr addr; 690d7dfca08SIgor Mitsyanko uint16_t length; 691d7dfca08SIgor Mitsyanko uint8_t attr; 692d7dfca08SIgor Mitsyanko uint8_t incr; 693d7dfca08SIgor Mitsyanko } ADMADescr; 694d7dfca08SIgor Mitsyanko 695d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 696d7dfca08SIgor Mitsyanko { 697d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 698d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 699d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 70006c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 701d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 702dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 703d7dfca08SIgor Mitsyanko sizeof(adma2)); 704d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 705d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 706d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 707d7dfca08SIgor Mitsyanko */ 708d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 709d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 710d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 711d7dfca08SIgor Mitsyanko dscr->incr = 8; 712d7dfca08SIgor Mitsyanko break; 713d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 714dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 715d7dfca08SIgor Mitsyanko sizeof(adma1)); 716d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 717d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 718d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 719d7dfca08SIgor Mitsyanko dscr->incr = 4; 720d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 721d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 722d7dfca08SIgor Mitsyanko } else { 7234c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 724d7dfca08SIgor Mitsyanko } 725d7dfca08SIgor Mitsyanko break; 726d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 727dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 728d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 729dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 730d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 731d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 732dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 733d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 73404654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 73504654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 736d7dfca08SIgor Mitsyanko dscr->incr = 12; 737d7dfca08SIgor Mitsyanko break; 738d7dfca08SIgor Mitsyanko } 739d7dfca08SIgor Mitsyanko } 740d7dfca08SIgor Mitsyanko 741d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 742d7dfca08SIgor Mitsyanko 743d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 744d7dfca08SIgor Mitsyanko { 745d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 746bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 7478be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 748d7dfca08SIgor Mitsyanko int i; 749d7dfca08SIgor Mitsyanko 750d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 751d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 752d7dfca08SIgor Mitsyanko 753d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7548be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 755d7dfca08SIgor Mitsyanko 756d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 757d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 758d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 759d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 760d7dfca08SIgor Mitsyanko 761d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 762d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 763d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 764d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 765d7dfca08SIgor Mitsyanko } 766d7dfca08SIgor Mitsyanko 767d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 768d7dfca08SIgor Mitsyanko return; 769d7dfca08SIgor Mitsyanko } 770d7dfca08SIgor Mitsyanko 7714c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 772d7dfca08SIgor Mitsyanko 773d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 774d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 775d7dfca08SIgor Mitsyanko 776d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 777d7dfca08SIgor Mitsyanko while (length) { 778d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 779d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 78040bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 781d7dfca08SIgor Mitsyanko } 782d7dfca08SIgor Mitsyanko } 783d7dfca08SIgor Mitsyanko begin = s->data_count; 784d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 785d7dfca08SIgor Mitsyanko s->data_count = length + begin; 786d7dfca08SIgor Mitsyanko length = 0; 787d7dfca08SIgor Mitsyanko } else { 788d7dfca08SIgor Mitsyanko s->data_count = block_size; 789d7dfca08SIgor Mitsyanko length -= block_size - begin; 790d7dfca08SIgor Mitsyanko } 791dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 792d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 793d7dfca08SIgor Mitsyanko s->data_count - begin); 794d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 795d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 796d7dfca08SIgor Mitsyanko s->data_count = 0; 797d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 798d7dfca08SIgor Mitsyanko s->blkcnt--; 799d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 800d7dfca08SIgor Mitsyanko break; 801d7dfca08SIgor Mitsyanko } 802d7dfca08SIgor Mitsyanko } 803d7dfca08SIgor Mitsyanko } 804d7dfca08SIgor Mitsyanko } 805d7dfca08SIgor Mitsyanko } else { 806d7dfca08SIgor Mitsyanko while (length) { 807d7dfca08SIgor Mitsyanko begin = s->data_count; 808d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 809d7dfca08SIgor Mitsyanko s->data_count = length + begin; 810d7dfca08SIgor Mitsyanko length = 0; 811d7dfca08SIgor Mitsyanko } else { 812d7dfca08SIgor Mitsyanko s->data_count = block_size; 813d7dfca08SIgor Mitsyanko length -= block_size - begin; 814d7dfca08SIgor Mitsyanko } 815dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 8169db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 8179db11cefSPeter Crosthwaite s->data_count - begin); 818d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 819d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 820d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 82140bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 822d7dfca08SIgor Mitsyanko } 823d7dfca08SIgor Mitsyanko s->data_count = 0; 824d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 825d7dfca08SIgor Mitsyanko s->blkcnt--; 826d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 827d7dfca08SIgor Mitsyanko break; 828d7dfca08SIgor Mitsyanko } 829d7dfca08SIgor Mitsyanko } 830d7dfca08SIgor Mitsyanko } 831d7dfca08SIgor Mitsyanko } 832d7dfca08SIgor Mitsyanko } 833d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 834d7dfca08SIgor Mitsyanko break; 835d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 836d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8378be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 838d7dfca08SIgor Mitsyanko break; 839d7dfca08SIgor Mitsyanko default: 840d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 841d7dfca08SIgor Mitsyanko break; 842d7dfca08SIgor Mitsyanko } 843d7dfca08SIgor Mitsyanko 8441d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8458be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8461d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8471d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8481d32c26fSPeter Crosthwaite } 8491d32c26fSPeter Crosthwaite 8501d32c26fSPeter Crosthwaite sdhci_update_irq(s); 8511d32c26fSPeter Crosthwaite } 8521d32c26fSPeter Crosthwaite 853d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 854d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 855d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8568be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 857d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 858d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 859d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8608be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 861d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 862d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 863d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8648be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 865d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 866d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 867d7dfca08SIgor Mitsyanko } 868d7dfca08SIgor Mitsyanko 869d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 870d7dfca08SIgor Mitsyanko } 871d368ba43SKevin O'Connor sdhci_end_transfer(s); 872d7dfca08SIgor Mitsyanko return; 873d7dfca08SIgor Mitsyanko } 874d7dfca08SIgor Mitsyanko 875d7dfca08SIgor Mitsyanko } 876d7dfca08SIgor Mitsyanko 877085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 878bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 879bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 880d7dfca08SIgor Mitsyanko } 881d7dfca08SIgor Mitsyanko 882d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 883d7dfca08SIgor Mitsyanko 884d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 885d7dfca08SIgor Mitsyanko { 886d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 887d7dfca08SIgor Mitsyanko 888d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 88906c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 890d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 891d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 892d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 893d7dfca08SIgor Mitsyanko } else { 894d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 895d7dfca08SIgor Mitsyanko } 896d7dfca08SIgor Mitsyanko 897d7dfca08SIgor Mitsyanko break; 898d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 8990540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 9008be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 901d7dfca08SIgor Mitsyanko break; 902d7dfca08SIgor Mitsyanko } 903d7dfca08SIgor Mitsyanko 904d368ba43SKevin O'Connor sdhci_do_adma(s); 905d7dfca08SIgor Mitsyanko break; 906d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 9070540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 9088be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 909d7dfca08SIgor Mitsyanko break; 910d7dfca08SIgor Mitsyanko } 911d7dfca08SIgor Mitsyanko 912d368ba43SKevin O'Connor sdhci_do_adma(s); 913d7dfca08SIgor Mitsyanko break; 914d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9150540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9160540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9178be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 918d7dfca08SIgor Mitsyanko break; 919d7dfca08SIgor Mitsyanko } 920d7dfca08SIgor Mitsyanko 921d368ba43SKevin O'Connor sdhci_do_adma(s); 922d7dfca08SIgor Mitsyanko break; 923d7dfca08SIgor Mitsyanko default: 9248be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 925d7dfca08SIgor Mitsyanko break; 926d7dfca08SIgor Mitsyanko } 927d7dfca08SIgor Mitsyanko } else { 92840bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 929d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 930d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 931d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 932d7dfca08SIgor Mitsyanko } else { 933d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 934d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 935d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 936d7dfca08SIgor Mitsyanko } 937d7dfca08SIgor Mitsyanko } 938d7dfca08SIgor Mitsyanko } 939d7dfca08SIgor Mitsyanko 940d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 941d7dfca08SIgor Mitsyanko { 9426890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 943d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 944d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 945d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 946d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 947d7dfca08SIgor Mitsyanko return false; 948d7dfca08SIgor Mitsyanko } 949d7dfca08SIgor Mitsyanko 950d7dfca08SIgor Mitsyanko return true; 951d7dfca08SIgor Mitsyanko } 952d7dfca08SIgor Mitsyanko 953d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 954d7dfca08SIgor Mitsyanko * continuous manner */ 955d7dfca08SIgor Mitsyanko static inline bool 956d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 957d7dfca08SIgor Mitsyanko { 958d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 9598be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 960d7dfca08SIgor Mitsyanko "is prohibited\n"); 961d7dfca08SIgor Mitsyanko return false; 962d7dfca08SIgor Mitsyanko } 963d7dfca08SIgor Mitsyanko return true; 964d7dfca08SIgor Mitsyanko } 965d7dfca08SIgor Mitsyanko 966d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 967d7dfca08SIgor Mitsyanko { 968d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 969d7dfca08SIgor Mitsyanko uint32_t ret = 0; 970d7dfca08SIgor Mitsyanko 971d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 972d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 973d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 974d7dfca08SIgor Mitsyanko break; 975d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 976d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 977d7dfca08SIgor Mitsyanko break; 978d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 979d7dfca08SIgor Mitsyanko ret = s->argument; 980d7dfca08SIgor Mitsyanko break; 981d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 982d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 983d7dfca08SIgor Mitsyanko break; 984d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 985d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 986d7dfca08SIgor Mitsyanko break; 987d7dfca08SIgor Mitsyanko case SDHC_BDATA: 988d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 989d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9908be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 991d7dfca08SIgor Mitsyanko return ret; 992d7dfca08SIgor Mitsyanko } 993d7dfca08SIgor Mitsyanko break; 994d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 995d7dfca08SIgor Mitsyanko ret = s->prnsts; 996da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 997da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 998da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 999da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 1000d7dfca08SIgor Mitsyanko break; 1001d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 100206c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 1003d7dfca08SIgor Mitsyanko (s->wakcon << 24); 1004d7dfca08SIgor Mitsyanko break; 1005d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1006d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 1007d7dfca08SIgor Mitsyanko break; 1008d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1009d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 1010d7dfca08SIgor Mitsyanko break; 1011d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1012d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 1013d7dfca08SIgor Mitsyanko break; 1014d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1015d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1016d7dfca08SIgor Mitsyanko break; 1017d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1018ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1019d7dfca08SIgor Mitsyanko break; 1020cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10215efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10225efc9016SPhilippe Mathieu-Daudé break; 10235efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10245efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1025d7dfca08SIgor Mitsyanko break; 1026d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10275efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10285efc9016SPhilippe Mathieu-Daudé break; 10295efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10305efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1031d7dfca08SIgor Mitsyanko break; 1032d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1033d7dfca08SIgor Mitsyanko ret = s->admaerr; 1034d7dfca08SIgor Mitsyanko break; 1035d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1036d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1037d7dfca08SIgor Mitsyanko break; 1038d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1039d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1040d7dfca08SIgor Mitsyanko break; 1041d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1042aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1043d7dfca08SIgor Mitsyanko break; 1044d7dfca08SIgor Mitsyanko default: 104500b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 104600b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1047d7dfca08SIgor Mitsyanko break; 1048d7dfca08SIgor Mitsyanko } 1049d7dfca08SIgor Mitsyanko 1050d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1051d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 10528be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1053d7dfca08SIgor Mitsyanko return ret; 1054d7dfca08SIgor Mitsyanko } 1055d7dfca08SIgor Mitsyanko 1056d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1057d7dfca08SIgor Mitsyanko { 1058d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1059d7dfca08SIgor Mitsyanko return; 1060d7dfca08SIgor Mitsyanko } 1061d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1062d7dfca08SIgor Mitsyanko 1063d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1064d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1065d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1066d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1067d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1068d7dfca08SIgor Mitsyanko } else { 1069d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1070d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1071d7dfca08SIgor Mitsyanko } 1072d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1073d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1074d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1075d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1076d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1077d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1078d7dfca08SIgor Mitsyanko } 1079d7dfca08SIgor Mitsyanko } 1080d7dfca08SIgor Mitsyanko } 1081d7dfca08SIgor Mitsyanko 1082d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1083d7dfca08SIgor Mitsyanko { 1084d7dfca08SIgor Mitsyanko switch (value) { 1085d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1086d368ba43SKevin O'Connor sdhci_reset(s); 1087d7dfca08SIgor Mitsyanko break; 1088d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1089d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1090d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1091d7dfca08SIgor Mitsyanko break; 1092d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1093d7dfca08SIgor Mitsyanko s->data_count = 0; 1094d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1095d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1096d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1097d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1098d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1099d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1100d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1101d7dfca08SIgor Mitsyanko break; 1102d7dfca08SIgor Mitsyanko } 1103d7dfca08SIgor Mitsyanko } 1104d7dfca08SIgor Mitsyanko 1105d7dfca08SIgor Mitsyanko static void 1106d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1107d7dfca08SIgor Mitsyanko { 1108d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1109d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1110d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1111d368ba43SKevin O'Connor uint32_t value = val; 1112d7dfca08SIgor Mitsyanko value <<= shift; 1113d7dfca08SIgor Mitsyanko 1114d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1115d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1116d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1117d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1118d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1119d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 112006c5120bSPhilippe Mathieu-Daudé s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 112145ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1122d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 112345ba9f76SPrasad J Pandit } else { 112445ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 112545ba9f76SPrasad J Pandit } 1126d7dfca08SIgor Mitsyanko } 1127d7dfca08SIgor Mitsyanko break; 1128d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1129d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1130d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1131d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1132d7dfca08SIgor Mitsyanko } 11339201bb9aSAlistair Francis 11349201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11359201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 11369201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 11379201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 11389201bb9aSAlistair Francis s->buf_maxsz); 11399201bb9aSAlistair Francis 11409201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11419201bb9aSAlistair Francis } 11429201bb9aSAlistair Francis 1143d7dfca08SIgor Mitsyanko break; 1144d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1145d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1146d7dfca08SIgor Mitsyanko break; 1147d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1148d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1149d7dfca08SIgor Mitsyanko * capabilities register */ 11506ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1151d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1152d7dfca08SIgor Mitsyanko } 115324bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1154d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1155d7dfca08SIgor Mitsyanko 1156d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1157d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1158d7dfca08SIgor Mitsyanko break; 1159d7dfca08SIgor Mitsyanko } 1160d7dfca08SIgor Mitsyanko 1161d368ba43SKevin O'Connor sdhci_send_command(s); 1162d7dfca08SIgor Mitsyanko break; 1163d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1164d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1165d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1166d7dfca08SIgor Mitsyanko } 1167d7dfca08SIgor Mitsyanko break; 1168d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1169d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1170d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1171d7dfca08SIgor Mitsyanko } 117206c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1173d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1174d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1175d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1176d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1177d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1178d7dfca08SIgor Mitsyanko } 1179d7dfca08SIgor Mitsyanko break; 1180d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1181d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1182d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1183d7dfca08SIgor Mitsyanko } 1184d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1185d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1186d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1187d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1188d7dfca08SIgor Mitsyanko } else { 1189d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1190d7dfca08SIgor Mitsyanko } 1191d7dfca08SIgor Mitsyanko break; 1192d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1193d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1194d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1195d7dfca08SIgor Mitsyanko } 1196d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1197d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1198d7dfca08SIgor Mitsyanko if (s->errintsts) { 1199d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1200d7dfca08SIgor Mitsyanko } else { 1201d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1202d7dfca08SIgor Mitsyanko } 1203d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1204d7dfca08SIgor Mitsyanko break; 1205d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1206d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1207d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1208d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1209d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1210d7dfca08SIgor Mitsyanko if (s->errintsts) { 1211d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1212d7dfca08SIgor Mitsyanko } else { 1213d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1214d7dfca08SIgor Mitsyanko } 12150a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12160a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12170a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12180a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12190a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12200a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12210a7ac9f9SAndrew Baumann } 1222d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1223d7dfca08SIgor Mitsyanko break; 1224d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1225d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1226d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1227d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1228d7dfca08SIgor Mitsyanko break; 1229d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1230d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1231d7dfca08SIgor Mitsyanko break; 1232d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1233d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1234d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1235d7dfca08SIgor Mitsyanko break; 1236d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1237d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1238d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1239d7dfca08SIgor Mitsyanko break; 1240d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1241d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1242d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1243d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1244d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1245d7dfca08SIgor Mitsyanko } 1246d7dfca08SIgor Mitsyanko if (s->errintsts) { 1247d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1248d7dfca08SIgor Mitsyanko } 1249d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1250d7dfca08SIgor Mitsyanko break; 12515d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 12520034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 12530034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 12540034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 12550034ebe6SPhilippe Mathieu-Daudé 12560034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 12570034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 12580034ebe6SPhilippe Mathieu-Daudé } else { 12590034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 12600034ebe6SPhilippe Mathieu-Daudé } 12610034ebe6SPhilippe Mathieu-Daudé } 12625d2c0464SAndrey Smirnov break; 12635efc9016SPhilippe Mathieu-Daudé 12645efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 12655efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12665efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12675efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12685efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12695efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12705efc9016SPhilippe Mathieu-Daudé break; 12715efc9016SPhilippe Mathieu-Daudé 1272d7dfca08SIgor Mitsyanko default: 127300b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 127400b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1275d7dfca08SIgor Mitsyanko break; 1276d7dfca08SIgor Mitsyanko } 12778be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12788be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1279d7dfca08SIgor Mitsyanko } 1280d7dfca08SIgor Mitsyanko 1281d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1282d368ba43SKevin O'Connor .read = sdhci_read, 1283d368ba43SKevin O'Connor .write = sdhci_write, 1284d7dfca08SIgor Mitsyanko .valid = { 1285d7dfca08SIgor Mitsyanko .min_access_size = 1, 1286d7dfca08SIgor Mitsyanko .max_access_size = 4, 1287d7dfca08SIgor Mitsyanko .unaligned = false 1288d7dfca08SIgor Mitsyanko }, 1289d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1290d7dfca08SIgor Mitsyanko }; 1291d7dfca08SIgor Mitsyanko 1292aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1293aceb5b06SPhilippe Mathieu-Daudé { 12946ff37c3dSPhilippe Mathieu-Daudé Error *local_err = NULL; 12956ff37c3dSPhilippe Mathieu-Daudé 12964d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 12974d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 12984d67852dSPhilippe Mathieu-Daudé break; 12994d67852dSPhilippe Mathieu-Daudé default: 13004d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1301aceb5b06SPhilippe Mathieu-Daudé return; 1302aceb5b06SPhilippe Mathieu-Daudé } 1303aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 13046ff37c3dSPhilippe Mathieu-Daudé 13056ff37c3dSPhilippe Mathieu-Daudé sdhci_check_capareg(s, &local_err); 13066ff37c3dSPhilippe Mathieu-Daudé if (local_err) { 13076ff37c3dSPhilippe Mathieu-Daudé error_propagate(errp, local_err); 13086ff37c3dSPhilippe Mathieu-Daudé return; 13096ff37c3dSPhilippe Mathieu-Daudé } 1310aceb5b06SPhilippe Mathieu-Daudé } 1311aceb5b06SPhilippe Mathieu-Daudé 1312b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1313b635d98cSPhilippe Mathieu-Daudé 1314ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 1315d7dfca08SIgor Mitsyanko { 131640bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 131740bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1318d7dfca08SIgor Mitsyanko 1319bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1320d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1321fd1e5c81SAndrey Smirnov 1322fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 1323d7dfca08SIgor Mitsyanko } 1324d7dfca08SIgor Mitsyanko 1325ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 1326d7dfca08SIgor Mitsyanko { 1327bc72ad67SAlex Bligh timer_del(s->insert_timer); 1328bc72ad67SAlex Bligh timer_free(s->insert_timer); 1329bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1330bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1331d7dfca08SIgor Mitsyanko 1332d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1333d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1334d7dfca08SIgor Mitsyanko } 1335d7dfca08SIgor Mitsyanko 1336ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 133725367498SPhilippe Mathieu-Daudé { 1338aceb5b06SPhilippe Mathieu-Daudé Error *local_err = NULL; 1339aceb5b06SPhilippe Mathieu-Daudé 1340aceb5b06SPhilippe Mathieu-Daudé sdhci_init_readonly_registers(s, &local_err); 1341aceb5b06SPhilippe Mathieu-Daudé if (local_err) { 1342aceb5b06SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1343aceb5b06SPhilippe Mathieu-Daudé return; 1344aceb5b06SPhilippe Mathieu-Daudé } 134525367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 134625367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 134725367498SPhilippe Mathieu-Daudé 1348c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 134925367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 135025367498SPhilippe Mathieu-Daudé } 135125367498SPhilippe Mathieu-Daudé 1352ce864603SThomas Huth void sdhci_common_unrealize(SDHCIState *s, Error **errp) 13538b7455c7SPhilippe Mathieu-Daudé { 13548b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 13558b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 13568b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 13578b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 13588b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 13598b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 13608b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13618b7455c7SPhilippe Mathieu-Daudé } 13628b7455c7SPhilippe Mathieu-Daudé 13630a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13640a7ac9f9SAndrew Baumann { 13650a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13660a7ac9f9SAndrew Baumann 13670a7ac9f9SAndrew Baumann return s->pending_insert_state; 13680a7ac9f9SAndrew Baumann } 13690a7ac9f9SAndrew Baumann 13700a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13710a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13720a7ac9f9SAndrew Baumann .version_id = 1, 13730a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13740a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13750a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13760a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13770a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13780a7ac9f9SAndrew Baumann }, 13790a7ac9f9SAndrew Baumann }; 13800a7ac9f9SAndrew Baumann 1381d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1382d7dfca08SIgor Mitsyanko .name = "sdhci", 1383d7dfca08SIgor Mitsyanko .version_id = 1, 1384d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1385d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1386d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1387d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1388d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1389d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1390d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1391d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1392d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1393d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 139406c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1395d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1396d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1397d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1398d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1399d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1400d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1401d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1402d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1403d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1404d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1405d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1406d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1407d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1408d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1409d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1410d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 141159046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1412e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1413e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1414d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 14150a7ac9f9SAndrew Baumann }, 14160a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 14170a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 14180a7ac9f9SAndrew Baumann NULL 14190a7ac9f9SAndrew Baumann }, 1420d7dfca08SIgor Mitsyanko }; 1421d7dfca08SIgor Mitsyanko 1422ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 14231c92c505SPhilippe Mathieu-Daudé { 14241c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 14251c92c505SPhilippe Mathieu-Daudé 14261c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 14271c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 14281c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 14291c92c505SPhilippe Mathieu-Daudé } 14301c92c505SPhilippe Mathieu-Daudé 1431b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1432b635d98cSPhilippe Mathieu-Daudé 14335ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1434b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14350a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14360a7ac9f9SAndrew Baumann false), 143760765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 143860765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14395ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14405ec911c3SKevin O'Connor }; 14415ec911c3SKevin O'Connor 14427302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1443d7dfca08SIgor Mitsyanko { 14447302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14455ec911c3SKevin O'Connor 144640bbc194SPeter Maydell sdhci_initfn(s); 14477302dcd6SKevin O'Connor } 14487302dcd6SKevin O'Connor 14497302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14507302dcd6SKevin O'Connor { 14517302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 145260765b6cSPhilippe Mathieu-Daudé 145360765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145460765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 145560765b6cSPhilippe Mathieu-Daudé } 145660765b6cSPhilippe Mathieu-Daudé 14577302dcd6SKevin O'Connor sdhci_uninitfn(s); 14587302dcd6SKevin O'Connor } 14597302dcd6SKevin O'Connor 14607302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 14617302dcd6SKevin O'Connor { 14627302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1463d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1464ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 1465d7dfca08SIgor Mitsyanko 1466544156efSPaolo Bonzini sdhci_common_realize(s, &local_err); 1467ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1468ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 146925367498SPhilippe Mathieu-Daudé return; 147025367498SPhilippe Mathieu-Daudé } 147125367498SPhilippe Mathieu-Daudé 147260765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 147302e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 147460765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 147560765b6cSPhilippe Mathieu-Daudé } else { 147660765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1477dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 147860765b6cSPhilippe Mathieu-Daudé } 1479dd55c485SPhilippe Mathieu-Daudé 1480d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1481fd1e5c81SAndrey Smirnov 1482d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1483d7dfca08SIgor Mitsyanko } 1484d7dfca08SIgor Mitsyanko 14858b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 14868b7455c7SPhilippe Mathieu-Daudé { 14878b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14888b7455c7SPhilippe Mathieu-Daudé 14898b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 149060765b6cSPhilippe Mathieu-Daudé 149160765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 149260765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 149360765b6cSPhilippe Mathieu-Daudé } 14948b7455c7SPhilippe Mathieu-Daudé } 14958b7455c7SPhilippe Mathieu-Daudé 14967302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1497d7dfca08SIgor Mitsyanko { 1498d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1499d7dfca08SIgor Mitsyanko 15005ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 15017302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 15028b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 15031c92c505SPhilippe Mathieu-Daudé 15041c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1505d7dfca08SIgor Mitsyanko } 1506d7dfca08SIgor Mitsyanko 15077302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 15087302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1509d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1510d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 15117302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 15127302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 15137302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1514d7dfca08SIgor Mitsyanko }; 1515d7dfca08SIgor Mitsyanko 1516b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1517b635d98cSPhilippe Mathieu-Daudé 151840bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 151940bbc194SPeter Maydell { 152040bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 152140bbc194SPeter Maydell 152240bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 152340bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 152440bbc194SPeter Maydell } 152540bbc194SPeter Maydell 152640bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 152740bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 152840bbc194SPeter Maydell .parent = TYPE_SD_BUS, 152940bbc194SPeter Maydell .instance_size = sizeof(SDBus), 153040bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 153140bbc194SPeter Maydell }; 153240bbc194SPeter Maydell 1533fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1534fd1e5c81SAndrey Smirnov { 1535fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1536fd1e5c81SAndrey Smirnov uint32_t ret; 153706c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1538fd1e5c81SAndrey Smirnov 1539fd1e5c81SAndrey Smirnov switch (offset) { 1540fd1e5c81SAndrey Smirnov default: 1541fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1542fd1e5c81SAndrey Smirnov 1543fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1544fd1e5c81SAndrey Smirnov /* 1545fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1546fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1547fd1e5c81SAndrey Smirnov * usdhc_write() 1548fd1e5c81SAndrey Smirnov */ 154906c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1550fd1e5c81SAndrey Smirnov 155106c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 155206c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_8BITBUS; 1553fd1e5c81SAndrey Smirnov } 1554fd1e5c81SAndrey Smirnov 155506c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 155606c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1557fd1e5c81SAndrey Smirnov } 1558fd1e5c81SAndrey Smirnov 155906c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1560fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1561fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1562fd1e5c81SAndrey Smirnov 1563fd1e5c81SAndrey Smirnov break; 1564fd1e5c81SAndrey Smirnov 15656bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 15666bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 15676bfd06daSHans-Erik Floryd ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB; 15686bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 15696bfd06daSHans-Erik Floryd ret |= ESDHC_PRNSTS_SDSTB; 15706bfd06daSHans-Erik Floryd } 15716bfd06daSHans-Erik Floryd break; 15726bfd06daSHans-Erik Floryd 1573fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1574fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1575fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1576fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1577fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1578fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1579fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1580fd1e5c81SAndrey Smirnov ret = 0; 1581fd1e5c81SAndrey Smirnov break; 1582fd1e5c81SAndrey Smirnov } 1583fd1e5c81SAndrey Smirnov 1584fd1e5c81SAndrey Smirnov return ret; 1585fd1e5c81SAndrey Smirnov } 1586fd1e5c81SAndrey Smirnov 1587fd1e5c81SAndrey Smirnov static void 1588fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1589fd1e5c81SAndrey Smirnov { 1590fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 159106c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1592fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1593fd1e5c81SAndrey Smirnov 1594fd1e5c81SAndrey Smirnov switch (offset) { 1595fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1596fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1597fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1598fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1599fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1600fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1601fd1e5c81SAndrey Smirnov break; 1602fd1e5c81SAndrey Smirnov 1603fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1604fd1e5c81SAndrey Smirnov /* 1605fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1606fd1e5c81SAndrey Smirnov * 1607fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1608fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1609fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1610fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1611fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1612fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1613fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1614fd1e5c81SAndrey Smirnov * 1615fd1e5c81SAndrey Smirnov * and 0x29 1616fd1e5c81SAndrey Smirnov * 1617fd1e5c81SAndrey Smirnov * 15 10 9 8 1618fd1e5c81SAndrey Smirnov * |----------+------| 1619fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1620fd1e5c81SAndrey Smirnov * | | Sel. | 1621fd1e5c81SAndrey Smirnov * | | | 1622fd1e5c81SAndrey Smirnov * |----------+------| 1623fd1e5c81SAndrey Smirnov * 1624fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1625fd1e5c81SAndrey Smirnov * 1626fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1627fd1e5c81SAndrey Smirnov * 1628fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1629fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1630fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1631fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1632fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1633fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1634fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1635fd1e5c81SAndrey Smirnov * 1636fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1637fd1e5c81SAndrey Smirnov * 1638fd1e5c81SAndrey Smirnov * |----------------------------------| 1639fd1e5c81SAndrey Smirnov * | Power Control Register | 1640fd1e5c81SAndrey Smirnov * | | 1641fd1e5c81SAndrey Smirnov * | Description omitted, | 1642fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1643fd1e5c81SAndrey Smirnov * | | 1644fd1e5c81SAndrey Smirnov * |----------------------------------| 1645fd1e5c81SAndrey Smirnov * 1646fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1647fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1648fd1e5c81SAndrey Smirnov * word we've been given. 1649fd1e5c81SAndrey Smirnov */ 1650fd1e5c81SAndrey Smirnov 1651fd1e5c81SAndrey Smirnov /* 1652fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1653fd1e5c81SAndrey Smirnov */ 165406c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1655fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1656fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1657fd1e5c81SAndrey Smirnov /* 1658fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1659fd1e5c81SAndrey Smirnov * bits 5 and 1 1660fd1e5c81SAndrey Smirnov */ 1661fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 166206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1663fd1e5c81SAndrey Smirnov } 1664fd1e5c81SAndrey Smirnov 1665fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 166606c5120bSPhilippe Mathieu-Daudé hostctl1 |= ESDHC_CTRL_4BITBUS; 1667fd1e5c81SAndrey Smirnov } 1668fd1e5c81SAndrey Smirnov 1669fd1e5c81SAndrey Smirnov /* 1670fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1671fd1e5c81SAndrey Smirnov */ 167206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1673fd1e5c81SAndrey Smirnov 1674fd1e5c81SAndrey Smirnov /* 1675fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1676fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1677fd1e5c81SAndrey Smirnov * 1678fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1679fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1680fd1e5c81SAndrey Smirnov * kernel 1681fd1e5c81SAndrey Smirnov */ 1682fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 168306c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1684fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1685fd1e5c81SAndrey Smirnov 1686fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1687fd1e5c81SAndrey Smirnov break; 1688fd1e5c81SAndrey Smirnov 1689fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1690fd1e5c81SAndrey Smirnov /* 1691fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1692fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1693fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1694fd1e5c81SAndrey Smirnov * order to get where we started 1695fd1e5c81SAndrey Smirnov * 1696fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1697fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1698fd1e5c81SAndrey Smirnov * 1699fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1700fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1701fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1702fd1e5c81SAndrey Smirnov * 1703fd1e5c81SAndrey Smirnov */ 1704fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1705fd1e5c81SAndrey Smirnov break; 1706fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1707fd1e5c81SAndrey Smirnov /* 1708fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1709fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1710fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1711fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1712fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1713fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1714fd1e5c81SAndrey Smirnov */ 1715fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1716fd1e5c81SAndrey Smirnov break; 1717fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1718fd1e5c81SAndrey Smirnov /* 1719fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1720fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1721fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1722fd1e5c81SAndrey Smirnov * 1723fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1724fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1725fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1726fd1e5c81SAndrey Smirnov */ 1727fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1728fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1729fd1e5c81SAndrey Smirnov default: 1730fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1731fd1e5c81SAndrey Smirnov break; 1732fd1e5c81SAndrey Smirnov } 1733fd1e5c81SAndrey Smirnov } 1734fd1e5c81SAndrey Smirnov 1735fd1e5c81SAndrey Smirnov 1736fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1737fd1e5c81SAndrey Smirnov .read = usdhc_read, 1738fd1e5c81SAndrey Smirnov .write = usdhc_write, 1739fd1e5c81SAndrey Smirnov .valid = { 1740fd1e5c81SAndrey Smirnov .min_access_size = 1, 1741fd1e5c81SAndrey Smirnov .max_access_size = 4, 1742fd1e5c81SAndrey Smirnov .unaligned = false 1743fd1e5c81SAndrey Smirnov }, 1744fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1745fd1e5c81SAndrey Smirnov }; 1746fd1e5c81SAndrey Smirnov 1747fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1748fd1e5c81SAndrey Smirnov { 1749fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1750fd1e5c81SAndrey Smirnov 1751fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1752fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1753fd1e5c81SAndrey Smirnov } 1754fd1e5c81SAndrey Smirnov 1755fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1756fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1757fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1758fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1759fd1e5c81SAndrey Smirnov }; 1760fd1e5c81SAndrey Smirnov 1761d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1762d7dfca08SIgor Mitsyanko { 17637302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 176440bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1765fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1766d7dfca08SIgor Mitsyanko } 1767d7dfca08SIgor Mitsyanko 1768d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1769