1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 28d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 29d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 30d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 31d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 32637d23beSSai Pavan Boddu #include "sdhci-internal.h" 33d7dfca08SIgor Mitsyanko 34d7dfca08SIgor Mitsyanko /* host controller debug messages */ 35d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 36d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 37d7dfca08SIgor Mitsyanko #endif 38d7dfca08SIgor Mitsyanko 39d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 407af0fc99SSai Pavan Boddu do { \ 417af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 427af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 437af0fc99SSai Pavan Boddu } \ 447af0fc99SSai Pavan Boddu } while (0) 45d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 467af0fc99SSai Pavan Boddu do { \ 477af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 487af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 497af0fc99SSai Pavan Boddu } \ 507af0fc99SSai Pavan Boddu } while (0) 51d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 527af0fc99SSai Pavan Boddu do { \ 537af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 547af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 557af0fc99SSai Pavan Boddu } \ 567af0fc99SSai Pavan Boddu } while (0) 57d7dfca08SIgor Mitsyanko 5840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 5940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 6040bbc194SPeter Maydell 61d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 62d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 63d7dfca08SIgor Mitsyanko * If not stated otherwise: 64d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 65d7dfca08SIgor Mitsyanko */ 66d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 72d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 75d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 76d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 77d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 78d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 79d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 81d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 82d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 83c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 84d7dfca08SIgor Mitsyanko 85d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 86d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 87d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 88d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 89d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 90d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 91d7dfca08SIgor Mitsyanko #endif 92d7dfca08SIgor Mitsyanko 93d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 94d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 95d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 96d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 97d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 98d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 99d7dfca08SIgor Mitsyanko #else 100d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 101d7dfca08SIgor Mitsyanko #endif 102d7dfca08SIgor Mitsyanko 103d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 104d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 105d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 106d7dfca08SIgor Mitsyanko #endif 107d7dfca08SIgor Mitsyanko 108d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 109d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 110d7dfca08SIgor Mitsyanko #endif 111d7dfca08SIgor Mitsyanko 112d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 113d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 114d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 115d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 116d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 117d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 118d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 119d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 120d7dfca08SIgor Mitsyanko 121d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 122d7dfca08SIgor Mitsyanko 123d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 124d7dfca08SIgor Mitsyanko { 125d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 126d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 127d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 128d7dfca08SIgor Mitsyanko } 129d7dfca08SIgor Mitsyanko 130d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 131d7dfca08SIgor Mitsyanko { 132d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 133d7dfca08SIgor Mitsyanko } 134d7dfca08SIgor Mitsyanko 135d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 136d7dfca08SIgor Mitsyanko { 137d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 138d7dfca08SIgor Mitsyanko 139d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 140bc72ad67SAlex Bligh timer_mod(s->insert_timer, 141bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 142d7dfca08SIgor Mitsyanko } else { 143d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 144d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 145d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 146d7dfca08SIgor Mitsyanko } 147d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 148d7dfca08SIgor Mitsyanko } 149d7dfca08SIgor Mitsyanko } 150d7dfca08SIgor Mitsyanko 15140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 152d7dfca08SIgor Mitsyanko { 15340bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 154d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 155d7dfca08SIgor Mitsyanko 156d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 157d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 158bc72ad67SAlex Bligh timer_mod(s->insert_timer, 159bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 160d7dfca08SIgor Mitsyanko } else { 161d7dfca08SIgor Mitsyanko if (level) { 162d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 163d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 164d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 165d7dfca08SIgor Mitsyanko } 166d7dfca08SIgor Mitsyanko } else { 167d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 168d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 169d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 170d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 171d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 172d7dfca08SIgor Mitsyanko } 173d7dfca08SIgor Mitsyanko } 174d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 175d7dfca08SIgor Mitsyanko } 176d7dfca08SIgor Mitsyanko } 177d7dfca08SIgor Mitsyanko 17840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 179d7dfca08SIgor Mitsyanko { 18040bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 181d7dfca08SIgor Mitsyanko 182d7dfca08SIgor Mitsyanko if (level) { 183d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 184d7dfca08SIgor Mitsyanko } else { 185d7dfca08SIgor Mitsyanko /* Write enabled */ 186d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 187d7dfca08SIgor Mitsyanko } 188d7dfca08SIgor Mitsyanko } 189d7dfca08SIgor Mitsyanko 190d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 191d7dfca08SIgor Mitsyanko { 19240bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 19340bbc194SPeter Maydell 194bc72ad67SAlex Bligh timer_del(s->insert_timer); 195bc72ad67SAlex Bligh timer_del(s->transfer_timer); 196d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 197d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 198d7dfca08SIgor Mitsyanko * initialization */ 199d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 200d7dfca08SIgor Mitsyanko 20140bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 20240bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 20340bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20440bbc194SPeter Maydell 205d7dfca08SIgor Mitsyanko s->data_count = 0; 206d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 207*0a7ac9f9SAndrew Baumann s->pending_insert_state = false; 208d7dfca08SIgor Mitsyanko } 209d7dfca08SIgor Mitsyanko 210d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 211d7dfca08SIgor Mitsyanko 212d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 213d7dfca08SIgor Mitsyanko { 214d7dfca08SIgor Mitsyanko SDRequest request; 215d7dfca08SIgor Mitsyanko uint8_t response[16]; 216d7dfca08SIgor Mitsyanko int rlen; 217d7dfca08SIgor Mitsyanko 218d7dfca08SIgor Mitsyanko s->errintsts = 0; 219d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 220d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 221d7dfca08SIgor Mitsyanko request.arg = s->argument; 222d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 22340bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 224d7dfca08SIgor Mitsyanko 225d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 226d7dfca08SIgor Mitsyanko if (rlen == 4) { 227d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 228d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 229d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 230d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 231d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 232d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 233d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 234d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 235d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 236d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 237d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 238d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 239d7dfca08SIgor Mitsyanko response[2]; 240d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 241d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 242d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 243d7dfca08SIgor Mitsyanko } else { 244d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 245d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 246d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 247d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 248d7dfca08SIgor Mitsyanko } 249d7dfca08SIgor Mitsyanko } 250d7dfca08SIgor Mitsyanko 251d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 252d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 253d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 254d7dfca08SIgor Mitsyanko } 255d7dfca08SIgor Mitsyanko } 256d7dfca08SIgor Mitsyanko 257d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 258d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 259d7dfca08SIgor Mitsyanko } 260d7dfca08SIgor Mitsyanko 261d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 262d7dfca08SIgor Mitsyanko 263d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 264656f416cSPeter Crosthwaite s->data_count = 0; 265d368ba43SKevin O'Connor sdhci_data_transfer(s); 266d7dfca08SIgor Mitsyanko } 267d7dfca08SIgor Mitsyanko } 268d7dfca08SIgor Mitsyanko 269d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 270d7dfca08SIgor Mitsyanko { 271d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 272d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 273d7dfca08SIgor Mitsyanko SDRequest request; 274d7dfca08SIgor Mitsyanko uint8_t response[16]; 275d7dfca08SIgor Mitsyanko 276d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 277d7dfca08SIgor Mitsyanko request.arg = 0; 278d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 27940bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 280d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 281d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 282d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 283d7dfca08SIgor Mitsyanko } 284d7dfca08SIgor Mitsyanko 285d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 286d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 287d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 288d7dfca08SIgor Mitsyanko 289d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 290d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 291d7dfca08SIgor Mitsyanko } 292d7dfca08SIgor Mitsyanko 293d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 294d7dfca08SIgor Mitsyanko } 295d7dfca08SIgor Mitsyanko 296d7dfca08SIgor Mitsyanko /* 297d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 298d7dfca08SIgor Mitsyanko */ 299d7dfca08SIgor Mitsyanko 300d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 301d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 302d7dfca08SIgor Mitsyanko { 303d7dfca08SIgor Mitsyanko int index = 0; 304d7dfca08SIgor Mitsyanko 305d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 306d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 307d7dfca08SIgor Mitsyanko return; 308d7dfca08SIgor Mitsyanko } 309d7dfca08SIgor Mitsyanko 310d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 31140bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 312d7dfca08SIgor Mitsyanko } 313d7dfca08SIgor Mitsyanko 314d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 315d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 316d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 317d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 318d7dfca08SIgor Mitsyanko } 319d7dfca08SIgor Mitsyanko 320d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 321d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 322d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 323d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 324d7dfca08SIgor Mitsyanko } 325d7dfca08SIgor Mitsyanko 326d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 327d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 328d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 329d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 330d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 331d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 332d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 333d7dfca08SIgor Mitsyanko } 334d7dfca08SIgor Mitsyanko } 335d7dfca08SIgor Mitsyanko 336d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 337d7dfca08SIgor Mitsyanko } 338d7dfca08SIgor Mitsyanko 339d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 340d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 341d7dfca08SIgor Mitsyanko { 342d7dfca08SIgor Mitsyanko uint32_t value = 0; 343d7dfca08SIgor Mitsyanko int i; 344d7dfca08SIgor Mitsyanko 345d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 346d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 347d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 348d7dfca08SIgor Mitsyanko return 0; 349d7dfca08SIgor Mitsyanko } 350d7dfca08SIgor Mitsyanko 351d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 352d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 353d7dfca08SIgor Mitsyanko s->data_count++; 354d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 355d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 356d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 357d7dfca08SIgor Mitsyanko s->data_count); 358d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 359d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 360d7dfca08SIgor Mitsyanko 361d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 362d7dfca08SIgor Mitsyanko s->blkcnt--; 363d7dfca08SIgor Mitsyanko } 364d7dfca08SIgor Mitsyanko 365d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 366d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 367d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 368d7dfca08SIgor Mitsyanko /* stop at gap request */ 369d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 370d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 371d368ba43SKevin O'Connor sdhci_end_transfer(s); 372d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 373d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 374d7dfca08SIgor Mitsyanko } 375d7dfca08SIgor Mitsyanko break; 376d7dfca08SIgor Mitsyanko } 377d7dfca08SIgor Mitsyanko } 378d7dfca08SIgor Mitsyanko 379d7dfca08SIgor Mitsyanko return value; 380d7dfca08SIgor Mitsyanko } 381d7dfca08SIgor Mitsyanko 382d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 383d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 384d7dfca08SIgor Mitsyanko { 385d7dfca08SIgor Mitsyanko int index = 0; 386d7dfca08SIgor Mitsyanko 387d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 388d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 389d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 390d7dfca08SIgor Mitsyanko } 391d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 392d7dfca08SIgor Mitsyanko return; 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko 395d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 396d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 397d7dfca08SIgor Mitsyanko return; 398d7dfca08SIgor Mitsyanko } else { 399d7dfca08SIgor Mitsyanko s->blkcnt--; 400d7dfca08SIgor Mitsyanko } 401d7dfca08SIgor Mitsyanko } 402d7dfca08SIgor Mitsyanko 403d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 40440bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 405d7dfca08SIgor Mitsyanko } 406d7dfca08SIgor Mitsyanko 407d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 408d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 409d7dfca08SIgor Mitsyanko 410d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 411d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 412d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 413d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 414d368ba43SKevin O'Connor sdhci_end_transfer(s); 415dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 416dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 417d7dfca08SIgor Mitsyanko } 418d7dfca08SIgor Mitsyanko 419d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 420d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 421d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 422d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 423d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 424d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 425d7dfca08SIgor Mitsyanko } 426d368ba43SKevin O'Connor sdhci_end_transfer(s); 427d7dfca08SIgor Mitsyanko } 428d7dfca08SIgor Mitsyanko 429d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 430d7dfca08SIgor Mitsyanko } 431d7dfca08SIgor Mitsyanko 432d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 433d7dfca08SIgor Mitsyanko * register */ 434d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 435d7dfca08SIgor Mitsyanko { 436d7dfca08SIgor Mitsyanko unsigned i; 437d7dfca08SIgor Mitsyanko 438d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 439d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 440d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 441d7dfca08SIgor Mitsyanko return; 442d7dfca08SIgor Mitsyanko } 443d7dfca08SIgor Mitsyanko 444d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 445d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 446d7dfca08SIgor Mitsyanko s->data_count++; 447d7dfca08SIgor Mitsyanko value >>= 8; 448d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 449d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 450d7dfca08SIgor Mitsyanko s->data_count); 451d7dfca08SIgor Mitsyanko s->data_count = 0; 452d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 453d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 454d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 455d7dfca08SIgor Mitsyanko } 456d7dfca08SIgor Mitsyanko } 457d7dfca08SIgor Mitsyanko } 458d7dfca08SIgor Mitsyanko } 459d7dfca08SIgor Mitsyanko 460d7dfca08SIgor Mitsyanko /* 461d7dfca08SIgor Mitsyanko * Single DMA data transfer 462d7dfca08SIgor Mitsyanko */ 463d7dfca08SIgor Mitsyanko 464d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 465d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 466d7dfca08SIgor Mitsyanko { 467d7dfca08SIgor Mitsyanko bool page_aligned = false; 468d7dfca08SIgor Mitsyanko unsigned int n, begin; 469d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 470d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 471d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 472d7dfca08SIgor Mitsyanko 473d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 474d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 475d7dfca08SIgor Mitsyanko * allow them to work properly */ 476d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 477d7dfca08SIgor Mitsyanko page_aligned = true; 478d7dfca08SIgor Mitsyanko } 479d7dfca08SIgor Mitsyanko 480d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 481d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 482d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 483d7dfca08SIgor Mitsyanko while (s->blkcnt) { 484d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 485d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 48640bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 487d7dfca08SIgor Mitsyanko } 488d7dfca08SIgor Mitsyanko } 489d7dfca08SIgor Mitsyanko begin = s->data_count; 490d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 491d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 492d7dfca08SIgor Mitsyanko boundary_count = 0; 493d7dfca08SIgor Mitsyanko } else { 494d7dfca08SIgor Mitsyanko s->data_count = block_size; 495d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 496d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 497d7dfca08SIgor Mitsyanko s->blkcnt--; 498d7dfca08SIgor Mitsyanko } 499d7dfca08SIgor Mitsyanko } 500df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 501d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 502d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 503d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 504d7dfca08SIgor Mitsyanko s->data_count = 0; 505d7dfca08SIgor Mitsyanko } 506d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 507d7dfca08SIgor Mitsyanko break; 508d7dfca08SIgor Mitsyanko } 509d7dfca08SIgor Mitsyanko } 510d7dfca08SIgor Mitsyanko } else { 511d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 512d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 513d7dfca08SIgor Mitsyanko while (s->blkcnt) { 514d7dfca08SIgor Mitsyanko begin = s->data_count; 515d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 516d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 517d7dfca08SIgor Mitsyanko boundary_count = 0; 518d7dfca08SIgor Mitsyanko } else { 519d7dfca08SIgor Mitsyanko s->data_count = block_size; 520d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 521d7dfca08SIgor Mitsyanko } 522df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 523d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count); 524d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 525d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 526d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 52740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 528d7dfca08SIgor Mitsyanko } 529d7dfca08SIgor Mitsyanko s->data_count = 0; 530d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 531d7dfca08SIgor Mitsyanko s->blkcnt--; 532d7dfca08SIgor Mitsyanko } 533d7dfca08SIgor Mitsyanko } 534d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 535d7dfca08SIgor Mitsyanko break; 536d7dfca08SIgor Mitsyanko } 537d7dfca08SIgor Mitsyanko } 538d7dfca08SIgor Mitsyanko } 539d7dfca08SIgor Mitsyanko 540d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 541d368ba43SKevin O'Connor sdhci_end_transfer(s); 542d7dfca08SIgor Mitsyanko } else { 543d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 544d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 545d7dfca08SIgor Mitsyanko } 546d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 547d7dfca08SIgor Mitsyanko } 548d7dfca08SIgor Mitsyanko } 549d7dfca08SIgor Mitsyanko 550d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 551d7dfca08SIgor Mitsyanko 552d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 553d7dfca08SIgor Mitsyanko { 554d7dfca08SIgor Mitsyanko int n; 555d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 556d7dfca08SIgor Mitsyanko 557d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 558d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 55940bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 560d7dfca08SIgor Mitsyanko } 561df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 562d7dfca08SIgor Mitsyanko datacnt); 563d7dfca08SIgor Mitsyanko } else { 564df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 565d7dfca08SIgor Mitsyanko datacnt); 566d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 56740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 568d7dfca08SIgor Mitsyanko } 569d7dfca08SIgor Mitsyanko } 570d7dfca08SIgor Mitsyanko 571d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 572d7dfca08SIgor Mitsyanko s->blkcnt--; 573d7dfca08SIgor Mitsyanko } 574d7dfca08SIgor Mitsyanko 575d368ba43SKevin O'Connor sdhci_end_transfer(s); 576d7dfca08SIgor Mitsyanko } 577d7dfca08SIgor Mitsyanko 578d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 579d7dfca08SIgor Mitsyanko hwaddr addr; 580d7dfca08SIgor Mitsyanko uint16_t length; 581d7dfca08SIgor Mitsyanko uint8_t attr; 582d7dfca08SIgor Mitsyanko uint8_t incr; 583d7dfca08SIgor Mitsyanko } ADMADescr; 584d7dfca08SIgor Mitsyanko 585d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 586d7dfca08SIgor Mitsyanko { 587d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 588d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 589d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 590d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 591d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 592df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 593d7dfca08SIgor Mitsyanko sizeof(adma2)); 594d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 595d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 596d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 597d7dfca08SIgor Mitsyanko */ 598d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 599d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 600d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 601d7dfca08SIgor Mitsyanko dscr->incr = 8; 602d7dfca08SIgor Mitsyanko break; 603d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 604df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 605d7dfca08SIgor Mitsyanko sizeof(adma1)); 606d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 607d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 608d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 609d7dfca08SIgor Mitsyanko dscr->incr = 4; 610d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 611d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 612d7dfca08SIgor Mitsyanko } else { 613d7dfca08SIgor Mitsyanko dscr->length = 4096; 614d7dfca08SIgor Mitsyanko } 615d7dfca08SIgor Mitsyanko break; 616d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 617df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 618d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 619df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 620d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 621d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 622df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 623d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 624d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 625d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 626d7dfca08SIgor Mitsyanko dscr->incr = 12; 627d7dfca08SIgor Mitsyanko break; 628d7dfca08SIgor Mitsyanko } 629d7dfca08SIgor Mitsyanko } 630d7dfca08SIgor Mitsyanko 631d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 632d7dfca08SIgor Mitsyanko 633d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 634d7dfca08SIgor Mitsyanko { 635d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 636d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 637d7dfca08SIgor Mitsyanko ADMADescr dscr; 638d7dfca08SIgor Mitsyanko int i; 639d7dfca08SIgor Mitsyanko 640d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 641d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 642d7dfca08SIgor Mitsyanko 643d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 644d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 645d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 646d7dfca08SIgor Mitsyanko 647d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 648d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 649d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 650d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 651d7dfca08SIgor Mitsyanko 652d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 653d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 654d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 655d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 656d7dfca08SIgor Mitsyanko } 657d7dfca08SIgor Mitsyanko 658d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 659d7dfca08SIgor Mitsyanko return; 660d7dfca08SIgor Mitsyanko } 661d7dfca08SIgor Mitsyanko 662d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 663d7dfca08SIgor Mitsyanko 664d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 665d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 666d7dfca08SIgor Mitsyanko 667d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 668d7dfca08SIgor Mitsyanko while (length) { 669d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 670d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 67140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 672d7dfca08SIgor Mitsyanko } 673d7dfca08SIgor Mitsyanko } 674d7dfca08SIgor Mitsyanko begin = s->data_count; 675d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 676d7dfca08SIgor Mitsyanko s->data_count = length + begin; 677d7dfca08SIgor Mitsyanko length = 0; 678d7dfca08SIgor Mitsyanko } else { 679d7dfca08SIgor Mitsyanko s->data_count = block_size; 680d7dfca08SIgor Mitsyanko length -= block_size - begin; 681d7dfca08SIgor Mitsyanko } 682df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 683d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 684d7dfca08SIgor Mitsyanko s->data_count - begin); 685d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 686d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 687d7dfca08SIgor Mitsyanko s->data_count = 0; 688d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 689d7dfca08SIgor Mitsyanko s->blkcnt--; 690d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 691d7dfca08SIgor Mitsyanko break; 692d7dfca08SIgor Mitsyanko } 693d7dfca08SIgor Mitsyanko } 694d7dfca08SIgor Mitsyanko } 695d7dfca08SIgor Mitsyanko } 696d7dfca08SIgor Mitsyanko } else { 697d7dfca08SIgor Mitsyanko while (length) { 698d7dfca08SIgor Mitsyanko begin = s->data_count; 699d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 700d7dfca08SIgor Mitsyanko s->data_count = length + begin; 701d7dfca08SIgor Mitsyanko length = 0; 702d7dfca08SIgor Mitsyanko } else { 703d7dfca08SIgor Mitsyanko s->data_count = block_size; 704d7dfca08SIgor Mitsyanko length -= block_size - begin; 705d7dfca08SIgor Mitsyanko } 706df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7079db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7089db11cefSPeter Crosthwaite s->data_count - begin); 709d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 710d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 711d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 71240bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 713d7dfca08SIgor Mitsyanko } 714d7dfca08SIgor Mitsyanko s->data_count = 0; 715d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 716d7dfca08SIgor Mitsyanko s->blkcnt--; 717d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 718d7dfca08SIgor Mitsyanko break; 719d7dfca08SIgor Mitsyanko } 720d7dfca08SIgor Mitsyanko } 721d7dfca08SIgor Mitsyanko } 722d7dfca08SIgor Mitsyanko } 723d7dfca08SIgor Mitsyanko } 724d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 725d7dfca08SIgor Mitsyanko break; 726d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 727d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 728be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 729be9c5ddeSSai Pavan Boddu s->admasysaddr); 730d7dfca08SIgor Mitsyanko break; 731d7dfca08SIgor Mitsyanko default: 732d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 733d7dfca08SIgor Mitsyanko break; 734d7dfca08SIgor Mitsyanko } 735d7dfca08SIgor Mitsyanko 7361d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 737be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 738be9c5ddeSSai Pavan Boddu s->admasysaddr); 7391d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7401d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7411d32c26fSPeter Crosthwaite } 7421d32c26fSPeter Crosthwaite 7431d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7441d32c26fSPeter Crosthwaite } 7451d32c26fSPeter Crosthwaite 746d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 747d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 748d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 749d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 750d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 751d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 752d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 753d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 754d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 755d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 756d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 757d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 758d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 759d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 760d7dfca08SIgor Mitsyanko } 761d7dfca08SIgor Mitsyanko 762d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 763d7dfca08SIgor Mitsyanko } 764d368ba43SKevin O'Connor sdhci_end_transfer(s); 765d7dfca08SIgor Mitsyanko return; 766d7dfca08SIgor Mitsyanko } 767d7dfca08SIgor Mitsyanko 768d7dfca08SIgor Mitsyanko } 769d7dfca08SIgor Mitsyanko 770085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 771bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 772bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 773d7dfca08SIgor Mitsyanko } 774d7dfca08SIgor Mitsyanko 775d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 776d7dfca08SIgor Mitsyanko 777d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 778d7dfca08SIgor Mitsyanko { 779d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 780d7dfca08SIgor Mitsyanko 781d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 782d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 783d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 784d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 785d7dfca08SIgor Mitsyanko (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 786d7dfca08SIgor Mitsyanko break; 787d7dfca08SIgor Mitsyanko } 788d7dfca08SIgor Mitsyanko 789d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 790d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 791d7dfca08SIgor Mitsyanko } else { 792d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 793d7dfca08SIgor Mitsyanko } 794d7dfca08SIgor Mitsyanko 795d7dfca08SIgor Mitsyanko break; 796d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 797d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 798d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 799d7dfca08SIgor Mitsyanko break; 800d7dfca08SIgor Mitsyanko } 801d7dfca08SIgor Mitsyanko 802d368ba43SKevin O'Connor sdhci_do_adma(s); 803d7dfca08SIgor Mitsyanko break; 804d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 805d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 806d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 807d7dfca08SIgor Mitsyanko break; 808d7dfca08SIgor Mitsyanko } 809d7dfca08SIgor Mitsyanko 810d368ba43SKevin O'Connor sdhci_do_adma(s); 811d7dfca08SIgor Mitsyanko break; 812d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 813d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 814d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 815d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 816d7dfca08SIgor Mitsyanko break; 817d7dfca08SIgor Mitsyanko } 818d7dfca08SIgor Mitsyanko 819d368ba43SKevin O'Connor sdhci_do_adma(s); 820d7dfca08SIgor Mitsyanko break; 821d7dfca08SIgor Mitsyanko default: 822d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 823d7dfca08SIgor Mitsyanko break; 824d7dfca08SIgor Mitsyanko } 825d7dfca08SIgor Mitsyanko } else { 82640bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 827d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 828d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 829d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 830d7dfca08SIgor Mitsyanko } else { 831d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 832d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 833d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 834d7dfca08SIgor Mitsyanko } 835d7dfca08SIgor Mitsyanko } 836d7dfca08SIgor Mitsyanko } 837d7dfca08SIgor Mitsyanko 838d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 839d7dfca08SIgor Mitsyanko { 8406890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 841d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 842d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 843d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 844d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 845d7dfca08SIgor Mitsyanko return false; 846d7dfca08SIgor Mitsyanko } 847d7dfca08SIgor Mitsyanko 848d7dfca08SIgor Mitsyanko return true; 849d7dfca08SIgor Mitsyanko } 850d7dfca08SIgor Mitsyanko 851d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 852d7dfca08SIgor Mitsyanko * continuous manner */ 853d7dfca08SIgor Mitsyanko static inline bool 854d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 855d7dfca08SIgor Mitsyanko { 856d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 857d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 858d7dfca08SIgor Mitsyanko "is prohibited\n"); 859d7dfca08SIgor Mitsyanko return false; 860d7dfca08SIgor Mitsyanko } 861d7dfca08SIgor Mitsyanko return true; 862d7dfca08SIgor Mitsyanko } 863d7dfca08SIgor Mitsyanko 864d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 865d7dfca08SIgor Mitsyanko { 866d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 867d7dfca08SIgor Mitsyanko uint32_t ret = 0; 868d7dfca08SIgor Mitsyanko 869d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 870d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 871d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 872d7dfca08SIgor Mitsyanko break; 873d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 874d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 875d7dfca08SIgor Mitsyanko break; 876d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 877d7dfca08SIgor Mitsyanko ret = s->argument; 878d7dfca08SIgor Mitsyanko break; 879d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 880d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 881d7dfca08SIgor Mitsyanko break; 882d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 883d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 884d7dfca08SIgor Mitsyanko break; 885d7dfca08SIgor Mitsyanko case SDHC_BDATA: 886d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 887d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 888d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 889677ff2aeSPeter Crosthwaite ret, ret); 890d7dfca08SIgor Mitsyanko return ret; 891d7dfca08SIgor Mitsyanko } 892d7dfca08SIgor Mitsyanko break; 893d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 894d7dfca08SIgor Mitsyanko ret = s->prnsts; 895d7dfca08SIgor Mitsyanko break; 896d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 897d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 898d7dfca08SIgor Mitsyanko (s->wakcon << 24); 899d7dfca08SIgor Mitsyanko break; 900d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 901d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 902d7dfca08SIgor Mitsyanko break; 903d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 904d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 905d7dfca08SIgor Mitsyanko break; 906d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 907d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 908d7dfca08SIgor Mitsyanko break; 909d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 910d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 911d7dfca08SIgor Mitsyanko break; 912d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 913d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 914d7dfca08SIgor Mitsyanko break; 915d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 916d7dfca08SIgor Mitsyanko ret = s->capareg; 917d7dfca08SIgor Mitsyanko break; 918d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 919d7dfca08SIgor Mitsyanko ret = s->maxcurr; 920d7dfca08SIgor Mitsyanko break; 921d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 922d7dfca08SIgor Mitsyanko ret = s->admaerr; 923d7dfca08SIgor Mitsyanko break; 924d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 925d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 926d7dfca08SIgor Mitsyanko break; 927d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 928d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 929d7dfca08SIgor Mitsyanko break; 930d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 931d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 932d7dfca08SIgor Mitsyanko break; 933d7dfca08SIgor Mitsyanko default: 934d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 935d7dfca08SIgor Mitsyanko break; 936d7dfca08SIgor Mitsyanko } 937d7dfca08SIgor Mitsyanko 938d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 939d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 940d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 941d7dfca08SIgor Mitsyanko return ret; 942d7dfca08SIgor Mitsyanko } 943d7dfca08SIgor Mitsyanko 944d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 945d7dfca08SIgor Mitsyanko { 946d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 947d7dfca08SIgor Mitsyanko return; 948d7dfca08SIgor Mitsyanko } 949d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 950d7dfca08SIgor Mitsyanko 951d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 952d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 953d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 954d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 955d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 956d7dfca08SIgor Mitsyanko } else { 957d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 958d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 959d7dfca08SIgor Mitsyanko } 960d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 961d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 962d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 963d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 964d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 965d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 966d7dfca08SIgor Mitsyanko } 967d7dfca08SIgor Mitsyanko } 968d7dfca08SIgor Mitsyanko } 969d7dfca08SIgor Mitsyanko 970d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 971d7dfca08SIgor Mitsyanko { 972d7dfca08SIgor Mitsyanko switch (value) { 973d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 974d368ba43SKevin O'Connor sdhci_reset(s); 975d7dfca08SIgor Mitsyanko break; 976d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 977d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 978d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 979d7dfca08SIgor Mitsyanko break; 980d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 981d7dfca08SIgor Mitsyanko s->data_count = 0; 982d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 983d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 984d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 985d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 986d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 987d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 988d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 989d7dfca08SIgor Mitsyanko break; 990d7dfca08SIgor Mitsyanko } 991d7dfca08SIgor Mitsyanko } 992d7dfca08SIgor Mitsyanko 993d7dfca08SIgor Mitsyanko static void 994d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 995d7dfca08SIgor Mitsyanko { 996d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 997d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 998d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 999d368ba43SKevin O'Connor uint32_t value = val; 1000d7dfca08SIgor Mitsyanko value <<= shift; 1001d7dfca08SIgor Mitsyanko 1002d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1003d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1004d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1005d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1006d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1007d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1008d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1009d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 1010d7dfca08SIgor Mitsyanko } 1011d7dfca08SIgor Mitsyanko break; 1012d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1013d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1014d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1015d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1016d7dfca08SIgor Mitsyanko } 10179201bb9aSAlistair Francis 10189201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10199201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10209201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10219201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10229201bb9aSAlistair Francis s->buf_maxsz); 10239201bb9aSAlistair Francis 10249201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10259201bb9aSAlistair Francis } 10269201bb9aSAlistair Francis 1027d7dfca08SIgor Mitsyanko break; 1028d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1029d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1030d7dfca08SIgor Mitsyanko break; 1031d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1032d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1033d7dfca08SIgor Mitsyanko * capabilities register */ 1034d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1035d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1036d7dfca08SIgor Mitsyanko } 1037d7dfca08SIgor Mitsyanko MASKED_WRITE(s->trnmod, mask, value); 1038d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1039d7dfca08SIgor Mitsyanko 1040d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1041d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1042d7dfca08SIgor Mitsyanko break; 1043d7dfca08SIgor Mitsyanko } 1044d7dfca08SIgor Mitsyanko 1045d368ba43SKevin O'Connor sdhci_send_command(s); 1046d7dfca08SIgor Mitsyanko break; 1047d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1048d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1049d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1050d7dfca08SIgor Mitsyanko } 1051d7dfca08SIgor Mitsyanko break; 1052d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1053d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1054d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1055d7dfca08SIgor Mitsyanko } 1056d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1057d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1058d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1059d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1060d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1061d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1062d7dfca08SIgor Mitsyanko } 1063d7dfca08SIgor Mitsyanko break; 1064d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1065d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1066d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1067d7dfca08SIgor Mitsyanko } 1068d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1069d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1070d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1071d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1072d7dfca08SIgor Mitsyanko } else { 1073d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1074d7dfca08SIgor Mitsyanko } 1075d7dfca08SIgor Mitsyanko break; 1076d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1077d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1078d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1079d7dfca08SIgor Mitsyanko } 1080d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1081d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1082d7dfca08SIgor Mitsyanko if (s->errintsts) { 1083d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1084d7dfca08SIgor Mitsyanko } else { 1085d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1086d7dfca08SIgor Mitsyanko } 1087d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1088d7dfca08SIgor Mitsyanko break; 1089d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1090d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1091d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1092d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1093d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1094d7dfca08SIgor Mitsyanko if (s->errintsts) { 1095d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1096d7dfca08SIgor Mitsyanko } else { 1097d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1098d7dfca08SIgor Mitsyanko } 1099*0a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 1100*0a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 1101*0a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 1102*0a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 1103*0a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 1104*0a7ac9f9SAndrew Baumann s->pending_insert_state = false; 1105*0a7ac9f9SAndrew Baumann } 1106d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1107d7dfca08SIgor Mitsyanko break; 1108d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1109d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1110d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1111d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1112d7dfca08SIgor Mitsyanko break; 1113d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1114d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1115d7dfca08SIgor Mitsyanko break; 1116d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1117d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1118d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1119d7dfca08SIgor Mitsyanko break; 1120d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1121d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1122d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1123d7dfca08SIgor Mitsyanko break; 1124d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1125d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1126d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1127d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1128d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1129d7dfca08SIgor Mitsyanko } 1130d7dfca08SIgor Mitsyanko if (s->errintsts) { 1131d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1132d7dfca08SIgor Mitsyanko } 1133d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1134d7dfca08SIgor Mitsyanko break; 1135d7dfca08SIgor Mitsyanko default: 1136d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1137d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1138d7dfca08SIgor Mitsyanko break; 1139d7dfca08SIgor Mitsyanko } 1140d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1141d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1142d7dfca08SIgor Mitsyanko } 1143d7dfca08SIgor Mitsyanko 1144d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1145d368ba43SKevin O'Connor .read = sdhci_read, 1146d368ba43SKevin O'Connor .write = sdhci_write, 1147d7dfca08SIgor Mitsyanko .valid = { 1148d7dfca08SIgor Mitsyanko .min_access_size = 1, 1149d7dfca08SIgor Mitsyanko .max_access_size = 4, 1150d7dfca08SIgor Mitsyanko .unaligned = false 1151d7dfca08SIgor Mitsyanko }, 1152d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1153d7dfca08SIgor Mitsyanko }; 1154d7dfca08SIgor Mitsyanko 1155d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1156d7dfca08SIgor Mitsyanko { 1157d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1158d7dfca08SIgor Mitsyanko case 0: 1159d7dfca08SIgor Mitsyanko return 512; 1160d7dfca08SIgor Mitsyanko case 1: 1161d7dfca08SIgor Mitsyanko return 1024; 1162d7dfca08SIgor Mitsyanko case 2: 1163d7dfca08SIgor Mitsyanko return 2048; 1164d7dfca08SIgor Mitsyanko default: 1165d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1166d7dfca08SIgor Mitsyanko return 0; 1167d7dfca08SIgor Mitsyanko } 1168d7dfca08SIgor Mitsyanko } 1169d7dfca08SIgor Mitsyanko 117040bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1171d7dfca08SIgor Mitsyanko { 117240bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 117340bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1174d7dfca08SIgor Mitsyanko 1175bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1176d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1177d7dfca08SIgor Mitsyanko } 1178d7dfca08SIgor Mitsyanko 11797302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1180d7dfca08SIgor Mitsyanko { 1181bc72ad67SAlex Bligh timer_del(s->insert_timer); 1182bc72ad67SAlex Bligh timer_free(s->insert_timer); 1183bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1184bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1185127a4e1aSAndreas Färber qemu_free_irq(s->eject_cb); 1186127a4e1aSAndreas Färber qemu_free_irq(s->ro_cb); 1187d7dfca08SIgor Mitsyanko 1188d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1189d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1190d7dfca08SIgor Mitsyanko } 1191d7dfca08SIgor Mitsyanko 1192*0a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 1193*0a7ac9f9SAndrew Baumann { 1194*0a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 1195*0a7ac9f9SAndrew Baumann 1196*0a7ac9f9SAndrew Baumann return s->pending_insert_state; 1197*0a7ac9f9SAndrew Baumann } 1198*0a7ac9f9SAndrew Baumann 1199*0a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 1200*0a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 1201*0a7ac9f9SAndrew Baumann .version_id = 1, 1202*0a7ac9f9SAndrew Baumann .minimum_version_id = 1, 1203*0a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 1204*0a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 1205*0a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 1206*0a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 1207*0a7ac9f9SAndrew Baumann }, 1208*0a7ac9f9SAndrew Baumann }; 1209*0a7ac9f9SAndrew Baumann 1210d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1211d7dfca08SIgor Mitsyanko .name = "sdhci", 1212d7dfca08SIgor Mitsyanko .version_id = 1, 1213d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1214d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1215d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1216d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1217d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1218d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1219d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1220d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1221d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1222d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1223d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1224d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1225d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1226d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1227d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1228d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1229d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1230d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1231d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1232d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1233d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1234d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1235d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1236d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1237d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1238d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1239d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 1240d7dfca08SIgor Mitsyanko VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1241e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1242e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1243d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 1244*0a7ac9f9SAndrew Baumann }, 1245*0a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 1246*0a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 1247*0a7ac9f9SAndrew Baumann NULL 1248*0a7ac9f9SAndrew Baumann }, 1249d7dfca08SIgor Mitsyanko }; 1250d7dfca08SIgor Mitsyanko 1251d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this 1252d7dfca08SIgor Mitsyanko * specific host controller implementation */ 12535ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1254c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 1255d7dfca08SIgor Mitsyanko SDHC_CAPAB_REG_DEFAULT), 1256c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1257d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1258d7dfca08SIgor Mitsyanko }; 1259d7dfca08SIgor Mitsyanko 12609af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1261224d10ffSKevin O'Connor { 1262224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1263224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1264224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 126540bbc194SPeter Maydell sdhci_initfn(s); 1266224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1267224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1268224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1269224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1270224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1271224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1272224d10ffSKevin O'Connor } 1273224d10ffSKevin O'Connor 1274224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1275224d10ffSKevin O'Connor { 1276224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1277224d10ffSKevin O'Connor sdhci_uninitfn(s); 1278224d10ffSKevin O'Connor } 1279224d10ffSKevin O'Connor 1280224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1281224d10ffSKevin O'Connor { 1282224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1283224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1284224d10ffSKevin O'Connor 12859af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1286224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1287224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1288224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1289224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1290224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1291224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 12925ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 1293224d10ffSKevin O'Connor } 1294224d10ffSKevin O'Connor 1295224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1296224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1297224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1298224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1299224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1300224d10ffSKevin O'Connor }; 1301224d10ffSKevin O'Connor 13025ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 13035ec911c3SKevin O'Connor DEFINE_PROP_UINT32("capareg", SDHCIState, capareg, 13045ec911c3SKevin O'Connor SDHC_CAPAB_REG_DEFAULT), 13055ec911c3SKevin O'Connor DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0), 1306*0a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 1307*0a7ac9f9SAndrew Baumann false), 13085ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13095ec911c3SKevin O'Connor }; 13105ec911c3SKevin O'Connor 13117302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1312d7dfca08SIgor Mitsyanko { 13137302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13145ec911c3SKevin O'Connor 131540bbc194SPeter Maydell sdhci_initfn(s); 13167302dcd6SKevin O'Connor } 13177302dcd6SKevin O'Connor 13187302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13197302dcd6SKevin O'Connor { 13207302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13217302dcd6SKevin O'Connor sdhci_uninitfn(s); 13227302dcd6SKevin O'Connor } 13237302dcd6SKevin O'Connor 13247302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13257302dcd6SKevin O'Connor { 13267302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1327d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1328d7dfca08SIgor Mitsyanko 1329d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1330d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1331d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 133229776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1333d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1334d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1335*0a7ac9f9SAndrew Baumann 1336*0a7ac9f9SAndrew Baumann if (s->pending_insert_quirk) { 1337*0a7ac9f9SAndrew Baumann s->pending_insert_state = true; 1338*0a7ac9f9SAndrew Baumann } 1339d7dfca08SIgor Mitsyanko } 1340d7dfca08SIgor Mitsyanko 13417302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1342d7dfca08SIgor Mitsyanko { 1343d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1344d7dfca08SIgor Mitsyanko 1345d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 13465ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13477302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 1348d7dfca08SIgor Mitsyanko } 1349d7dfca08SIgor Mitsyanko 13507302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13517302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1352d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1353d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 13547302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13557302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13567302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1357d7dfca08SIgor Mitsyanko }; 1358d7dfca08SIgor Mitsyanko 135940bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 136040bbc194SPeter Maydell { 136140bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 136240bbc194SPeter Maydell 136340bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 136440bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 136540bbc194SPeter Maydell } 136640bbc194SPeter Maydell 136740bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 136840bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 136940bbc194SPeter Maydell .parent = TYPE_SD_BUS, 137040bbc194SPeter Maydell .instance_size = sizeof(SDBus), 137140bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 137240bbc194SPeter Maydell }; 137340bbc194SPeter Maydell 1374d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1375d7dfca08SIgor Mitsyanko { 1376224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 13777302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 137840bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1379d7dfca08SIgor Mitsyanko } 1380d7dfca08SIgor Mitsyanko 1381d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1382