xref: /qemu/hw/sd/sdhci.c (revision 09b738ff653665dfcc646f6293998b490ca7f54e)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
37d7dfca08SIgor Mitsyanko 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
41aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
42aa164fbfSPhilippe Mathieu-Daudé 
43d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
44d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
45aa164fbfSPhilippe Mathieu-Daudé  *
46aa164fbfSPhilippe Mathieu-Daudé  * support:
47aa164fbfSPhilippe Mathieu-Daudé  * - 3.3v and 1.8v voltages
48aa164fbfSPhilippe Mathieu-Daudé  * - SDMA/ADMA1/ADMA2
49aa164fbfSPhilippe Mathieu-Daudé  * - high-speed
50aa164fbfSPhilippe Mathieu-Daudé  * max host controller R/W buffers size: 512B
51aa164fbfSPhilippe Mathieu-Daudé  * max clock frequency for SDclock: 52 MHz
52aa164fbfSPhilippe Mathieu-Daudé  * timeout clock frequency: 52 MHz
53aa164fbfSPhilippe Mathieu-Daudé  *
54aa164fbfSPhilippe Mathieu-Daudé  * does not support:
55aa164fbfSPhilippe Mathieu-Daudé  * - 3.0v voltage
56aa164fbfSPhilippe Mathieu-Daudé  * - 64-bit system bus
57aa164fbfSPhilippe Mathieu-Daudé  * - suspend/resume
58d7dfca08SIgor Mitsyanko  */
59aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4
60d7dfca08SIgor Mitsyanko 
61*09b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
62*09b738ffSPhilippe Mathieu-Daudé {
63*09b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
64*09b738ffSPhilippe Mathieu-Daudé }
65*09b738ffSPhilippe Mathieu-Daudé 
66d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
67d7dfca08SIgor Mitsyanko {
68d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
69d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
70d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
71d7dfca08SIgor Mitsyanko }
72d7dfca08SIgor Mitsyanko 
73d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
74d7dfca08SIgor Mitsyanko {
75d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
76d7dfca08SIgor Mitsyanko }
77d7dfca08SIgor Mitsyanko 
78d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
79d7dfca08SIgor Mitsyanko {
80d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
81d7dfca08SIgor Mitsyanko 
82d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
83bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
84bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
85d7dfca08SIgor Mitsyanko     } else {
86d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
87d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
88d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
89d7dfca08SIgor Mitsyanko         }
90d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
91d7dfca08SIgor Mitsyanko     }
92d7dfca08SIgor Mitsyanko }
93d7dfca08SIgor Mitsyanko 
9440bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
95d7dfca08SIgor Mitsyanko {
9640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
97d7dfca08SIgor Mitsyanko 
988be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
99d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
100d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
101bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
102bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
103d7dfca08SIgor Mitsyanko     } else {
104d7dfca08SIgor Mitsyanko         if (level) {
105d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
106d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
107d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
108d7dfca08SIgor Mitsyanko             }
109d7dfca08SIgor Mitsyanko         } else {
110d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
111d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
112d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
113d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
114d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
115d7dfca08SIgor Mitsyanko             }
116d7dfca08SIgor Mitsyanko         }
117d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
118d7dfca08SIgor Mitsyanko     }
119d7dfca08SIgor Mitsyanko }
120d7dfca08SIgor Mitsyanko 
12140bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
122d7dfca08SIgor Mitsyanko {
12340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
124d7dfca08SIgor Mitsyanko 
125d7dfca08SIgor Mitsyanko     if (level) {
126d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
127d7dfca08SIgor Mitsyanko     } else {
128d7dfca08SIgor Mitsyanko         /* Write enabled */
129d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
130d7dfca08SIgor Mitsyanko     }
131d7dfca08SIgor Mitsyanko }
132d7dfca08SIgor Mitsyanko 
133d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
134d7dfca08SIgor Mitsyanko {
13540bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
13640bbc194SPeter Maydell 
137bc72ad67SAlex Bligh     timer_del(s->insert_timer);
138bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
139aceb5b06SPhilippe Mathieu-Daudé 
140aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
141d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
142d7dfca08SIgor Mitsyanko      * initialization */
143d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
144d7dfca08SIgor Mitsyanko 
14540bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
14640bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
14740bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
14840bbc194SPeter Maydell 
149d7dfca08SIgor Mitsyanko     s->data_count = 0;
150d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
1510a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
152d7dfca08SIgor Mitsyanko }
153d7dfca08SIgor Mitsyanko 
1548b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1558b41c305SPeter Maydell {
1568b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1578b41c305SPeter Maydell      * commanded via device register apart from handling of the
1588b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1598b41c305SPeter Maydell      */
1608b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1618b41c305SPeter Maydell 
1628b41c305SPeter Maydell     sdhci_reset(s);
1638b41c305SPeter Maydell 
1648b41c305SPeter Maydell     if (s->pending_insert_quirk) {
1658b41c305SPeter Maydell         s->pending_insert_state = true;
1668b41c305SPeter Maydell     }
1678b41c305SPeter Maydell }
1688b41c305SPeter Maydell 
169d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
170d7dfca08SIgor Mitsyanko 
171d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
172d7dfca08SIgor Mitsyanko {
173d7dfca08SIgor Mitsyanko     SDRequest request;
174d7dfca08SIgor Mitsyanko     uint8_t response[16];
175d7dfca08SIgor Mitsyanko     int rlen;
176d7dfca08SIgor Mitsyanko 
177d7dfca08SIgor Mitsyanko     s->errintsts = 0;
178d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
179d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
180d7dfca08SIgor Mitsyanko     request.arg = s->argument;
1818be487d8SPhilippe Mathieu-Daudé 
1828be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
18340bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
184d7dfca08SIgor Mitsyanko 
185d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
186d7dfca08SIgor Mitsyanko         if (rlen == 4) {
187d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
188d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
189d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
1908be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
191d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
192d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
193d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
194d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
195d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
196d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
197d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
198d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
199d7dfca08SIgor Mitsyanko                             response[2];
2008be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
2018be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
202d7dfca08SIgor Mitsyanko         } else {
2038be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
204d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
205d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
206d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
207d7dfca08SIgor Mitsyanko             }
208d7dfca08SIgor Mitsyanko         }
209d7dfca08SIgor Mitsyanko 
210fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
211fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
212d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
213d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
214d7dfca08SIgor Mitsyanko         }
215d7dfca08SIgor Mitsyanko     }
216d7dfca08SIgor Mitsyanko 
217d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
218d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
219d7dfca08SIgor Mitsyanko     }
220d7dfca08SIgor Mitsyanko 
221d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
222d7dfca08SIgor Mitsyanko 
223d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
224656f416cSPeter Crosthwaite         s->data_count = 0;
225d368ba43SKevin O'Connor         sdhci_data_transfer(s);
226d7dfca08SIgor Mitsyanko     }
227d7dfca08SIgor Mitsyanko }
228d7dfca08SIgor Mitsyanko 
229d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
230d7dfca08SIgor Mitsyanko {
231d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
232d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
233d7dfca08SIgor Mitsyanko         SDRequest request;
234d7dfca08SIgor Mitsyanko         uint8_t response[16];
235d7dfca08SIgor Mitsyanko 
236d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
237d7dfca08SIgor Mitsyanko         request.arg = 0;
2388be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
23940bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
240d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
241d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
242d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
243d7dfca08SIgor Mitsyanko     }
244d7dfca08SIgor Mitsyanko 
245d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
246d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
247d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
248d7dfca08SIgor Mitsyanko 
249d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
250d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
251d7dfca08SIgor Mitsyanko     }
252d7dfca08SIgor Mitsyanko 
253d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
254d7dfca08SIgor Mitsyanko }
255d7dfca08SIgor Mitsyanko 
256d7dfca08SIgor Mitsyanko /*
257d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
258d7dfca08SIgor Mitsyanko  */
259d7dfca08SIgor Mitsyanko 
260d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
261d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
262d7dfca08SIgor Mitsyanko {
263d7dfca08SIgor Mitsyanko     int index = 0;
264d7dfca08SIgor Mitsyanko 
265d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
266d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
267d7dfca08SIgor Mitsyanko         return;
268d7dfca08SIgor Mitsyanko     }
269d7dfca08SIgor Mitsyanko 
270d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
27140bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
272d7dfca08SIgor Mitsyanko     }
273d7dfca08SIgor Mitsyanko 
274d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
275d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
276d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
277d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
278d7dfca08SIgor Mitsyanko     }
279d7dfca08SIgor Mitsyanko 
280d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
281d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
282d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
283d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
284d7dfca08SIgor Mitsyanko     }
285d7dfca08SIgor Mitsyanko 
286d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
287d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
288d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
289d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
290d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
291d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
292d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
293d7dfca08SIgor Mitsyanko         }
294d7dfca08SIgor Mitsyanko     }
295d7dfca08SIgor Mitsyanko 
296d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
297d7dfca08SIgor Mitsyanko }
298d7dfca08SIgor Mitsyanko 
299d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
300d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
301d7dfca08SIgor Mitsyanko {
302d7dfca08SIgor Mitsyanko     uint32_t value = 0;
303d7dfca08SIgor Mitsyanko     int i;
304d7dfca08SIgor Mitsyanko 
305d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
306d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
3078be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
308d7dfca08SIgor Mitsyanko         return 0;
309d7dfca08SIgor Mitsyanko     }
310d7dfca08SIgor Mitsyanko 
311d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
312d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
313d7dfca08SIgor Mitsyanko         s->data_count++;
314d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
315d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
3168be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
317d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
318d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
319d7dfca08SIgor Mitsyanko 
320d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
321d7dfca08SIgor Mitsyanko                 s->blkcnt--;
322d7dfca08SIgor Mitsyanko             }
323d7dfca08SIgor Mitsyanko 
324d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
325d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
326d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
327d7dfca08SIgor Mitsyanko                  /* stop at gap request */
328d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
329d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
330d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
331d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
332d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
333d7dfca08SIgor Mitsyanko             }
334d7dfca08SIgor Mitsyanko             break;
335d7dfca08SIgor Mitsyanko         }
336d7dfca08SIgor Mitsyanko     }
337d7dfca08SIgor Mitsyanko 
338d7dfca08SIgor Mitsyanko     return value;
339d7dfca08SIgor Mitsyanko }
340d7dfca08SIgor Mitsyanko 
341d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
342d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
343d7dfca08SIgor Mitsyanko {
344d7dfca08SIgor Mitsyanko     int index = 0;
345d7dfca08SIgor Mitsyanko 
346d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
347d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
348d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
349d7dfca08SIgor Mitsyanko         }
350d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
351d7dfca08SIgor Mitsyanko         return;
352d7dfca08SIgor Mitsyanko     }
353d7dfca08SIgor Mitsyanko 
354d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
355d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
356d7dfca08SIgor Mitsyanko             return;
357d7dfca08SIgor Mitsyanko         } else {
358d7dfca08SIgor Mitsyanko             s->blkcnt--;
359d7dfca08SIgor Mitsyanko         }
360d7dfca08SIgor Mitsyanko     }
361d7dfca08SIgor Mitsyanko 
362d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
36340bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
364d7dfca08SIgor Mitsyanko     }
365d7dfca08SIgor Mitsyanko 
366d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
367d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
368d7dfca08SIgor Mitsyanko 
369d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
370d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
371d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
372d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
373d368ba43SKevin O'Connor         sdhci_end_transfer(s);
374dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
375dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
376d7dfca08SIgor Mitsyanko     }
377d7dfca08SIgor Mitsyanko 
378d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
379d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
380d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
381d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
382d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
383d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
384d7dfca08SIgor Mitsyanko         }
385d368ba43SKevin O'Connor         sdhci_end_transfer(s);
386d7dfca08SIgor Mitsyanko     }
387d7dfca08SIgor Mitsyanko 
388d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
389d7dfca08SIgor Mitsyanko }
390d7dfca08SIgor Mitsyanko 
391d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
392d7dfca08SIgor Mitsyanko  * register */
393d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
394d7dfca08SIgor Mitsyanko {
395d7dfca08SIgor Mitsyanko     unsigned i;
396d7dfca08SIgor Mitsyanko 
397d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
398d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
3998be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
400d7dfca08SIgor Mitsyanko         return;
401d7dfca08SIgor Mitsyanko     }
402d7dfca08SIgor Mitsyanko 
403d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
404d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
405d7dfca08SIgor Mitsyanko         s->data_count++;
406d7dfca08SIgor Mitsyanko         value >>= 8;
407d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
4088be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
409d7dfca08SIgor Mitsyanko             s->data_count = 0;
410d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
411d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
412d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
413d7dfca08SIgor Mitsyanko             }
414d7dfca08SIgor Mitsyanko         }
415d7dfca08SIgor Mitsyanko     }
416d7dfca08SIgor Mitsyanko }
417d7dfca08SIgor Mitsyanko 
418d7dfca08SIgor Mitsyanko /*
419d7dfca08SIgor Mitsyanko  * Single DMA data transfer
420d7dfca08SIgor Mitsyanko  */
421d7dfca08SIgor Mitsyanko 
422d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
423d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
424d7dfca08SIgor Mitsyanko {
425d7dfca08SIgor Mitsyanko     bool page_aligned = false;
426d7dfca08SIgor Mitsyanko     unsigned int n, begin;
427d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
428d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
429d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
430d7dfca08SIgor Mitsyanko 
4316e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4326e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4336e86d903SPrasad J Pandit         return;
4346e86d903SPrasad J Pandit     }
4356e86d903SPrasad J Pandit 
436d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
437d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
438d7dfca08SIgor Mitsyanko      * allow them to work properly */
439d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
440d7dfca08SIgor Mitsyanko         page_aligned = true;
441d7dfca08SIgor Mitsyanko     }
442d7dfca08SIgor Mitsyanko 
443d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
444d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
445d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
446d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
447d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
448d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
44940bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
450d7dfca08SIgor Mitsyanko                 }
451d7dfca08SIgor Mitsyanko             }
452d7dfca08SIgor Mitsyanko             begin = s->data_count;
453d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
454d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
455d7dfca08SIgor Mitsyanko                 boundary_count = 0;
456d7dfca08SIgor Mitsyanko              } else {
457d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
458d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
459d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
460d7dfca08SIgor Mitsyanko                     s->blkcnt--;
461d7dfca08SIgor Mitsyanko                 }
462d7dfca08SIgor Mitsyanko             }
463dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
464d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
465d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
466d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
467d7dfca08SIgor Mitsyanko                 s->data_count = 0;
468d7dfca08SIgor Mitsyanko             }
469d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
470d7dfca08SIgor Mitsyanko                 break;
471d7dfca08SIgor Mitsyanko             }
472d7dfca08SIgor Mitsyanko         }
473d7dfca08SIgor Mitsyanko     } else {
474d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
475d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
476d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
477d7dfca08SIgor Mitsyanko             begin = s->data_count;
478d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
479d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
480d7dfca08SIgor Mitsyanko                 boundary_count = 0;
481d7dfca08SIgor Mitsyanko              } else {
482d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
483d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
484d7dfca08SIgor Mitsyanko             }
485dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
48642922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
487d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
488d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
489d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
49040bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
491d7dfca08SIgor Mitsyanko                 }
492d7dfca08SIgor Mitsyanko                 s->data_count = 0;
493d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
494d7dfca08SIgor Mitsyanko                     s->blkcnt--;
495d7dfca08SIgor Mitsyanko                 }
496d7dfca08SIgor Mitsyanko             }
497d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
498d7dfca08SIgor Mitsyanko                 break;
499d7dfca08SIgor Mitsyanko             }
500d7dfca08SIgor Mitsyanko         }
501d7dfca08SIgor Mitsyanko     }
502d7dfca08SIgor Mitsyanko 
503d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
504d368ba43SKevin O'Connor         sdhci_end_transfer(s);
505d7dfca08SIgor Mitsyanko     } else {
506d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
507d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
508d7dfca08SIgor Mitsyanko         }
509d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
510d7dfca08SIgor Mitsyanko     }
511d7dfca08SIgor Mitsyanko }
512d7dfca08SIgor Mitsyanko 
513d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
514d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
515d7dfca08SIgor Mitsyanko {
516d7dfca08SIgor Mitsyanko     int n;
517d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
518d7dfca08SIgor Mitsyanko 
519d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
520d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
52140bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
522d7dfca08SIgor Mitsyanko         }
523dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
524d7dfca08SIgor Mitsyanko     } else {
525dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
526d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
52740bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
528d7dfca08SIgor Mitsyanko         }
529d7dfca08SIgor Mitsyanko     }
530d7dfca08SIgor Mitsyanko     s->blkcnt--;
531d7dfca08SIgor Mitsyanko 
532d368ba43SKevin O'Connor     sdhci_end_transfer(s);
533d7dfca08SIgor Mitsyanko }
534d7dfca08SIgor Mitsyanko 
535d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
536d7dfca08SIgor Mitsyanko     hwaddr addr;
537d7dfca08SIgor Mitsyanko     uint16_t length;
538d7dfca08SIgor Mitsyanko     uint8_t attr;
539d7dfca08SIgor Mitsyanko     uint8_t incr;
540d7dfca08SIgor Mitsyanko } ADMADescr;
541d7dfca08SIgor Mitsyanko 
542d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
543d7dfca08SIgor Mitsyanko {
544d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
545d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
546d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
547d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
548d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
549dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
550d7dfca08SIgor Mitsyanko                         sizeof(adma2));
551d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
552d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
553d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
554d7dfca08SIgor Mitsyanko          */
555d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
556d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
557d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
558d7dfca08SIgor Mitsyanko         dscr->incr = 8;
559d7dfca08SIgor Mitsyanko         break;
560d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
561dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
562d7dfca08SIgor Mitsyanko                         sizeof(adma1));
563d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
564d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
565d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
566d7dfca08SIgor Mitsyanko         dscr->incr = 4;
567d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
568d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
569d7dfca08SIgor Mitsyanko         } else {
570d7dfca08SIgor Mitsyanko             dscr->length = 4096;
571d7dfca08SIgor Mitsyanko         }
572d7dfca08SIgor Mitsyanko         break;
573d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
574dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
575d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
576dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
577d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
578d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
579dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
580d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
581d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
582d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
583d7dfca08SIgor Mitsyanko         dscr->incr = 12;
584d7dfca08SIgor Mitsyanko         break;
585d7dfca08SIgor Mitsyanko     }
586d7dfca08SIgor Mitsyanko }
587d7dfca08SIgor Mitsyanko 
588d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
589d7dfca08SIgor Mitsyanko 
590d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
591d7dfca08SIgor Mitsyanko {
592d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
593d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
5948be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
595d7dfca08SIgor Mitsyanko     int i;
596d7dfca08SIgor Mitsyanko 
597d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
598d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
599d7dfca08SIgor Mitsyanko 
600d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
6018be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
602d7dfca08SIgor Mitsyanko 
603d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
604d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
605d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
606d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
607d7dfca08SIgor Mitsyanko 
608d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
609d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
610d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
611d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
612d7dfca08SIgor Mitsyanko             }
613d7dfca08SIgor Mitsyanko 
614d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
615d7dfca08SIgor Mitsyanko             return;
616d7dfca08SIgor Mitsyanko         }
617d7dfca08SIgor Mitsyanko 
618d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
619d7dfca08SIgor Mitsyanko 
620d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
621d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
622d7dfca08SIgor Mitsyanko 
623d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
624d7dfca08SIgor Mitsyanko                 while (length) {
625d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
626d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
62740bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
628d7dfca08SIgor Mitsyanko                         }
629d7dfca08SIgor Mitsyanko                     }
630d7dfca08SIgor Mitsyanko                     begin = s->data_count;
631d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
632d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
633d7dfca08SIgor Mitsyanko                         length = 0;
634d7dfca08SIgor Mitsyanko                      } else {
635d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
636d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
637d7dfca08SIgor Mitsyanko                     }
638dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
639d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
640d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
641d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
642d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
643d7dfca08SIgor Mitsyanko                         s->data_count = 0;
644d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
645d7dfca08SIgor Mitsyanko                             s->blkcnt--;
646d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
647d7dfca08SIgor Mitsyanko                                 break;
648d7dfca08SIgor Mitsyanko                             }
649d7dfca08SIgor Mitsyanko                         }
650d7dfca08SIgor Mitsyanko                     }
651d7dfca08SIgor Mitsyanko                 }
652d7dfca08SIgor Mitsyanko             } else {
653d7dfca08SIgor Mitsyanko                 while (length) {
654d7dfca08SIgor Mitsyanko                     begin = s->data_count;
655d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
656d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
657d7dfca08SIgor Mitsyanko                         length = 0;
658d7dfca08SIgor Mitsyanko                      } else {
659d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
660d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
661d7dfca08SIgor Mitsyanko                     }
662dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
6639db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
6649db11cefSPeter Crosthwaite                                     s->data_count - begin);
665d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
666d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
667d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
66840bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
669d7dfca08SIgor Mitsyanko                         }
670d7dfca08SIgor Mitsyanko                         s->data_count = 0;
671d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
672d7dfca08SIgor Mitsyanko                             s->blkcnt--;
673d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
674d7dfca08SIgor Mitsyanko                                 break;
675d7dfca08SIgor Mitsyanko                             }
676d7dfca08SIgor Mitsyanko                         }
677d7dfca08SIgor Mitsyanko                     }
678d7dfca08SIgor Mitsyanko                 }
679d7dfca08SIgor Mitsyanko             }
680d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
681d7dfca08SIgor Mitsyanko             break;
682d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
683d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
6848be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
685d7dfca08SIgor Mitsyanko             break;
686d7dfca08SIgor Mitsyanko         default:
687d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
688d7dfca08SIgor Mitsyanko             break;
689d7dfca08SIgor Mitsyanko         }
690d7dfca08SIgor Mitsyanko 
6911d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
6928be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
6931d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
6941d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
6951d32c26fSPeter Crosthwaite             }
6961d32c26fSPeter Crosthwaite 
6971d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
6981d32c26fSPeter Crosthwaite         }
6991d32c26fSPeter Crosthwaite 
700d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
701d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
702d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
7038be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
704d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
705d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
706d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
7078be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
708d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
709d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
710d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
7118be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
712d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
713d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
714d7dfca08SIgor Mitsyanko                 }
715d7dfca08SIgor Mitsyanko 
716d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
717d7dfca08SIgor Mitsyanko             }
718d368ba43SKevin O'Connor             sdhci_end_transfer(s);
719d7dfca08SIgor Mitsyanko             return;
720d7dfca08SIgor Mitsyanko         }
721d7dfca08SIgor Mitsyanko 
722d7dfca08SIgor Mitsyanko     }
723d7dfca08SIgor Mitsyanko 
724085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
725bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
726bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
727d7dfca08SIgor Mitsyanko }
728d7dfca08SIgor Mitsyanko 
729d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
730d7dfca08SIgor Mitsyanko 
731d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
732d7dfca08SIgor Mitsyanko {
733d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
734d7dfca08SIgor Mitsyanko 
735d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
736d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
737d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
738d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
739d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
740d7dfca08SIgor Mitsyanko             } else {
741d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
742d7dfca08SIgor Mitsyanko             }
743d7dfca08SIgor Mitsyanko 
744d7dfca08SIgor Mitsyanko             break;
745d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
746d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
7478be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
748d7dfca08SIgor Mitsyanko                 break;
749d7dfca08SIgor Mitsyanko             }
750d7dfca08SIgor Mitsyanko 
751d368ba43SKevin O'Connor             sdhci_do_adma(s);
752d7dfca08SIgor Mitsyanko             break;
753d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
754d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
7558be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
756d7dfca08SIgor Mitsyanko                 break;
757d7dfca08SIgor Mitsyanko             }
758d7dfca08SIgor Mitsyanko 
759d368ba43SKevin O'Connor             sdhci_do_adma(s);
760d7dfca08SIgor Mitsyanko             break;
761d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
762d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
763d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
7648be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
765d7dfca08SIgor Mitsyanko                 break;
766d7dfca08SIgor Mitsyanko             }
767d7dfca08SIgor Mitsyanko 
768d368ba43SKevin O'Connor             sdhci_do_adma(s);
769d7dfca08SIgor Mitsyanko             break;
770d7dfca08SIgor Mitsyanko         default:
7718be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
772d7dfca08SIgor Mitsyanko             break;
773d7dfca08SIgor Mitsyanko         }
774d7dfca08SIgor Mitsyanko     } else {
77540bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
776d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
777d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
778d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
779d7dfca08SIgor Mitsyanko         } else {
780d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
781d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
782d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
783d7dfca08SIgor Mitsyanko         }
784d7dfca08SIgor Mitsyanko     }
785d7dfca08SIgor Mitsyanko }
786d7dfca08SIgor Mitsyanko 
787d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
788d7dfca08SIgor Mitsyanko {
7896890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
790d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
791d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
792d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
793d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
794d7dfca08SIgor Mitsyanko         return false;
795d7dfca08SIgor Mitsyanko     }
796d7dfca08SIgor Mitsyanko 
797d7dfca08SIgor Mitsyanko     return true;
798d7dfca08SIgor Mitsyanko }
799d7dfca08SIgor Mitsyanko 
800d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
801d7dfca08SIgor Mitsyanko  * continuous manner */
802d7dfca08SIgor Mitsyanko static inline bool
803d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
804d7dfca08SIgor Mitsyanko {
805d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
8068be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
807d7dfca08SIgor Mitsyanko                           "is prohibited\n");
808d7dfca08SIgor Mitsyanko         return false;
809d7dfca08SIgor Mitsyanko     }
810d7dfca08SIgor Mitsyanko     return true;
811d7dfca08SIgor Mitsyanko }
812d7dfca08SIgor Mitsyanko 
813d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
814d7dfca08SIgor Mitsyanko {
815d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
816d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
817d7dfca08SIgor Mitsyanko 
818d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
819d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
820d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
821d7dfca08SIgor Mitsyanko         break;
822d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
823d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
824d7dfca08SIgor Mitsyanko         break;
825d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
826d7dfca08SIgor Mitsyanko         ret = s->argument;
827d7dfca08SIgor Mitsyanko         break;
828d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
829d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
830d7dfca08SIgor Mitsyanko         break;
831d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
832d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
833d7dfca08SIgor Mitsyanko         break;
834d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
835d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
836d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
8378be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
838d7dfca08SIgor Mitsyanko             return ret;
839d7dfca08SIgor Mitsyanko         }
840d7dfca08SIgor Mitsyanko         break;
841d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
842d7dfca08SIgor Mitsyanko         ret = s->prnsts;
843d7dfca08SIgor Mitsyanko         break;
844d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
845d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
846d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
847d7dfca08SIgor Mitsyanko         break;
848d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
849d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
850d7dfca08SIgor Mitsyanko         break;
851d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
852d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
853d7dfca08SIgor Mitsyanko         break;
854d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
855d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
856d7dfca08SIgor Mitsyanko         break;
857d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
858d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
859d7dfca08SIgor Mitsyanko         break;
860d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
861d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
862d7dfca08SIgor Mitsyanko         break;
863cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
8645efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
8655efc9016SPhilippe Mathieu-Daudé         break;
8665efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
8675efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
868d7dfca08SIgor Mitsyanko         break;
869d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
8705efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
8715efc9016SPhilippe Mathieu-Daudé         break;
8725efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
8735efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
874d7dfca08SIgor Mitsyanko         break;
875d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
876d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
877d7dfca08SIgor Mitsyanko         break;
878d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
879d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
880d7dfca08SIgor Mitsyanko         break;
881d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
882d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
883d7dfca08SIgor Mitsyanko         break;
884d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
885aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
886d7dfca08SIgor Mitsyanko         break;
887d7dfca08SIgor Mitsyanko     default:
88800b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
88900b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
890d7dfca08SIgor Mitsyanko         break;
891d7dfca08SIgor Mitsyanko     }
892d7dfca08SIgor Mitsyanko 
893d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
894d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
8958be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
896d7dfca08SIgor Mitsyanko     return ret;
897d7dfca08SIgor Mitsyanko }
898d7dfca08SIgor Mitsyanko 
899d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
900d7dfca08SIgor Mitsyanko {
901d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
902d7dfca08SIgor Mitsyanko         return;
903d7dfca08SIgor Mitsyanko     }
904d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
905d7dfca08SIgor Mitsyanko 
906d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
907d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
908d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
909d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
910d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
911d7dfca08SIgor Mitsyanko         } else {
912d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
913d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
914d7dfca08SIgor Mitsyanko         }
915d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
916d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
917d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
918d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
919d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
920d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
921d7dfca08SIgor Mitsyanko         }
922d7dfca08SIgor Mitsyanko     }
923d7dfca08SIgor Mitsyanko }
924d7dfca08SIgor Mitsyanko 
925d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
926d7dfca08SIgor Mitsyanko {
927d7dfca08SIgor Mitsyanko     switch (value) {
928d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
929d368ba43SKevin O'Connor         sdhci_reset(s);
930d7dfca08SIgor Mitsyanko         break;
931d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
932d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
933d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
934d7dfca08SIgor Mitsyanko         break;
935d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
936d7dfca08SIgor Mitsyanko         s->data_count = 0;
937d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
938d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
939d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
940d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
941d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
942d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
943d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
944d7dfca08SIgor Mitsyanko         break;
945d7dfca08SIgor Mitsyanko     }
946d7dfca08SIgor Mitsyanko }
947d7dfca08SIgor Mitsyanko 
948d7dfca08SIgor Mitsyanko static void
949d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
950d7dfca08SIgor Mitsyanko {
951d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
952d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
953d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
954d368ba43SKevin O'Connor     uint32_t value = val;
955d7dfca08SIgor Mitsyanko     value <<= shift;
956d7dfca08SIgor Mitsyanko 
957d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
958d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
959d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
960d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
961d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
962d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
963d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
96445ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
965d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
96645ba9f76SPrasad J Pandit             } else {
96745ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
96845ba9f76SPrasad J Pandit             }
969d7dfca08SIgor Mitsyanko         }
970d7dfca08SIgor Mitsyanko         break;
971d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
972d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
973d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
974d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
975d7dfca08SIgor Mitsyanko         }
9769201bb9aSAlistair Francis 
9779201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
9789201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
9799201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
9809201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
9819201bb9aSAlistair Francis                           s->buf_maxsz);
9829201bb9aSAlistair Francis 
9839201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
9849201bb9aSAlistair Francis         }
9859201bb9aSAlistair Francis 
986d7dfca08SIgor Mitsyanko         break;
987d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
988d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
989d7dfca08SIgor Mitsyanko         break;
990d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
991d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
992d7dfca08SIgor Mitsyanko          * capabilities register */
993d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
994d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
995d7dfca08SIgor Mitsyanko         }
99624bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
997d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
998d7dfca08SIgor Mitsyanko 
999d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1000d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1001d7dfca08SIgor Mitsyanko             break;
1002d7dfca08SIgor Mitsyanko         }
1003d7dfca08SIgor Mitsyanko 
1004d368ba43SKevin O'Connor         sdhci_send_command(s);
1005d7dfca08SIgor Mitsyanko         break;
1006d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1007d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1008d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1009d7dfca08SIgor Mitsyanko         }
1010d7dfca08SIgor Mitsyanko         break;
1011d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1012d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1013d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1014d7dfca08SIgor Mitsyanko         }
1015d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1016d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1017d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1018d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1019d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1020d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1021d7dfca08SIgor Mitsyanko         }
1022d7dfca08SIgor Mitsyanko         break;
1023d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1024d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1025d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1026d7dfca08SIgor Mitsyanko         }
1027d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1028d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1029d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1030d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1031d7dfca08SIgor Mitsyanko         } else {
1032d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1033d7dfca08SIgor Mitsyanko         }
1034d7dfca08SIgor Mitsyanko         break;
1035d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1036d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1037d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1038d7dfca08SIgor Mitsyanko         }
1039d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1040d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1041d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1042d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1043d7dfca08SIgor Mitsyanko         } else {
1044d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1045d7dfca08SIgor Mitsyanko         }
1046d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1047d7dfca08SIgor Mitsyanko         break;
1048d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1049d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1050d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1051d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1052d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1053d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1054d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1055d7dfca08SIgor Mitsyanko         } else {
1056d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1057d7dfca08SIgor Mitsyanko         }
10580a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10590a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10600a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10610a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10620a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
10630a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
10640a7ac9f9SAndrew Baumann         }
1065d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1066d7dfca08SIgor Mitsyanko         break;
1067d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1068d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1069d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1070d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1071d7dfca08SIgor Mitsyanko         break;
1072d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1073d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1074d7dfca08SIgor Mitsyanko         break;
1075d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1076d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1077d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1078d7dfca08SIgor Mitsyanko         break;
1079d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1080d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1081d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1082d7dfca08SIgor Mitsyanko         break;
1083d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1084d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1085d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1086d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1087d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1088d7dfca08SIgor Mitsyanko         }
1089d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1090d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1091d7dfca08SIgor Mitsyanko         }
1092d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1093d7dfca08SIgor Mitsyanko         break;
10945d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
10955d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
10965d2c0464SAndrey Smirnov         break;
10975efc9016SPhilippe Mathieu-Daudé 
10985efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10995efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
11005efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
11015efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
11025efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
11035efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
11045efc9016SPhilippe Mathieu-Daudé         break;
11055efc9016SPhilippe Mathieu-Daudé 
1106d7dfca08SIgor Mitsyanko     default:
110700b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
110800b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1109d7dfca08SIgor Mitsyanko         break;
1110d7dfca08SIgor Mitsyanko     }
11118be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
11128be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1113d7dfca08SIgor Mitsyanko }
1114d7dfca08SIgor Mitsyanko 
1115d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1116d368ba43SKevin O'Connor     .read = sdhci_read,
1117d368ba43SKevin O'Connor     .write = sdhci_write,
1118d7dfca08SIgor Mitsyanko     .valid = {
1119d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1120d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1121d7dfca08SIgor Mitsyanko         .unaligned = false
1122d7dfca08SIgor Mitsyanko     },
1123d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1124d7dfca08SIgor Mitsyanko };
1125d7dfca08SIgor Mitsyanko 
1126aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1127aceb5b06SPhilippe Mathieu-Daudé {
1128aceb5b06SPhilippe Mathieu-Daudé     if (s->sd_spec_version != 2) {
1129aceb5b06SPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2 is supported");
1130aceb5b06SPhilippe Mathieu-Daudé         return;
1131aceb5b06SPhilippe Mathieu-Daudé     }
1132aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
1133aceb5b06SPhilippe Mathieu-Daudé }
1134aceb5b06SPhilippe Mathieu-Daudé 
1135b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1136b635d98cSPhilippe Mathieu-Daudé 
1137b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1138aceb5b06SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1139aceb5b06SPhilippe Mathieu-Daudé     \
1140aceb5b06SPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported
1141aceb5b06SPhilippe Mathieu-Daudé      * features of this specific host controller implementation */ \
11425efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
11435efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1144b635d98cSPhilippe Mathieu-Daudé 
114540bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1146d7dfca08SIgor Mitsyanko {
114740bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
114840bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1149d7dfca08SIgor Mitsyanko 
1150bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1151d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1152fd1e5c81SAndrey Smirnov 
1153fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1154d7dfca08SIgor Mitsyanko }
1155d7dfca08SIgor Mitsyanko 
11567302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1157d7dfca08SIgor Mitsyanko {
1158bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1159bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1160bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1161bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1162d7dfca08SIgor Mitsyanko 
1163d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1164d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1165d7dfca08SIgor Mitsyanko }
1166d7dfca08SIgor Mitsyanko 
116725367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
116825367498SPhilippe Mathieu-Daudé {
1169aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1170aceb5b06SPhilippe Mathieu-Daudé 
1171aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1172aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1173aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1174aceb5b06SPhilippe Mathieu-Daudé         return;
1175aceb5b06SPhilippe Mathieu-Daudé     }
117625367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
117725367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
117825367498SPhilippe Mathieu-Daudé 
117925367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
118025367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
118125367498SPhilippe Mathieu-Daudé }
118225367498SPhilippe Mathieu-Daudé 
11838b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
11848b7455c7SPhilippe Mathieu-Daudé {
11858b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
11868b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
11878b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
11888b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
11898b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
11908b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
11918b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
11928b7455c7SPhilippe Mathieu-Daudé }
11938b7455c7SPhilippe Mathieu-Daudé 
11940a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
11950a7ac9f9SAndrew Baumann {
11960a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
11970a7ac9f9SAndrew Baumann 
11980a7ac9f9SAndrew Baumann     return s->pending_insert_state;
11990a7ac9f9SAndrew Baumann }
12000a7ac9f9SAndrew Baumann 
12010a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12020a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12030a7ac9f9SAndrew Baumann     .version_id = 1,
12040a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12050a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12060a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12070a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12080a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12090a7ac9f9SAndrew Baumann     },
12100a7ac9f9SAndrew Baumann };
12110a7ac9f9SAndrew Baumann 
1212d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1213d7dfca08SIgor Mitsyanko     .name = "sdhci",
1214d7dfca08SIgor Mitsyanko     .version_id = 1,
1215d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1216d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1217d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1218d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1219d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1220d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1221d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1222d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1223d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1224d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1225d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1226d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1227d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1228d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1229d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1230d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1231d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1232d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1233d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1234d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1235d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1236d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1237d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1238d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1239d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1240d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1241d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
124259046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1243e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1244e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1245d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12460a7ac9f9SAndrew Baumann     },
12470a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12480a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12490a7ac9f9SAndrew Baumann         NULL
12500a7ac9f9SAndrew Baumann     },
1251d7dfca08SIgor Mitsyanko };
1252d7dfca08SIgor Mitsyanko 
12531c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
12541c92c505SPhilippe Mathieu-Daudé {
12551c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
12561c92c505SPhilippe Mathieu-Daudé 
12571c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
12581c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
12591c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
12601c92c505SPhilippe Mathieu-Daudé }
12611c92c505SPhilippe Mathieu-Daudé 
1262b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1263b635d98cSPhilippe Mathieu-Daudé 
12645ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1265b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1266d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1267d7dfca08SIgor Mitsyanko };
1268d7dfca08SIgor Mitsyanko 
12699af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1270224d10ffSKevin O'Connor {
1271224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1272ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
127325367498SPhilippe Mathieu-Daudé 
127425367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
127525367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1276ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1277ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
127825367498SPhilippe Mathieu-Daudé         return;
127925367498SPhilippe Mathieu-Daudé     }
128025367498SPhilippe Mathieu-Daudé 
1281224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1282224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1283224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1284dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1285dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1286224d10ffSKevin O'Connor }
1287224d10ffSKevin O'Connor 
1288224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1289224d10ffSKevin O'Connor {
1290224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
12918b7455c7SPhilippe Mathieu-Daudé 
12928b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1293224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1294224d10ffSKevin O'Connor }
1295224d10ffSKevin O'Connor 
1296224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1297224d10ffSKevin O'Connor {
1298224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1299224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1300224d10ffSKevin O'Connor 
13019af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1302224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1303224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1304224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1305224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13065ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13071c92c505SPhilippe Mathieu-Daudé 
13081c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1309224d10ffSKevin O'Connor }
1310224d10ffSKevin O'Connor 
1311224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1312224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1313224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1314224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1315224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1316fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1317fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1318fd3b02c8SEduardo Habkost         { },
1319fd3b02c8SEduardo Habkost     },
1320224d10ffSKevin O'Connor };
1321224d10ffSKevin O'Connor 
1322b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1323b635d98cSPhilippe Mathieu-Daudé 
13245ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1325b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13260a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13270a7ac9f9SAndrew Baumann                      false),
132860765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
132960765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
13305ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13315ec911c3SKevin O'Connor };
13325ec911c3SKevin O'Connor 
13337302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1334d7dfca08SIgor Mitsyanko {
13357302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13365ec911c3SKevin O'Connor 
133740bbc194SPeter Maydell     sdhci_initfn(s);
13387302dcd6SKevin O'Connor }
13397302dcd6SKevin O'Connor 
13407302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13417302dcd6SKevin O'Connor {
13427302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
134360765b6cSPhilippe Mathieu-Daudé 
134460765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
134560765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
134660765b6cSPhilippe Mathieu-Daudé     }
134760765b6cSPhilippe Mathieu-Daudé 
13487302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13497302dcd6SKevin O'Connor }
13507302dcd6SKevin O'Connor 
13517302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13527302dcd6SKevin O'Connor {
13537302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1354d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1355ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1356d7dfca08SIgor Mitsyanko 
135725367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1358ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1359ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
136025367498SPhilippe Mathieu-Daudé         return;
136125367498SPhilippe Mathieu-Daudé     }
136225367498SPhilippe Mathieu-Daudé 
136360765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
136402e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
136560765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
136660765b6cSPhilippe Mathieu-Daudé     } else {
136760765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1368dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
136960765b6cSPhilippe Mathieu-Daudé     }
1370dd55c485SPhilippe Mathieu-Daudé 
1371d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1372fd1e5c81SAndrey Smirnov 
1373fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1374fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1375fd1e5c81SAndrey Smirnov 
1376d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1377d7dfca08SIgor Mitsyanko }
1378d7dfca08SIgor Mitsyanko 
13798b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
13808b7455c7SPhilippe Mathieu-Daudé {
13818b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
13828b7455c7SPhilippe Mathieu-Daudé 
13838b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
138460765b6cSPhilippe Mathieu-Daudé 
138560765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
138660765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
138760765b6cSPhilippe Mathieu-Daudé     }
13888b7455c7SPhilippe Mathieu-Daudé }
13898b7455c7SPhilippe Mathieu-Daudé 
13907302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1391d7dfca08SIgor Mitsyanko {
1392d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1393d7dfca08SIgor Mitsyanko 
13945ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
13957302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
13968b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
13971c92c505SPhilippe Mathieu-Daudé 
13981c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1399d7dfca08SIgor Mitsyanko }
1400d7dfca08SIgor Mitsyanko 
14017302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
14027302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1403d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1404d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
14057302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
14067302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
14077302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1408d7dfca08SIgor Mitsyanko };
1409d7dfca08SIgor Mitsyanko 
1410b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1411b635d98cSPhilippe Mathieu-Daudé 
141240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
141340bbc194SPeter Maydell {
141440bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
141540bbc194SPeter Maydell 
141640bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
141740bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
141840bbc194SPeter Maydell }
141940bbc194SPeter Maydell 
142040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
142140bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
142240bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
142340bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
142440bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
142540bbc194SPeter Maydell };
142640bbc194SPeter Maydell 
1427fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1428fd1e5c81SAndrey Smirnov {
1429fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1430fd1e5c81SAndrey Smirnov     uint32_t ret;
1431fd1e5c81SAndrey Smirnov     uint16_t hostctl;
1432fd1e5c81SAndrey Smirnov 
1433fd1e5c81SAndrey Smirnov     switch (offset) {
1434fd1e5c81SAndrey Smirnov     default:
1435fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1436fd1e5c81SAndrey Smirnov 
1437fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1438fd1e5c81SAndrey Smirnov         /*
1439fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1440fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1441fd1e5c81SAndrey Smirnov          * usdhc_write()
1442fd1e5c81SAndrey Smirnov          */
1443fd1e5c81SAndrey Smirnov         hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
1444fd1e5c81SAndrey Smirnov 
1445fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_8BITBUS) {
1446fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_8BITBUS;
1447fd1e5c81SAndrey Smirnov         }
1448fd1e5c81SAndrey Smirnov 
1449fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_4BITBUS) {
1450fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1451fd1e5c81SAndrey Smirnov         }
1452fd1e5c81SAndrey Smirnov 
1453fd1e5c81SAndrey Smirnov         ret  = hostctl;
1454fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1455fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1456fd1e5c81SAndrey Smirnov 
1457fd1e5c81SAndrey Smirnov         break;
1458fd1e5c81SAndrey Smirnov 
1459fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1460fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1461fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1462fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1463fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1464fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1465fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1466fd1e5c81SAndrey Smirnov         ret = 0;
1467fd1e5c81SAndrey Smirnov         break;
1468fd1e5c81SAndrey Smirnov     }
1469fd1e5c81SAndrey Smirnov 
1470fd1e5c81SAndrey Smirnov     return ret;
1471fd1e5c81SAndrey Smirnov }
1472fd1e5c81SAndrey Smirnov 
1473fd1e5c81SAndrey Smirnov static void
1474fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1475fd1e5c81SAndrey Smirnov {
1476fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1477fd1e5c81SAndrey Smirnov     uint8_t hostctl;
1478fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1479fd1e5c81SAndrey Smirnov 
1480fd1e5c81SAndrey Smirnov     switch (offset) {
1481fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1482fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1483fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1484fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1485fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1486fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1487fd1e5c81SAndrey Smirnov         break;
1488fd1e5c81SAndrey Smirnov 
1489fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1490fd1e5c81SAndrey Smirnov         /*
1491fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1492fd1e5c81SAndrey Smirnov          *
1493fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1494fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1495fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1496fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1497fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1498fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1499fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1500fd1e5c81SAndrey Smirnov          *
1501fd1e5c81SAndrey Smirnov          * and 0x29
1502fd1e5c81SAndrey Smirnov          *
1503fd1e5c81SAndrey Smirnov          *  15      10 9    8
1504fd1e5c81SAndrey Smirnov          * |----------+------|
1505fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1506fd1e5c81SAndrey Smirnov          * |          | Sel. |
1507fd1e5c81SAndrey Smirnov          * |          |      |
1508fd1e5c81SAndrey Smirnov          * |----------+------|
1509fd1e5c81SAndrey Smirnov          *
1510fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1511fd1e5c81SAndrey Smirnov          *
1512fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1513fd1e5c81SAndrey Smirnov          *
1514fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1515fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1516fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1517fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1518fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1519fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1520fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1521fd1e5c81SAndrey Smirnov          *
1522fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1523fd1e5c81SAndrey Smirnov          *
1524fd1e5c81SAndrey Smirnov          * |----------------------------------|
1525fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1526fd1e5c81SAndrey Smirnov          * |                                  |
1527fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1528fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1529fd1e5c81SAndrey Smirnov          * |                                  |
1530fd1e5c81SAndrey Smirnov          * |----------------------------------|
1531fd1e5c81SAndrey Smirnov          *
1532fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1533fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1534fd1e5c81SAndrey Smirnov          * word we've been given.
1535fd1e5c81SAndrey Smirnov          */
1536fd1e5c81SAndrey Smirnov 
1537fd1e5c81SAndrey Smirnov         /*
1538fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1539fd1e5c81SAndrey Smirnov          */
1540fd1e5c81SAndrey Smirnov         hostctl = value & (SDHC_CTRL_LED |
1541fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_INS |
1542fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_EN);
1543fd1e5c81SAndrey Smirnov         /*
1544fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1545fd1e5c81SAndrey Smirnov          * bits 5 and 1
1546fd1e5c81SAndrey Smirnov          */
1547fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1548fd1e5c81SAndrey Smirnov             hostctl |= SDHC_CTRL_8BITBUS;
1549fd1e5c81SAndrey Smirnov         }
1550fd1e5c81SAndrey Smirnov 
1551fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1552fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1553fd1e5c81SAndrey Smirnov         }
1554fd1e5c81SAndrey Smirnov 
1555fd1e5c81SAndrey Smirnov         /*
1556fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1557fd1e5c81SAndrey Smirnov          */
1558fd1e5c81SAndrey Smirnov         hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
1559fd1e5c81SAndrey Smirnov 
1560fd1e5c81SAndrey Smirnov         /*
1561fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1562fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1563fd1e5c81SAndrey Smirnov          *
1564fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1565fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1566fd1e5c81SAndrey Smirnov          * kernel
1567fd1e5c81SAndrey Smirnov          */
1568fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1569fd1e5c81SAndrey Smirnov         value |= hostctl;
1570fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1571fd1e5c81SAndrey Smirnov 
1572fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1573fd1e5c81SAndrey Smirnov         break;
1574fd1e5c81SAndrey Smirnov 
1575fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1576fd1e5c81SAndrey Smirnov         /*
1577fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1578fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1579fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1580fd1e5c81SAndrey Smirnov          * order to get where we started
1581fd1e5c81SAndrey Smirnov          *
1582fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1583fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1584fd1e5c81SAndrey Smirnov          *
1585fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1586fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1587fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1588fd1e5c81SAndrey Smirnov          *
1589fd1e5c81SAndrey Smirnov          */
1590fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1591fd1e5c81SAndrey Smirnov         break;
1592fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1593fd1e5c81SAndrey Smirnov         /*
1594fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1595fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1596fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1597fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1598fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1599fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1600fd1e5c81SAndrey Smirnov          */
1601fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1602fd1e5c81SAndrey Smirnov         break;
1603fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1604fd1e5c81SAndrey Smirnov         /*
1605fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1606fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1607fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1608fd1e5c81SAndrey Smirnov          *
1609fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1610fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1611fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1612fd1e5c81SAndrey Smirnov          */
1613fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1614fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1615fd1e5c81SAndrey Smirnov     default:
1616fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1617fd1e5c81SAndrey Smirnov         break;
1618fd1e5c81SAndrey Smirnov     }
1619fd1e5c81SAndrey Smirnov }
1620fd1e5c81SAndrey Smirnov 
1621fd1e5c81SAndrey Smirnov 
1622fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1623fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1624fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1625fd1e5c81SAndrey Smirnov     .valid = {
1626fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1627fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1628fd1e5c81SAndrey Smirnov         .unaligned = false
1629fd1e5c81SAndrey Smirnov     },
1630fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1631fd1e5c81SAndrey Smirnov };
1632fd1e5c81SAndrey Smirnov 
1633fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1634fd1e5c81SAndrey Smirnov {
1635fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1636fd1e5c81SAndrey Smirnov 
1637fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1638fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1639fd1e5c81SAndrey Smirnov }
1640fd1e5c81SAndrey Smirnov 
1641fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1642fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1643fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1644fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1645fd1e5c81SAndrey Smirnov };
1646fd1e5c81SAndrey Smirnov 
1647d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1648d7dfca08SIgor Mitsyanko {
1649224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
16507302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
165140bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1652fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1653d7dfca08SIgor Mitsyanko }
1654d7dfca08SIgor Mitsyanko 
1655d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1656