1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 266ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 27b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 30d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 31d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 32d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 33d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 35637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3603dd024fSPaolo Bonzini #include "qemu/log.h" 37bf8ec38eSPhilippe Mathieu-Daudé #include "qemu/cutils.h" 388be487d8SPhilippe Mathieu-Daudé #include "trace.h" 39d7dfca08SIgor Mitsyanko 4040bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 4140bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 4240bbc194SPeter Maydell 43aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 44aa164fbfSPhilippe Mathieu-Daudé 45d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 46d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 47aa164fbfSPhilippe Mathieu-Daudé * 48aa164fbfSPhilippe Mathieu-Daudé * support: 49aa164fbfSPhilippe Mathieu-Daudé * - 3.3v and 1.8v voltages 50aa164fbfSPhilippe Mathieu-Daudé * - SDMA/ADMA1/ADMA2 51aa164fbfSPhilippe Mathieu-Daudé * - high-speed 52aa164fbfSPhilippe Mathieu-Daudé * max host controller R/W buffers size: 512B 53aa164fbfSPhilippe Mathieu-Daudé * max clock frequency for SDclock: 52 MHz 54aa164fbfSPhilippe Mathieu-Daudé * timeout clock frequency: 52 MHz 55aa164fbfSPhilippe Mathieu-Daudé * 56aa164fbfSPhilippe Mathieu-Daudé * does not support: 57aa164fbfSPhilippe Mathieu-Daudé * - 3.0v voltage 58aa164fbfSPhilippe Mathieu-Daudé * - 64-bit system bus 59aa164fbfSPhilippe Mathieu-Daudé * - suspend/resume 60d7dfca08SIgor Mitsyanko */ 61aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4 62d7dfca08SIgor Mitsyanko 6309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 6409b738ffSPhilippe Mathieu-Daudé { 6509b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 6609b738ffSPhilippe Mathieu-Daudé } 6709b738ffSPhilippe Mathieu-Daudé 686ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 696ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 706ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 716ff37c3dSPhilippe Mathieu-Daudé { 726ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 736ff37c3dSPhilippe Mathieu-Daudé case 0: 746ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 756ff37c3dSPhilippe Mathieu-Daudé break; 766ff37c3dSPhilippe Mathieu-Daudé default: 776ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 786ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 796ff37c3dSPhilippe Mathieu-Daudé return true; 806ff37c3dSPhilippe Mathieu-Daudé } 816ff37c3dSPhilippe Mathieu-Daudé return false; 826ff37c3dSPhilippe Mathieu-Daudé } 836ff37c3dSPhilippe Mathieu-Daudé 846ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 856ff37c3dSPhilippe Mathieu-Daudé { 866ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 876ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 886ff37c3dSPhilippe Mathieu-Daudé bool y; 896ff37c3dSPhilippe Mathieu-Daudé 906ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 916ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 92*0540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 93*0540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 94*0540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 95*0540fba9SPhilippe Mathieu-Daudé 96*0540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 97*0540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 98*0540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 99*0540fba9SPhilippe Mathieu-Daudé 100*0540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 101*0540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus", val); 102*0540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1036ff37c3dSPhilippe Mathieu-Daudé 1046ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1056ff37c3dSPhilippe Mathieu-Daudé case 1: 1066ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1076ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1086ff37c3dSPhilippe Mathieu-Daudé 1096ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1106ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1116ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1126ff37c3dSPhilippe Mathieu-Daudé return; 1136ff37c3dSPhilippe Mathieu-Daudé } 1146ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1156ff37c3dSPhilippe Mathieu-Daudé 1166ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1176ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1186ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1196ff37c3dSPhilippe Mathieu-Daudé return; 1206ff37c3dSPhilippe Mathieu-Daudé } 1216ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1226ff37c3dSPhilippe Mathieu-Daudé 1236ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1246ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1256ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1266ff37c3dSPhilippe Mathieu-Daudé return; 1276ff37c3dSPhilippe Mathieu-Daudé } 1286ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1296ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1306ff37c3dSPhilippe Mathieu-Daudé 1316ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1326ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1336ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1346ff37c3dSPhilippe Mathieu-Daudé 1356ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1366ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1376ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1386ff37c3dSPhilippe Mathieu-Daudé 1396ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1406ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1416ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1426ff37c3dSPhilippe Mathieu-Daudé 1436ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1446ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1456ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1466ff37c3dSPhilippe Mathieu-Daudé 1476ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1486ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1496ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1506ff37c3dSPhilippe Mathieu-Daudé 1516ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 1526ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 1536ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 1546ff37c3dSPhilippe Mathieu-Daudé break; 1556ff37c3dSPhilippe Mathieu-Daudé 1566ff37c3dSPhilippe Mathieu-Daudé default: 1576ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 1586ff37c3dSPhilippe Mathieu-Daudé } 1596ff37c3dSPhilippe Mathieu-Daudé if (msk) { 1606ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 1616ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 1626ff37c3dSPhilippe Mathieu-Daudé } 1636ff37c3dSPhilippe Mathieu-Daudé } 1646ff37c3dSPhilippe Mathieu-Daudé 165d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 166d7dfca08SIgor Mitsyanko { 167d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 168d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 169d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 170d7dfca08SIgor Mitsyanko } 171d7dfca08SIgor Mitsyanko 172d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 173d7dfca08SIgor Mitsyanko { 174d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 175d7dfca08SIgor Mitsyanko } 176d7dfca08SIgor Mitsyanko 177d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 178d7dfca08SIgor Mitsyanko { 179d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 180d7dfca08SIgor Mitsyanko 181d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 182bc72ad67SAlex Bligh timer_mod(s->insert_timer, 183bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 184d7dfca08SIgor Mitsyanko } else { 185d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 186d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 187d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 188d7dfca08SIgor Mitsyanko } 189d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 190d7dfca08SIgor Mitsyanko } 191d7dfca08SIgor Mitsyanko } 192d7dfca08SIgor Mitsyanko 19340bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 194d7dfca08SIgor Mitsyanko { 19540bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 196d7dfca08SIgor Mitsyanko 1978be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 198d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 199d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 200bc72ad67SAlex Bligh timer_mod(s->insert_timer, 201bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 202d7dfca08SIgor Mitsyanko } else { 203d7dfca08SIgor Mitsyanko if (level) { 204d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 205d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 206d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 207d7dfca08SIgor Mitsyanko } 208d7dfca08SIgor Mitsyanko } else { 209d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 210d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 211d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 212d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 213d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 214d7dfca08SIgor Mitsyanko } 215d7dfca08SIgor Mitsyanko } 216d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 217d7dfca08SIgor Mitsyanko } 218d7dfca08SIgor Mitsyanko } 219d7dfca08SIgor Mitsyanko 22040bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 221d7dfca08SIgor Mitsyanko { 22240bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 223d7dfca08SIgor Mitsyanko 224d7dfca08SIgor Mitsyanko if (level) { 225d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 226d7dfca08SIgor Mitsyanko } else { 227d7dfca08SIgor Mitsyanko /* Write enabled */ 228d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 229d7dfca08SIgor Mitsyanko } 230d7dfca08SIgor Mitsyanko } 231d7dfca08SIgor Mitsyanko 232d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 233d7dfca08SIgor Mitsyanko { 23440bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 23540bbc194SPeter Maydell 236bc72ad67SAlex Bligh timer_del(s->insert_timer); 237bc72ad67SAlex Bligh timer_del(s->transfer_timer); 238aceb5b06SPhilippe Mathieu-Daudé 239aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 240d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 241d7dfca08SIgor Mitsyanko * initialization */ 242d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 243d7dfca08SIgor Mitsyanko 24440bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 24540bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 24640bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 24740bbc194SPeter Maydell 248d7dfca08SIgor Mitsyanko s->data_count = 0; 249d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2500a7ac9f9SAndrew Baumann s->pending_insert_state = false; 251d7dfca08SIgor Mitsyanko } 252d7dfca08SIgor Mitsyanko 2538b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2548b41c305SPeter Maydell { 2558b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2568b41c305SPeter Maydell * commanded via device register apart from handling of the 2578b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2588b41c305SPeter Maydell */ 2598b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2608b41c305SPeter Maydell 2618b41c305SPeter Maydell sdhci_reset(s); 2628b41c305SPeter Maydell 2638b41c305SPeter Maydell if (s->pending_insert_quirk) { 2648b41c305SPeter Maydell s->pending_insert_state = true; 2658b41c305SPeter Maydell } 2668b41c305SPeter Maydell } 2678b41c305SPeter Maydell 268d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 269d7dfca08SIgor Mitsyanko 270d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 271d7dfca08SIgor Mitsyanko { 272d7dfca08SIgor Mitsyanko SDRequest request; 273d7dfca08SIgor Mitsyanko uint8_t response[16]; 274d7dfca08SIgor Mitsyanko int rlen; 275d7dfca08SIgor Mitsyanko 276d7dfca08SIgor Mitsyanko s->errintsts = 0; 277d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 278d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 279d7dfca08SIgor Mitsyanko request.arg = s->argument; 2808be487d8SPhilippe Mathieu-Daudé 2818be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 28240bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 283d7dfca08SIgor Mitsyanko 284d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 285d7dfca08SIgor Mitsyanko if (rlen == 4) { 286d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 287d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 288d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 2898be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 290d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 291d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 292d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 293d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 294d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 295d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 296d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 297d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 298d7dfca08SIgor Mitsyanko response[2]; 2998be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3008be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 301d7dfca08SIgor Mitsyanko } else { 3028be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 303d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 304d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 305d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 306d7dfca08SIgor Mitsyanko } 307d7dfca08SIgor Mitsyanko } 308d7dfca08SIgor Mitsyanko 309fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 310fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 311d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 312d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 313d7dfca08SIgor Mitsyanko } 314d7dfca08SIgor Mitsyanko } 315d7dfca08SIgor Mitsyanko 316d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 317d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 318d7dfca08SIgor Mitsyanko } 319d7dfca08SIgor Mitsyanko 320d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 321d7dfca08SIgor Mitsyanko 322d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 323656f416cSPeter Crosthwaite s->data_count = 0; 324d368ba43SKevin O'Connor sdhci_data_transfer(s); 325d7dfca08SIgor Mitsyanko } 326d7dfca08SIgor Mitsyanko } 327d7dfca08SIgor Mitsyanko 328d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 329d7dfca08SIgor Mitsyanko { 330d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 331d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 332d7dfca08SIgor Mitsyanko SDRequest request; 333d7dfca08SIgor Mitsyanko uint8_t response[16]; 334d7dfca08SIgor Mitsyanko 335d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 336d7dfca08SIgor Mitsyanko request.arg = 0; 3378be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 33840bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 339d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 340d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 341d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 342d7dfca08SIgor Mitsyanko } 343d7dfca08SIgor Mitsyanko 344d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 345d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 346d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 347d7dfca08SIgor Mitsyanko 348d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 349d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 350d7dfca08SIgor Mitsyanko } 351d7dfca08SIgor Mitsyanko 352d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 353d7dfca08SIgor Mitsyanko } 354d7dfca08SIgor Mitsyanko 355d7dfca08SIgor Mitsyanko /* 356d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 357d7dfca08SIgor Mitsyanko */ 358bf8ec38eSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * K_BYTE - 1) 359d7dfca08SIgor Mitsyanko 360d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 361d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 362d7dfca08SIgor Mitsyanko { 363d7dfca08SIgor Mitsyanko int index = 0; 364d7dfca08SIgor Mitsyanko 365d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 366d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 367d7dfca08SIgor Mitsyanko return; 368d7dfca08SIgor Mitsyanko } 369d7dfca08SIgor Mitsyanko 370bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 37140bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 372d7dfca08SIgor Mitsyanko } 373d7dfca08SIgor Mitsyanko 374d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 375d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 376d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 377d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 378d7dfca08SIgor Mitsyanko } 379d7dfca08SIgor Mitsyanko 380d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 381d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 382d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 383d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 384d7dfca08SIgor Mitsyanko } 385d7dfca08SIgor Mitsyanko 386d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 387d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 388d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 389d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 390d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 391d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 392d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko } 395d7dfca08SIgor Mitsyanko 396d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 397d7dfca08SIgor Mitsyanko } 398d7dfca08SIgor Mitsyanko 399d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 400d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 401d7dfca08SIgor Mitsyanko { 402d7dfca08SIgor Mitsyanko uint32_t value = 0; 403d7dfca08SIgor Mitsyanko int i; 404d7dfca08SIgor Mitsyanko 405d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 406d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4078be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 408d7dfca08SIgor Mitsyanko return 0; 409d7dfca08SIgor Mitsyanko } 410d7dfca08SIgor Mitsyanko 411d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 412d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 413d7dfca08SIgor Mitsyanko s->data_count++; 414d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 415bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4168be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 417d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 418d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 419d7dfca08SIgor Mitsyanko 420d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 421d7dfca08SIgor Mitsyanko s->blkcnt--; 422d7dfca08SIgor Mitsyanko } 423d7dfca08SIgor Mitsyanko 424d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 425d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 426d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 427d7dfca08SIgor Mitsyanko /* stop at gap request */ 428d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 429d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 430d368ba43SKevin O'Connor sdhci_end_transfer(s); 431d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 432d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 433d7dfca08SIgor Mitsyanko } 434d7dfca08SIgor Mitsyanko break; 435d7dfca08SIgor Mitsyanko } 436d7dfca08SIgor Mitsyanko } 437d7dfca08SIgor Mitsyanko 438d7dfca08SIgor Mitsyanko return value; 439d7dfca08SIgor Mitsyanko } 440d7dfca08SIgor Mitsyanko 441d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 442d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 443d7dfca08SIgor Mitsyanko { 444d7dfca08SIgor Mitsyanko int index = 0; 445d7dfca08SIgor Mitsyanko 446d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 447d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 448d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 449d7dfca08SIgor Mitsyanko } 450d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 451d7dfca08SIgor Mitsyanko return; 452d7dfca08SIgor Mitsyanko } 453d7dfca08SIgor Mitsyanko 454d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 455d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 456d7dfca08SIgor Mitsyanko return; 457d7dfca08SIgor Mitsyanko } else { 458d7dfca08SIgor Mitsyanko s->blkcnt--; 459d7dfca08SIgor Mitsyanko } 460d7dfca08SIgor Mitsyanko } 461d7dfca08SIgor Mitsyanko 462bf8ec38eSPhilippe Mathieu-Daudé for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) { 46340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 464d7dfca08SIgor Mitsyanko } 465d7dfca08SIgor Mitsyanko 466d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 467d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 468d7dfca08SIgor Mitsyanko 469d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 470d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 471d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 472d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 473d368ba43SKevin O'Connor sdhci_end_transfer(s); 474dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 475dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 476d7dfca08SIgor Mitsyanko } 477d7dfca08SIgor Mitsyanko 478d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 479d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 480d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 481d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 482d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 483d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 484d7dfca08SIgor Mitsyanko } 485d368ba43SKevin O'Connor sdhci_end_transfer(s); 486d7dfca08SIgor Mitsyanko } 487d7dfca08SIgor Mitsyanko 488d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 489d7dfca08SIgor Mitsyanko } 490d7dfca08SIgor Mitsyanko 491d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 492d7dfca08SIgor Mitsyanko * register */ 493d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 494d7dfca08SIgor Mitsyanko { 495d7dfca08SIgor Mitsyanko unsigned i; 496d7dfca08SIgor Mitsyanko 497d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 498d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 4998be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 500d7dfca08SIgor Mitsyanko return; 501d7dfca08SIgor Mitsyanko } 502d7dfca08SIgor Mitsyanko 503d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 504d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 505d7dfca08SIgor Mitsyanko s->data_count++; 506d7dfca08SIgor Mitsyanko value >>= 8; 507bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5088be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 509d7dfca08SIgor Mitsyanko s->data_count = 0; 510d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 511d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 512d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 513d7dfca08SIgor Mitsyanko } 514d7dfca08SIgor Mitsyanko } 515d7dfca08SIgor Mitsyanko } 516d7dfca08SIgor Mitsyanko } 517d7dfca08SIgor Mitsyanko 518d7dfca08SIgor Mitsyanko /* 519d7dfca08SIgor Mitsyanko * Single DMA data transfer 520d7dfca08SIgor Mitsyanko */ 521d7dfca08SIgor Mitsyanko 522d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 523d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 524d7dfca08SIgor Mitsyanko { 525d7dfca08SIgor Mitsyanko bool page_aligned = false; 526d7dfca08SIgor Mitsyanko unsigned int n, begin; 527bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 528bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 529d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 530d7dfca08SIgor Mitsyanko 5316e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5326e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5336e86d903SPrasad J Pandit return; 5346e86d903SPrasad J Pandit } 5356e86d903SPrasad J Pandit 536d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 537d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 538d7dfca08SIgor Mitsyanko * allow them to work properly */ 539d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 540d7dfca08SIgor Mitsyanko page_aligned = true; 541d7dfca08SIgor Mitsyanko } 542d7dfca08SIgor Mitsyanko 543d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 544d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 545d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 546d7dfca08SIgor Mitsyanko while (s->blkcnt) { 547d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 548d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 54940bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 550d7dfca08SIgor Mitsyanko } 551d7dfca08SIgor Mitsyanko } 552d7dfca08SIgor Mitsyanko begin = s->data_count; 553d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 554d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 555d7dfca08SIgor Mitsyanko boundary_count = 0; 556d7dfca08SIgor Mitsyanko } else { 557d7dfca08SIgor Mitsyanko s->data_count = block_size; 558d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 559d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 560d7dfca08SIgor Mitsyanko s->blkcnt--; 561d7dfca08SIgor Mitsyanko } 562d7dfca08SIgor Mitsyanko } 563dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, 564d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 565d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 566d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 567d7dfca08SIgor Mitsyanko s->data_count = 0; 568d7dfca08SIgor Mitsyanko } 569d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 570d7dfca08SIgor Mitsyanko break; 571d7dfca08SIgor Mitsyanko } 572d7dfca08SIgor Mitsyanko } 573d7dfca08SIgor Mitsyanko } else { 574d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 575d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 576d7dfca08SIgor Mitsyanko while (s->blkcnt) { 577d7dfca08SIgor Mitsyanko begin = s->data_count; 578d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 579d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 580d7dfca08SIgor Mitsyanko boundary_count = 0; 581d7dfca08SIgor Mitsyanko } else { 582d7dfca08SIgor Mitsyanko s->data_count = block_size; 583d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 584d7dfca08SIgor Mitsyanko } 585dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, 58642922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 587d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 588d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 589d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 59040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 591d7dfca08SIgor Mitsyanko } 592d7dfca08SIgor Mitsyanko s->data_count = 0; 593d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 594d7dfca08SIgor Mitsyanko s->blkcnt--; 595d7dfca08SIgor Mitsyanko } 596d7dfca08SIgor Mitsyanko } 597d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 598d7dfca08SIgor Mitsyanko break; 599d7dfca08SIgor Mitsyanko } 600d7dfca08SIgor Mitsyanko } 601d7dfca08SIgor Mitsyanko } 602d7dfca08SIgor Mitsyanko 603d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 604d368ba43SKevin O'Connor sdhci_end_transfer(s); 605d7dfca08SIgor Mitsyanko } else { 606d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 607d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 608d7dfca08SIgor Mitsyanko } 609d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 610d7dfca08SIgor Mitsyanko } 611d7dfca08SIgor Mitsyanko } 612d7dfca08SIgor Mitsyanko 613d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 614d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 615d7dfca08SIgor Mitsyanko { 616d7dfca08SIgor Mitsyanko int n; 617bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 618d7dfca08SIgor Mitsyanko 619d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 620d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 62140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 622d7dfca08SIgor Mitsyanko } 623dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 624d7dfca08SIgor Mitsyanko } else { 625dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt); 626d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 62740bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 628d7dfca08SIgor Mitsyanko } 629d7dfca08SIgor Mitsyanko } 630d7dfca08SIgor Mitsyanko s->blkcnt--; 631d7dfca08SIgor Mitsyanko 632d368ba43SKevin O'Connor sdhci_end_transfer(s); 633d7dfca08SIgor Mitsyanko } 634d7dfca08SIgor Mitsyanko 635d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 636d7dfca08SIgor Mitsyanko hwaddr addr; 637d7dfca08SIgor Mitsyanko uint16_t length; 638d7dfca08SIgor Mitsyanko uint8_t attr; 639d7dfca08SIgor Mitsyanko uint8_t incr; 640d7dfca08SIgor Mitsyanko } ADMADescr; 641d7dfca08SIgor Mitsyanko 642d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 643d7dfca08SIgor Mitsyanko { 644d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 645d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 646d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 647d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 648d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 649dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2, 650d7dfca08SIgor Mitsyanko sizeof(adma2)); 651d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 652d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 653d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 654d7dfca08SIgor Mitsyanko */ 655d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 656d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 657d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 658d7dfca08SIgor Mitsyanko dscr->incr = 8; 659d7dfca08SIgor Mitsyanko break; 660d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 661dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1, 662d7dfca08SIgor Mitsyanko sizeof(adma1)); 663d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 664d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 665d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 666d7dfca08SIgor Mitsyanko dscr->incr = 4; 667d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 668d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 669d7dfca08SIgor Mitsyanko } else { 670d7dfca08SIgor Mitsyanko dscr->length = 4096; 671d7dfca08SIgor Mitsyanko } 672d7dfca08SIgor Mitsyanko break; 673d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 674dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, 675d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 676dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, 677d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 678d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 679dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, 680d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 68104654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 68204654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 683d7dfca08SIgor Mitsyanko dscr->incr = 12; 684d7dfca08SIgor Mitsyanko break; 685d7dfca08SIgor Mitsyanko } 686d7dfca08SIgor Mitsyanko } 687d7dfca08SIgor Mitsyanko 688d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 689d7dfca08SIgor Mitsyanko 690d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 691d7dfca08SIgor Mitsyanko { 692d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 693bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 6948be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 695d7dfca08SIgor Mitsyanko int i; 696d7dfca08SIgor Mitsyanko 697d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 698d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 699d7dfca08SIgor Mitsyanko 700d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7018be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 702d7dfca08SIgor Mitsyanko 703d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 704d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 705d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 706d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 707d7dfca08SIgor Mitsyanko 708d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 709d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 710d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 711d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 712d7dfca08SIgor Mitsyanko } 713d7dfca08SIgor Mitsyanko 714d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 715d7dfca08SIgor Mitsyanko return; 716d7dfca08SIgor Mitsyanko } 717d7dfca08SIgor Mitsyanko 718d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 719d7dfca08SIgor Mitsyanko 720d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 721d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 722d7dfca08SIgor Mitsyanko 723d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 724d7dfca08SIgor Mitsyanko while (length) { 725d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 726d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 72740bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 728d7dfca08SIgor Mitsyanko } 729d7dfca08SIgor Mitsyanko } 730d7dfca08SIgor Mitsyanko begin = s->data_count; 731d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 732d7dfca08SIgor Mitsyanko s->data_count = length + begin; 733d7dfca08SIgor Mitsyanko length = 0; 734d7dfca08SIgor Mitsyanko } else { 735d7dfca08SIgor Mitsyanko s->data_count = block_size; 736d7dfca08SIgor Mitsyanko length -= block_size - begin; 737d7dfca08SIgor Mitsyanko } 738dd55c485SPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, dscr.addr, 739d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 740d7dfca08SIgor Mitsyanko s->data_count - begin); 741d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 742d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 743d7dfca08SIgor Mitsyanko s->data_count = 0; 744d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 745d7dfca08SIgor Mitsyanko s->blkcnt--; 746d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 747d7dfca08SIgor Mitsyanko break; 748d7dfca08SIgor Mitsyanko } 749d7dfca08SIgor Mitsyanko } 750d7dfca08SIgor Mitsyanko } 751d7dfca08SIgor Mitsyanko } 752d7dfca08SIgor Mitsyanko } else { 753d7dfca08SIgor Mitsyanko while (length) { 754d7dfca08SIgor Mitsyanko begin = s->data_count; 755d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 756d7dfca08SIgor Mitsyanko s->data_count = length + begin; 757d7dfca08SIgor Mitsyanko length = 0; 758d7dfca08SIgor Mitsyanko } else { 759d7dfca08SIgor Mitsyanko s->data_count = block_size; 760d7dfca08SIgor Mitsyanko length -= block_size - begin; 761d7dfca08SIgor Mitsyanko } 762dd55c485SPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, dscr.addr, 7639db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7649db11cefSPeter Crosthwaite s->data_count - begin); 765d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 766d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 767d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 76840bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 769d7dfca08SIgor Mitsyanko } 770d7dfca08SIgor Mitsyanko s->data_count = 0; 771d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 772d7dfca08SIgor Mitsyanko s->blkcnt--; 773d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 774d7dfca08SIgor Mitsyanko break; 775d7dfca08SIgor Mitsyanko } 776d7dfca08SIgor Mitsyanko } 777d7dfca08SIgor Mitsyanko } 778d7dfca08SIgor Mitsyanko } 779d7dfca08SIgor Mitsyanko } 780d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 781d7dfca08SIgor Mitsyanko break; 782d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 783d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 7848be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 785d7dfca08SIgor Mitsyanko break; 786d7dfca08SIgor Mitsyanko default: 787d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 788d7dfca08SIgor Mitsyanko break; 789d7dfca08SIgor Mitsyanko } 790d7dfca08SIgor Mitsyanko 7911d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 7928be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 7931d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7941d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7951d32c26fSPeter Crosthwaite } 7961d32c26fSPeter Crosthwaite 7971d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7981d32c26fSPeter Crosthwaite } 7991d32c26fSPeter Crosthwaite 800d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 801d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 802d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8038be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 804d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 805d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 806d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8078be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 808d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 809d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 810d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8118be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 812d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 813d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 814d7dfca08SIgor Mitsyanko } 815d7dfca08SIgor Mitsyanko 816d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 817d7dfca08SIgor Mitsyanko } 818d368ba43SKevin O'Connor sdhci_end_transfer(s); 819d7dfca08SIgor Mitsyanko return; 820d7dfca08SIgor Mitsyanko } 821d7dfca08SIgor Mitsyanko 822d7dfca08SIgor Mitsyanko } 823d7dfca08SIgor Mitsyanko 824085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 825bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 826bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 827d7dfca08SIgor Mitsyanko } 828d7dfca08SIgor Mitsyanko 829d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 830d7dfca08SIgor Mitsyanko 831d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 832d7dfca08SIgor Mitsyanko { 833d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 834d7dfca08SIgor Mitsyanko 835d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 836d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 837d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 838d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 839d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 840d7dfca08SIgor Mitsyanko } else { 841d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 842d7dfca08SIgor Mitsyanko } 843d7dfca08SIgor Mitsyanko 844d7dfca08SIgor Mitsyanko break; 845d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 846*0540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 8478be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 848d7dfca08SIgor Mitsyanko break; 849d7dfca08SIgor Mitsyanko } 850d7dfca08SIgor Mitsyanko 851d368ba43SKevin O'Connor sdhci_do_adma(s); 852d7dfca08SIgor Mitsyanko break; 853d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 854*0540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 8558be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 856d7dfca08SIgor Mitsyanko break; 857d7dfca08SIgor Mitsyanko } 858d7dfca08SIgor Mitsyanko 859d368ba43SKevin O'Connor sdhci_do_adma(s); 860d7dfca08SIgor Mitsyanko break; 861d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 862*0540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 863*0540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 8648be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 865d7dfca08SIgor Mitsyanko break; 866d7dfca08SIgor Mitsyanko } 867d7dfca08SIgor Mitsyanko 868d368ba43SKevin O'Connor sdhci_do_adma(s); 869d7dfca08SIgor Mitsyanko break; 870d7dfca08SIgor Mitsyanko default: 8718be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 872d7dfca08SIgor Mitsyanko break; 873d7dfca08SIgor Mitsyanko } 874d7dfca08SIgor Mitsyanko } else { 87540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 876d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 877d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 878d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 879d7dfca08SIgor Mitsyanko } else { 880d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 881d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 882d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 883d7dfca08SIgor Mitsyanko } 884d7dfca08SIgor Mitsyanko } 885d7dfca08SIgor Mitsyanko } 886d7dfca08SIgor Mitsyanko 887d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 888d7dfca08SIgor Mitsyanko { 8896890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 890d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 891d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 892d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 893d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 894d7dfca08SIgor Mitsyanko return false; 895d7dfca08SIgor Mitsyanko } 896d7dfca08SIgor Mitsyanko 897d7dfca08SIgor Mitsyanko return true; 898d7dfca08SIgor Mitsyanko } 899d7dfca08SIgor Mitsyanko 900d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 901d7dfca08SIgor Mitsyanko * continuous manner */ 902d7dfca08SIgor Mitsyanko static inline bool 903d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 904d7dfca08SIgor Mitsyanko { 905d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 9068be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Non-sequential access to Buffer Data Port register" 907d7dfca08SIgor Mitsyanko "is prohibited\n"); 908d7dfca08SIgor Mitsyanko return false; 909d7dfca08SIgor Mitsyanko } 910d7dfca08SIgor Mitsyanko return true; 911d7dfca08SIgor Mitsyanko } 912d7dfca08SIgor Mitsyanko 913d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 914d7dfca08SIgor Mitsyanko { 915d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 916d7dfca08SIgor Mitsyanko uint32_t ret = 0; 917d7dfca08SIgor Mitsyanko 918d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 919d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 920d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 921d7dfca08SIgor Mitsyanko break; 922d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 923d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 924d7dfca08SIgor Mitsyanko break; 925d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 926d7dfca08SIgor Mitsyanko ret = s->argument; 927d7dfca08SIgor Mitsyanko break; 928d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 929d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 930d7dfca08SIgor Mitsyanko break; 931d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 932d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 933d7dfca08SIgor Mitsyanko break; 934d7dfca08SIgor Mitsyanko case SDHC_BDATA: 935d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 936d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 9378be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 938d7dfca08SIgor Mitsyanko return ret; 939d7dfca08SIgor Mitsyanko } 940d7dfca08SIgor Mitsyanko break; 941d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 942d7dfca08SIgor Mitsyanko ret = s->prnsts; 943d7dfca08SIgor Mitsyanko break; 944d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 945d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 946d7dfca08SIgor Mitsyanko (s->wakcon << 24); 947d7dfca08SIgor Mitsyanko break; 948d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 949d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 950d7dfca08SIgor Mitsyanko break; 951d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 952d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 953d7dfca08SIgor Mitsyanko break; 954d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 955d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 956d7dfca08SIgor Mitsyanko break; 957d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 958d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 959d7dfca08SIgor Mitsyanko break; 960d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 961d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 962d7dfca08SIgor Mitsyanko break; 963cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 9645efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 9655efc9016SPhilippe Mathieu-Daudé break; 9665efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 9675efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 968d7dfca08SIgor Mitsyanko break; 969d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 9705efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 9715efc9016SPhilippe Mathieu-Daudé break; 9725efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 9735efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 974d7dfca08SIgor Mitsyanko break; 975d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 976d7dfca08SIgor Mitsyanko ret = s->admaerr; 977d7dfca08SIgor Mitsyanko break; 978d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 979d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 980d7dfca08SIgor Mitsyanko break; 981d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 982d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 983d7dfca08SIgor Mitsyanko break; 984d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 985aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 986d7dfca08SIgor Mitsyanko break; 987d7dfca08SIgor Mitsyanko default: 98800b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 98900b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 990d7dfca08SIgor Mitsyanko break; 991d7dfca08SIgor Mitsyanko } 992d7dfca08SIgor Mitsyanko 993d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 994d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 9958be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 996d7dfca08SIgor Mitsyanko return ret; 997d7dfca08SIgor Mitsyanko } 998d7dfca08SIgor Mitsyanko 999d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1000d7dfca08SIgor Mitsyanko { 1001d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1002d7dfca08SIgor Mitsyanko return; 1003d7dfca08SIgor Mitsyanko } 1004d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1005d7dfca08SIgor Mitsyanko 1006d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1007d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1008d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1009d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1010d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1011d7dfca08SIgor Mitsyanko } else { 1012d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1013d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1014d7dfca08SIgor Mitsyanko } 1015d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1016d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1017d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1018d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1019d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1020d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1021d7dfca08SIgor Mitsyanko } 1022d7dfca08SIgor Mitsyanko } 1023d7dfca08SIgor Mitsyanko } 1024d7dfca08SIgor Mitsyanko 1025d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1026d7dfca08SIgor Mitsyanko { 1027d7dfca08SIgor Mitsyanko switch (value) { 1028d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1029d368ba43SKevin O'Connor sdhci_reset(s); 1030d7dfca08SIgor Mitsyanko break; 1031d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1032d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1033d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1034d7dfca08SIgor Mitsyanko break; 1035d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1036d7dfca08SIgor Mitsyanko s->data_count = 0; 1037d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1038d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1039d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1040d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1041d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1042d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1043d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1044d7dfca08SIgor Mitsyanko break; 1045d7dfca08SIgor Mitsyanko } 1046d7dfca08SIgor Mitsyanko } 1047d7dfca08SIgor Mitsyanko 1048d7dfca08SIgor Mitsyanko static void 1049d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1050d7dfca08SIgor Mitsyanko { 1051d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1052d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1053d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1054d368ba43SKevin O'Connor uint32_t value = val; 1055d7dfca08SIgor Mitsyanko value <<= shift; 1056d7dfca08SIgor Mitsyanko 1057d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1058d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1059d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1060d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1061d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1062d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1063d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 106445ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1065d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 106645ba9f76SPrasad J Pandit } else { 106745ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 106845ba9f76SPrasad J Pandit } 1069d7dfca08SIgor Mitsyanko } 1070d7dfca08SIgor Mitsyanko break; 1071d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1072d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1073d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1074d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1075d7dfca08SIgor Mitsyanko } 10769201bb9aSAlistair Francis 10779201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10789201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10799201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10809201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10819201bb9aSAlistair Francis s->buf_maxsz); 10829201bb9aSAlistair Francis 10839201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10849201bb9aSAlistair Francis } 10859201bb9aSAlistair Francis 1086d7dfca08SIgor Mitsyanko break; 1087d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1088d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1089d7dfca08SIgor Mitsyanko break; 1090d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1091d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1092d7dfca08SIgor Mitsyanko * capabilities register */ 10936ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1094d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1095d7dfca08SIgor Mitsyanko } 109624bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1097d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1098d7dfca08SIgor Mitsyanko 1099d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1100d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1101d7dfca08SIgor Mitsyanko break; 1102d7dfca08SIgor Mitsyanko } 1103d7dfca08SIgor Mitsyanko 1104d368ba43SKevin O'Connor sdhci_send_command(s); 1105d7dfca08SIgor Mitsyanko break; 1106d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1107d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1108d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1109d7dfca08SIgor Mitsyanko } 1110d7dfca08SIgor Mitsyanko break; 1111d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1112d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1113d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1114d7dfca08SIgor Mitsyanko } 1115d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1116d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1117d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1118d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1119d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1120d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1121d7dfca08SIgor Mitsyanko } 1122d7dfca08SIgor Mitsyanko break; 1123d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1124d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1125d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1126d7dfca08SIgor Mitsyanko } 1127d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1128d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1129d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1130d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1131d7dfca08SIgor Mitsyanko } else { 1132d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1133d7dfca08SIgor Mitsyanko } 1134d7dfca08SIgor Mitsyanko break; 1135d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1136d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1137d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1138d7dfca08SIgor Mitsyanko } 1139d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1140d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1141d7dfca08SIgor Mitsyanko if (s->errintsts) { 1142d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1143d7dfca08SIgor Mitsyanko } else { 1144d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1145d7dfca08SIgor Mitsyanko } 1146d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1147d7dfca08SIgor Mitsyanko break; 1148d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1149d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1150d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1151d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1152d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1153d7dfca08SIgor Mitsyanko if (s->errintsts) { 1154d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1155d7dfca08SIgor Mitsyanko } else { 1156d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1157d7dfca08SIgor Mitsyanko } 11580a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11590a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11600a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11610a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11620a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11630a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11640a7ac9f9SAndrew Baumann } 1165d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1166d7dfca08SIgor Mitsyanko break; 1167d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1168d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1169d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1170d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1171d7dfca08SIgor Mitsyanko break; 1172d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1173d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1174d7dfca08SIgor Mitsyanko break; 1175d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1176d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1177d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1178d7dfca08SIgor Mitsyanko break; 1179d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1180d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1181d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1182d7dfca08SIgor Mitsyanko break; 1183d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1184d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1185d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1186d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1187d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1188d7dfca08SIgor Mitsyanko } 1189d7dfca08SIgor Mitsyanko if (s->errintsts) { 1190d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1191d7dfca08SIgor Mitsyanko } 1192d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1193d7dfca08SIgor Mitsyanko break; 11945d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 11955d2c0464SAndrey Smirnov MASKED_WRITE(s->acmd12errsts, mask, value); 11965d2c0464SAndrey Smirnov break; 11975efc9016SPhilippe Mathieu-Daudé 11985efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 11995efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 12005efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 12015efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 12025efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 12035efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 12045efc9016SPhilippe Mathieu-Daudé break; 12055efc9016SPhilippe Mathieu-Daudé 1206d7dfca08SIgor Mitsyanko default: 120700b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 120800b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1209d7dfca08SIgor Mitsyanko break; 1210d7dfca08SIgor Mitsyanko } 12118be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 12128be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1213d7dfca08SIgor Mitsyanko } 1214d7dfca08SIgor Mitsyanko 1215d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1216d368ba43SKevin O'Connor .read = sdhci_read, 1217d368ba43SKevin O'Connor .write = sdhci_write, 1218d7dfca08SIgor Mitsyanko .valid = { 1219d7dfca08SIgor Mitsyanko .min_access_size = 1, 1220d7dfca08SIgor Mitsyanko .max_access_size = 4, 1221d7dfca08SIgor Mitsyanko .unaligned = false 1222d7dfca08SIgor Mitsyanko }, 1223d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1224d7dfca08SIgor Mitsyanko }; 1225d7dfca08SIgor Mitsyanko 1226aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1227aceb5b06SPhilippe Mathieu-Daudé { 12286ff37c3dSPhilippe Mathieu-Daudé Error *local_err = NULL; 12296ff37c3dSPhilippe Mathieu-Daudé 1230aceb5b06SPhilippe Mathieu-Daudé if (s->sd_spec_version != 2) { 1231aceb5b06SPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2 is supported"); 1232aceb5b06SPhilippe Mathieu-Daudé return; 1233aceb5b06SPhilippe Mathieu-Daudé } 1234aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 12356ff37c3dSPhilippe Mathieu-Daudé 12366ff37c3dSPhilippe Mathieu-Daudé sdhci_check_capareg(s, &local_err); 12376ff37c3dSPhilippe Mathieu-Daudé if (local_err) { 12386ff37c3dSPhilippe Mathieu-Daudé error_propagate(errp, local_err); 12396ff37c3dSPhilippe Mathieu-Daudé return; 12406ff37c3dSPhilippe Mathieu-Daudé } 1241aceb5b06SPhilippe Mathieu-Daudé } 1242aceb5b06SPhilippe Mathieu-Daudé 1243b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1244b635d98cSPhilippe Mathieu-Daudé 1245b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1246aceb5b06SPhilippe Mathieu-Daudé DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \ 1247aceb5b06SPhilippe Mathieu-Daudé \ 1248aceb5b06SPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported 1249aceb5b06SPhilippe Mathieu-Daudé * features of this specific host controller implementation */ \ 12505efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 12515efc9016SPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0) 1252b635d98cSPhilippe Mathieu-Daudé 125340bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1254d7dfca08SIgor Mitsyanko { 125540bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 125640bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1257d7dfca08SIgor Mitsyanko 1258bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1259d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1260fd1e5c81SAndrey Smirnov 1261fd1e5c81SAndrey Smirnov s->io_ops = &sdhci_mmio_ops; 1262d7dfca08SIgor Mitsyanko } 1263d7dfca08SIgor Mitsyanko 12647302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1265d7dfca08SIgor Mitsyanko { 1266bc72ad67SAlex Bligh timer_del(s->insert_timer); 1267bc72ad67SAlex Bligh timer_free(s->insert_timer); 1268bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1269bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1270d7dfca08SIgor Mitsyanko 1271d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1272d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1273d7dfca08SIgor Mitsyanko } 1274d7dfca08SIgor Mitsyanko 127525367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp) 127625367498SPhilippe Mathieu-Daudé { 1277aceb5b06SPhilippe Mathieu-Daudé Error *local_err = NULL; 1278aceb5b06SPhilippe Mathieu-Daudé 1279aceb5b06SPhilippe Mathieu-Daudé sdhci_init_readonly_registers(s, &local_err); 1280aceb5b06SPhilippe Mathieu-Daudé if (local_err) { 1281aceb5b06SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 1282aceb5b06SPhilippe Mathieu-Daudé return; 1283aceb5b06SPhilippe Mathieu-Daudé } 128425367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 128525367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 128625367498SPhilippe Mathieu-Daudé 128725367498SPhilippe Mathieu-Daudé memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 128825367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 128925367498SPhilippe Mathieu-Daudé } 129025367498SPhilippe Mathieu-Daudé 12918b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp) 12928b7455c7SPhilippe Mathieu-Daudé { 12938b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 12948b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 12958b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 12968b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 12978b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 12988b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 12998b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 13008b7455c7SPhilippe Mathieu-Daudé } 13018b7455c7SPhilippe Mathieu-Daudé 13020a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 13030a7ac9f9SAndrew Baumann { 13040a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 13050a7ac9f9SAndrew Baumann 13060a7ac9f9SAndrew Baumann return s->pending_insert_state; 13070a7ac9f9SAndrew Baumann } 13080a7ac9f9SAndrew Baumann 13090a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 13100a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 13110a7ac9f9SAndrew Baumann .version_id = 1, 13120a7ac9f9SAndrew Baumann .minimum_version_id = 1, 13130a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 13140a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 13150a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 13160a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 13170a7ac9f9SAndrew Baumann }, 13180a7ac9f9SAndrew Baumann }; 13190a7ac9f9SAndrew Baumann 1320d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1321d7dfca08SIgor Mitsyanko .name = "sdhci", 1322d7dfca08SIgor Mitsyanko .version_id = 1, 1323d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1324d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1325d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1326d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1327d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1328d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1329d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1330d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1331d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1332d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1333d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1334d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1335d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1336d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1337d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1338d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1339d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1340d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1341d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1342d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1343d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1344d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1345d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1346d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1347d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1348d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1349d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 135059046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1351e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1352e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1353d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 13540a7ac9f9SAndrew Baumann }, 13550a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 13560a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 13570a7ac9f9SAndrew Baumann NULL 13580a7ac9f9SAndrew Baumann }, 1359d7dfca08SIgor Mitsyanko }; 1360d7dfca08SIgor Mitsyanko 13611c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data) 13621c92c505SPhilippe Mathieu-Daudé { 13631c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 13641c92c505SPhilippe Mathieu-Daudé 13651c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 13661c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 13671c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 13681c92c505SPhilippe Mathieu-Daudé } 13691c92c505SPhilippe Mathieu-Daudé 1370b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1371b635d98cSPhilippe Mathieu-Daudé 13725ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1373b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 1374d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1375d7dfca08SIgor Mitsyanko }; 1376d7dfca08SIgor Mitsyanko 13779af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1378224d10ffSKevin O'Connor { 1379224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1380ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 138125367498SPhilippe Mathieu-Daudé 138225367498SPhilippe Mathieu-Daudé sdhci_initfn(s); 138325367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1384ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1385ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 138625367498SPhilippe Mathieu-Daudé return; 138725367498SPhilippe Mathieu-Daudé } 138825367498SPhilippe Mathieu-Daudé 1389224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1390224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 1391224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1392dd55c485SPhilippe Mathieu-Daudé s->dma_as = pci_get_address_space(dev); 1393dd55c485SPhilippe Mathieu-Daudé pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem); 1394224d10ffSKevin O'Connor } 1395224d10ffSKevin O'Connor 1396224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1397224d10ffSKevin O'Connor { 1398224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 13998b7455c7SPhilippe Mathieu-Daudé 14008b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 1401224d10ffSKevin O'Connor sdhci_uninitfn(s); 1402224d10ffSKevin O'Connor } 1403224d10ffSKevin O'Connor 1404224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1405224d10ffSKevin O'Connor { 1406224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1407224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1408224d10ffSKevin O'Connor 14099af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1410224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1411224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1412224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1413224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 14145ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 14151c92c505SPhilippe Mathieu-Daudé 14161c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1417224d10ffSKevin O'Connor } 1418224d10ffSKevin O'Connor 1419224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1420224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1421224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1422224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1423224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1424fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1425fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1426fd3b02c8SEduardo Habkost { }, 1427fd3b02c8SEduardo Habkost }, 1428224d10ffSKevin O'Connor }; 1429224d10ffSKevin O'Connor 1430b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1431b635d98cSPhilippe Mathieu-Daudé 14325ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1433b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 14340a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 14350a7ac9f9SAndrew Baumann false), 143660765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 143760765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 14385ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 14395ec911c3SKevin O'Connor }; 14405ec911c3SKevin O'Connor 14417302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1442d7dfca08SIgor Mitsyanko { 14437302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 14445ec911c3SKevin O'Connor 144540bbc194SPeter Maydell sdhci_initfn(s); 14467302dcd6SKevin O'Connor } 14477302dcd6SKevin O'Connor 14487302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 14497302dcd6SKevin O'Connor { 14507302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 145160765b6cSPhilippe Mathieu-Daudé 145260765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 145360765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 145460765b6cSPhilippe Mathieu-Daudé } 145560765b6cSPhilippe Mathieu-Daudé 14567302dcd6SKevin O'Connor sdhci_uninitfn(s); 14577302dcd6SKevin O'Connor } 14587302dcd6SKevin O'Connor 14597302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 14607302dcd6SKevin O'Connor { 14617302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1462d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1463ab958e38SPhilippe Mathieu-Daudé Error *local_err = NULL; 1464d7dfca08SIgor Mitsyanko 146525367498SPhilippe Mathieu-Daudé sdhci_common_realize(s, errp); 1466ab958e38SPhilippe Mathieu-Daudé if (local_err) { 1467ab958e38SPhilippe Mathieu-Daudé error_propagate(errp, local_err); 146825367498SPhilippe Mathieu-Daudé return; 146925367498SPhilippe Mathieu-Daudé } 147025367498SPhilippe Mathieu-Daudé 147160765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 147202e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 147360765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 147460765b6cSPhilippe Mathieu-Daudé } else { 147560765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1476dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 147760765b6cSPhilippe Mathieu-Daudé } 1478dd55c485SPhilippe Mathieu-Daudé 1479d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1480fd1e5c81SAndrey Smirnov 1481fd1e5c81SAndrey Smirnov memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 1482fd1e5c81SAndrey Smirnov SDHC_REGISTERS_MAP_SIZE); 1483fd1e5c81SAndrey Smirnov 1484d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1485d7dfca08SIgor Mitsyanko } 1486d7dfca08SIgor Mitsyanko 14878b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp) 14888b7455c7SPhilippe Mathieu-Daudé { 14898b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 14908b7455c7SPhilippe Mathieu-Daudé 14918b7455c7SPhilippe Mathieu-Daudé sdhci_common_unrealize(s, &error_abort); 149260765b6cSPhilippe Mathieu-Daudé 149360765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 149460765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 149560765b6cSPhilippe Mathieu-Daudé } 14968b7455c7SPhilippe Mathieu-Daudé } 14978b7455c7SPhilippe Mathieu-Daudé 14987302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1499d7dfca08SIgor Mitsyanko { 1500d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1501d7dfca08SIgor Mitsyanko 15025ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 15037302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 15048b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 15051c92c505SPhilippe Mathieu-Daudé 15061c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1507d7dfca08SIgor Mitsyanko } 1508d7dfca08SIgor Mitsyanko 15097302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 15107302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1511d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1512d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 15137302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 15147302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 15157302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1516d7dfca08SIgor Mitsyanko }; 1517d7dfca08SIgor Mitsyanko 1518b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1519b635d98cSPhilippe Mathieu-Daudé 152040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 152140bbc194SPeter Maydell { 152240bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 152340bbc194SPeter Maydell 152440bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 152540bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 152640bbc194SPeter Maydell } 152740bbc194SPeter Maydell 152840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 152940bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 153040bbc194SPeter Maydell .parent = TYPE_SD_BUS, 153140bbc194SPeter Maydell .instance_size = sizeof(SDBus), 153240bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 153340bbc194SPeter Maydell }; 153440bbc194SPeter Maydell 1535fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1536fd1e5c81SAndrey Smirnov { 1537fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1538fd1e5c81SAndrey Smirnov uint32_t ret; 1539fd1e5c81SAndrey Smirnov uint16_t hostctl; 1540fd1e5c81SAndrey Smirnov 1541fd1e5c81SAndrey Smirnov switch (offset) { 1542fd1e5c81SAndrey Smirnov default: 1543fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1544fd1e5c81SAndrey Smirnov 1545fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1546fd1e5c81SAndrey Smirnov /* 1547fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1548fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1549fd1e5c81SAndrey Smirnov * usdhc_write() 1550fd1e5c81SAndrey Smirnov */ 1551fd1e5c81SAndrey Smirnov hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3); 1552fd1e5c81SAndrey Smirnov 1553fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_8BITBUS) { 1554fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_8BITBUS; 1555fd1e5c81SAndrey Smirnov } 1556fd1e5c81SAndrey Smirnov 1557fd1e5c81SAndrey Smirnov if (s->hostctl & SDHC_CTRL_4BITBUS) { 1558fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1559fd1e5c81SAndrey Smirnov } 1560fd1e5c81SAndrey Smirnov 1561fd1e5c81SAndrey Smirnov ret = hostctl; 1562fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1563fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1564fd1e5c81SAndrey Smirnov 1565fd1e5c81SAndrey Smirnov break; 1566fd1e5c81SAndrey Smirnov 1567fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1568fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1569fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1570fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1571fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1572fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1573fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1574fd1e5c81SAndrey Smirnov ret = 0; 1575fd1e5c81SAndrey Smirnov break; 1576fd1e5c81SAndrey Smirnov } 1577fd1e5c81SAndrey Smirnov 1578fd1e5c81SAndrey Smirnov return ret; 1579fd1e5c81SAndrey Smirnov } 1580fd1e5c81SAndrey Smirnov 1581fd1e5c81SAndrey Smirnov static void 1582fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1583fd1e5c81SAndrey Smirnov { 1584fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1585fd1e5c81SAndrey Smirnov uint8_t hostctl; 1586fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1587fd1e5c81SAndrey Smirnov 1588fd1e5c81SAndrey Smirnov switch (offset) { 1589fd1e5c81SAndrey Smirnov case ESDHC_DLL_CTRL: 1590fd1e5c81SAndrey Smirnov case ESDHC_TUNE_CTRL_STATUS: 1591fd1e5c81SAndrey Smirnov case ESDHC_UNDOCUMENTED_REG27: 1592fd1e5c81SAndrey Smirnov case ESDHC_TUNING_CTRL: 1593fd1e5c81SAndrey Smirnov case ESDHC_WTMK_LVL: 1594fd1e5c81SAndrey Smirnov case ESDHC_VENDOR_SPEC: 1595fd1e5c81SAndrey Smirnov break; 1596fd1e5c81SAndrey Smirnov 1597fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1598fd1e5c81SAndrey Smirnov /* 1599fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1600fd1e5c81SAndrey Smirnov * 1601fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1602fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1603fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1604fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1605fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1606fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1607fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1608fd1e5c81SAndrey Smirnov * 1609fd1e5c81SAndrey Smirnov * and 0x29 1610fd1e5c81SAndrey Smirnov * 1611fd1e5c81SAndrey Smirnov * 15 10 9 8 1612fd1e5c81SAndrey Smirnov * |----------+------| 1613fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1614fd1e5c81SAndrey Smirnov * | | Sel. | 1615fd1e5c81SAndrey Smirnov * | | | 1616fd1e5c81SAndrey Smirnov * |----------+------| 1617fd1e5c81SAndrey Smirnov * 1618fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1619fd1e5c81SAndrey Smirnov * 1620fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1621fd1e5c81SAndrey Smirnov * 1622fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1623fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1624fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1625fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1626fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1627fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1628fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1629fd1e5c81SAndrey Smirnov * 1630fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1631fd1e5c81SAndrey Smirnov * 1632fd1e5c81SAndrey Smirnov * |----------------------------------| 1633fd1e5c81SAndrey Smirnov * | Power Control Register | 1634fd1e5c81SAndrey Smirnov * | | 1635fd1e5c81SAndrey Smirnov * | Description omitted, | 1636fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1637fd1e5c81SAndrey Smirnov * | | 1638fd1e5c81SAndrey Smirnov * |----------------------------------| 1639fd1e5c81SAndrey Smirnov * 1640fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1641fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1642fd1e5c81SAndrey Smirnov * word we've been given. 1643fd1e5c81SAndrey Smirnov */ 1644fd1e5c81SAndrey Smirnov 1645fd1e5c81SAndrey Smirnov /* 1646fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1647fd1e5c81SAndrey Smirnov */ 1648fd1e5c81SAndrey Smirnov hostctl = value & (SDHC_CTRL_LED | 1649fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1650fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1651fd1e5c81SAndrey Smirnov /* 1652fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1653fd1e5c81SAndrey Smirnov * bits 5 and 1 1654fd1e5c81SAndrey Smirnov */ 1655fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_8BITBUS) { 1656fd1e5c81SAndrey Smirnov hostctl |= SDHC_CTRL_8BITBUS; 1657fd1e5c81SAndrey Smirnov } 1658fd1e5c81SAndrey Smirnov 1659fd1e5c81SAndrey Smirnov if (value & ESDHC_CTRL_4BITBUS) { 1660fd1e5c81SAndrey Smirnov hostctl |= ESDHC_CTRL_4BITBUS; 1661fd1e5c81SAndrey Smirnov } 1662fd1e5c81SAndrey Smirnov 1663fd1e5c81SAndrey Smirnov /* 1664fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1665fd1e5c81SAndrey Smirnov */ 1666fd1e5c81SAndrey Smirnov hostctl |= SDHC_DMA_TYPE(value >> (8 - 3)); 1667fd1e5c81SAndrey Smirnov 1668fd1e5c81SAndrey Smirnov /* 1669fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1670fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1671fd1e5c81SAndrey Smirnov * 1672fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1673fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1674fd1e5c81SAndrey Smirnov * kernel 1675fd1e5c81SAndrey Smirnov */ 1676fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 1677fd1e5c81SAndrey Smirnov value |= hostctl; 1678fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1679fd1e5c81SAndrey Smirnov 1680fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1681fd1e5c81SAndrey Smirnov break; 1682fd1e5c81SAndrey Smirnov 1683fd1e5c81SAndrey Smirnov case ESDHC_MIX_CTRL: 1684fd1e5c81SAndrey Smirnov /* 1685fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1686fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1687fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1688fd1e5c81SAndrey Smirnov * order to get where we started 1689fd1e5c81SAndrey Smirnov * 1690fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1691fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1692fd1e5c81SAndrey Smirnov * 1693fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1694fd1e5c81SAndrey Smirnov * here becuase it will result in a call to 1695fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1696fd1e5c81SAndrey Smirnov * 1697fd1e5c81SAndrey Smirnov */ 1698fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1699fd1e5c81SAndrey Smirnov break; 1700fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1701fd1e5c81SAndrey Smirnov /* 1702fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1703fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1704fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1705fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1706fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1707fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1708fd1e5c81SAndrey Smirnov */ 1709fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1710fd1e5c81SAndrey Smirnov break; 1711fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1712fd1e5c81SAndrey Smirnov /* 1713fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1714fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1715fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1716fd1e5c81SAndrey Smirnov * 1717fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1718fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1719fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1720fd1e5c81SAndrey Smirnov */ 1721fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1722fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1723fd1e5c81SAndrey Smirnov default: 1724fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1725fd1e5c81SAndrey Smirnov break; 1726fd1e5c81SAndrey Smirnov } 1727fd1e5c81SAndrey Smirnov } 1728fd1e5c81SAndrey Smirnov 1729fd1e5c81SAndrey Smirnov 1730fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1731fd1e5c81SAndrey Smirnov .read = usdhc_read, 1732fd1e5c81SAndrey Smirnov .write = usdhc_write, 1733fd1e5c81SAndrey Smirnov .valid = { 1734fd1e5c81SAndrey Smirnov .min_access_size = 1, 1735fd1e5c81SAndrey Smirnov .max_access_size = 4, 1736fd1e5c81SAndrey Smirnov .unaligned = false 1737fd1e5c81SAndrey Smirnov }, 1738fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1739fd1e5c81SAndrey Smirnov }; 1740fd1e5c81SAndrey Smirnov 1741fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1742fd1e5c81SAndrey Smirnov { 1743fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1744fd1e5c81SAndrey Smirnov 1745fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1746fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1747fd1e5c81SAndrey Smirnov } 1748fd1e5c81SAndrey Smirnov 1749fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1750fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1751fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1752fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1753fd1e5c81SAndrey Smirnov }; 1754fd1e5c81SAndrey Smirnov 1755d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1756d7dfca08SIgor Mitsyanko { 1757224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 17587302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 175940bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1760fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1761d7dfca08SIgor Mitsyanko } 1762d7dfca08SIgor Mitsyanko 1763d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1764