1b30bb3a2Sbalrog /* 2b30bb3a2Sbalrog * OMAP on-chip MMC/SD host emulation. 3b30bb3a2Sbalrog * 47abf56eeSPhilippe Mathieu-Daudé * Datasheet: TI Multimedia Card (MMC/SD/SDIO) Interface (SPRU765A) 57abf56eeSPhilippe Mathieu-Daudé * 6b30bb3a2Sbalrog * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org> 7b30bb3a2Sbalrog * 8b30bb3a2Sbalrog * This program is free software; you can redistribute it and/or 9b30bb3a2Sbalrog * modify it under the terms of the GNU General Public License as 10827df9f3Sbalrog * published by the Free Software Foundation; either version 2 or 11827df9f3Sbalrog * (at your option) version 3 of the License. 12b30bb3a2Sbalrog * 13b30bb3a2Sbalrog * This program is distributed in the hope that it will be useful, 14b30bb3a2Sbalrog * but WITHOUT ANY WARRANTY; without even the implied warranty of 15b30bb3a2Sbalrog * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16b30bb3a2Sbalrog * GNU General Public License for more details. 17b30bb3a2Sbalrog * 18fad6cb1aSaurel32 * You should have received a copy of the GNU General Public License along 198167ee88SBlue Swirl * with this program; if not, see <http://www.gnu.org/licenses/>. 20b30bb3a2Sbalrog */ 2164552b6bSMarkus Armbruster 2217b7f2dbSPeter Maydell #include "qemu/osdep.h" 2325b98b96SPhilippe Mathieu-Daudé #include "qemu/log.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 250d09e41aSPaolo Bonzini #include "hw/arm/omap.h" 26e3382ef0SSai Pavan Boddu #include "hw/sd/sd.h" 27b30bb3a2Sbalrog 28b30bb3a2Sbalrog struct omap_mmc_s { 29b30bb3a2Sbalrog qemu_irq irq; 30b30bb3a2Sbalrog qemu_irq *dma; 31827df9f3Sbalrog qemu_irq coverswitch; 32c304fed7SAvi Kivity MemoryRegion iomem; 33b30bb3a2Sbalrog omap_clk clk; 34b30bb3a2Sbalrog SDState *card; 35b30bb3a2Sbalrog uint16_t last_cmd; 36b30bb3a2Sbalrog uint16_t sdio; 37b30bb3a2Sbalrog uint16_t rsp[8]; 38b30bb3a2Sbalrog uint32_t arg; 39827df9f3Sbalrog int lines; 40b30bb3a2Sbalrog int dw; 41b30bb3a2Sbalrog int mode; 42b30bb3a2Sbalrog int enable; 43827df9f3Sbalrog int be; 44827df9f3Sbalrog int rev; 45b30bb3a2Sbalrog uint16_t status; 46b30bb3a2Sbalrog uint16_t mask; 47b30bb3a2Sbalrog uint8_t cto; 48b30bb3a2Sbalrog uint16_t dto; 49827df9f3Sbalrog int clkdiv; 50b30bb3a2Sbalrog uint16_t fifo[32]; 51b30bb3a2Sbalrog int fifo_start; 52b30bb3a2Sbalrog int fifo_len; 53b30bb3a2Sbalrog uint16_t blen; 54b30bb3a2Sbalrog uint16_t blen_counter; 55b30bb3a2Sbalrog uint16_t nblk; 56b30bb3a2Sbalrog uint16_t nblk_counter; 57b30bb3a2Sbalrog int tx_dma; 58b30bb3a2Sbalrog int rx_dma; 59b30bb3a2Sbalrog int af_level; 60b30bb3a2Sbalrog int ae_level; 61b30bb3a2Sbalrog 62b30bb3a2Sbalrog int ddir; 63b30bb3a2Sbalrog int transfer; 64827df9f3Sbalrog 65827df9f3Sbalrog int cdet_wakeup; 66827df9f3Sbalrog int cdet_enable; 67827df9f3Sbalrog int cdet_state; 68827df9f3Sbalrog qemu_irq cdet; 69b30bb3a2Sbalrog }; 70b30bb3a2Sbalrog 71b30bb3a2Sbalrog static void omap_mmc_interrupts_update(struct omap_mmc_s *s) 72b30bb3a2Sbalrog { 73b30bb3a2Sbalrog qemu_set_irq(s->irq, !!(s->status & s->mask)); 74b30bb3a2Sbalrog } 75b30bb3a2Sbalrog 76b30bb3a2Sbalrog static void omap_mmc_fifolevel_update(struct omap_mmc_s *host) 77b30bb3a2Sbalrog { 78b30bb3a2Sbalrog if (!host->transfer && !host->fifo_len) { 79b30bb3a2Sbalrog host->status &= 0xf3ff; 80b30bb3a2Sbalrog return; 81b30bb3a2Sbalrog } 82b30bb3a2Sbalrog 83b30bb3a2Sbalrog if (host->fifo_len > host->af_level && host->ddir) { 84b30bb3a2Sbalrog if (host->rx_dma) { 85b30bb3a2Sbalrog host->status &= 0xfbff; 86b30bb3a2Sbalrog qemu_irq_raise(host->dma[1]); 87b30bb3a2Sbalrog } else 88b30bb3a2Sbalrog host->status |= 0x0400; 89b30bb3a2Sbalrog } else { 90b30bb3a2Sbalrog host->status &= 0xfbff; 91b30bb3a2Sbalrog qemu_irq_lower(host->dma[1]); 92b30bb3a2Sbalrog } 93b30bb3a2Sbalrog 94b30bb3a2Sbalrog if (host->fifo_len < host->ae_level && !host->ddir) { 95b30bb3a2Sbalrog if (host->tx_dma) { 96b30bb3a2Sbalrog host->status &= 0xf7ff; 97b30bb3a2Sbalrog qemu_irq_raise(host->dma[0]); 98b30bb3a2Sbalrog } else 99b30bb3a2Sbalrog host->status |= 0x0800; 100b30bb3a2Sbalrog } else { 101b30bb3a2Sbalrog qemu_irq_lower(host->dma[0]); 102b30bb3a2Sbalrog host->status &= 0xf7ff; 103b30bb3a2Sbalrog } 104b30bb3a2Sbalrog } 105b30bb3a2Sbalrog 106b30bb3a2Sbalrog typedef enum { 107b30bb3a2Sbalrog sd_nore = 0, /* no response */ 108b30bb3a2Sbalrog sd_r1, /* normal response command */ 109b30bb3a2Sbalrog sd_r2, /* CID, CSD registers */ 110b30bb3a2Sbalrog sd_r3, /* OCR register */ 111b30bb3a2Sbalrog sd_r6 = 6, /* Published RCA response */ 112b30bb3a2Sbalrog sd_r1b = -1, 113c227f099SAnthony Liguori } sd_rsp_type_t; 114b30bb3a2Sbalrog 115b30bb3a2Sbalrog static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir, 116c227f099SAnthony Liguori sd_cmd_type_t type, int busy, sd_rsp_type_t resptype, int init) 117b30bb3a2Sbalrog { 118b30bb3a2Sbalrog uint32_t rspstatus, mask; 119b30bb3a2Sbalrog int rsplen, timeout; 120bc24a225SPaul Brook SDRequest request; 121b30bb3a2Sbalrog uint8_t response[16]; 122b30bb3a2Sbalrog 123827df9f3Sbalrog if (init && cmd == 0) { 124827df9f3Sbalrog host->status |= 0x0001; 125827df9f3Sbalrog return; 126827df9f3Sbalrog } 127827df9f3Sbalrog 128b30bb3a2Sbalrog if (resptype == sd_r1 && busy) 129b30bb3a2Sbalrog resptype = sd_r1b; 130b30bb3a2Sbalrog 131b30bb3a2Sbalrog if (type == sd_adtc) { 132b30bb3a2Sbalrog host->fifo_start = 0; 133b30bb3a2Sbalrog host->fifo_len = 0; 134b30bb3a2Sbalrog host->transfer = 1; 135b30bb3a2Sbalrog host->ddir = dir; 136b30bb3a2Sbalrog } else 137b30bb3a2Sbalrog host->transfer = 0; 138b30bb3a2Sbalrog timeout = 0; 139b30bb3a2Sbalrog mask = 0; 140b30bb3a2Sbalrog rspstatus = 0; 141b30bb3a2Sbalrog 142b30bb3a2Sbalrog request.cmd = cmd; 143b30bb3a2Sbalrog request.arg = host->arg; 144b30bb3a2Sbalrog request.crc = 0; /* FIXME */ 145b30bb3a2Sbalrog 146b30bb3a2Sbalrog rsplen = sd_do_command(host->card, &request, response); 147b30bb3a2Sbalrog 148b30bb3a2Sbalrog /* TODO: validate CRCs */ 149b30bb3a2Sbalrog switch (resptype) { 150b30bb3a2Sbalrog case sd_nore: 151b30bb3a2Sbalrog rsplen = 0; 152b30bb3a2Sbalrog break; 153b30bb3a2Sbalrog 154b30bb3a2Sbalrog case sd_r1: 155b30bb3a2Sbalrog case sd_r1b: 156b30bb3a2Sbalrog if (rsplen < 4) { 157b30bb3a2Sbalrog timeout = 1; 158b30bb3a2Sbalrog break; 159b30bb3a2Sbalrog } 160b30bb3a2Sbalrog rsplen = 4; 161b30bb3a2Sbalrog 162b30bb3a2Sbalrog mask = OUT_OF_RANGE | ADDRESS_ERROR | BLOCK_LEN_ERROR | 163b30bb3a2Sbalrog ERASE_SEQ_ERROR | ERASE_PARAM | WP_VIOLATION | 164b30bb3a2Sbalrog LOCK_UNLOCK_FAILED | COM_CRC_ERROR | ILLEGAL_COMMAND | 165b30bb3a2Sbalrog CARD_ECC_FAILED | CC_ERROR | SD_ERROR | 166b30bb3a2Sbalrog CID_CSD_OVERWRITE; 167b30bb3a2Sbalrog if (host->sdio & (1 << 13)) 168b30bb3a2Sbalrog mask |= AKE_SEQ_ERROR; 169b3141c06SPhilippe Mathieu-Daudé rspstatus = ldl_be_p(response); 170b30bb3a2Sbalrog break; 171b30bb3a2Sbalrog 172b30bb3a2Sbalrog case sd_r2: 173b30bb3a2Sbalrog if (rsplen < 16) { 174b30bb3a2Sbalrog timeout = 1; 175b30bb3a2Sbalrog break; 176b30bb3a2Sbalrog } 177b30bb3a2Sbalrog rsplen = 16; 178b30bb3a2Sbalrog break; 179b30bb3a2Sbalrog 180b30bb3a2Sbalrog case sd_r3: 181b30bb3a2Sbalrog if (rsplen < 4) { 182b30bb3a2Sbalrog timeout = 1; 183b30bb3a2Sbalrog break; 184b30bb3a2Sbalrog } 185b30bb3a2Sbalrog rsplen = 4; 186b30bb3a2Sbalrog 187b3141c06SPhilippe Mathieu-Daudé rspstatus = ldl_be_p(response); 188b30bb3a2Sbalrog if (rspstatus & 0x80000000) 189b30bb3a2Sbalrog host->status &= 0xe000; 190b30bb3a2Sbalrog else 191b30bb3a2Sbalrog host->status |= 0x1000; 192b30bb3a2Sbalrog break; 193b30bb3a2Sbalrog 194b30bb3a2Sbalrog case sd_r6: 195b30bb3a2Sbalrog if (rsplen < 4) { 196b30bb3a2Sbalrog timeout = 1; 197b30bb3a2Sbalrog break; 198b30bb3a2Sbalrog } 199b30bb3a2Sbalrog rsplen = 4; 200b30bb3a2Sbalrog 201b30bb3a2Sbalrog mask = 0xe000 | AKE_SEQ_ERROR; 202b30bb3a2Sbalrog rspstatus = (response[2] << 8) | (response[3] << 0); 203b30bb3a2Sbalrog } 204b30bb3a2Sbalrog 205b30bb3a2Sbalrog if (rspstatus & mask) 206b30bb3a2Sbalrog host->status |= 0x4000; 207b30bb3a2Sbalrog else 208b30bb3a2Sbalrog host->status &= 0xb000; 209b30bb3a2Sbalrog 210b30bb3a2Sbalrog if (rsplen) 211b30bb3a2Sbalrog for (rsplen = 0; rsplen < 8; rsplen ++) 212b30bb3a2Sbalrog host->rsp[~rsplen & 7] = response[(rsplen << 1) | 1] | 213b30bb3a2Sbalrog (response[(rsplen << 1) | 0] << 8); 214b30bb3a2Sbalrog 215b30bb3a2Sbalrog if (timeout) 216b30bb3a2Sbalrog host->status |= 0x0080; 217b30bb3a2Sbalrog else if (cmd == 12) 218b30bb3a2Sbalrog host->status |= 0x0005; /* Makes it more real */ 219b30bb3a2Sbalrog else 220b30bb3a2Sbalrog host->status |= 0x0001; 221b30bb3a2Sbalrog } 222b30bb3a2Sbalrog 223b30bb3a2Sbalrog static void omap_mmc_transfer(struct omap_mmc_s *host) 224b30bb3a2Sbalrog { 225b30bb3a2Sbalrog uint8_t value; 226b30bb3a2Sbalrog 227b30bb3a2Sbalrog if (!host->transfer) 228b30bb3a2Sbalrog return; 229b30bb3a2Sbalrog 230b30bb3a2Sbalrog while (1) { 231b30bb3a2Sbalrog if (host->ddir) { 232b30bb3a2Sbalrog if (host->fifo_len > host->af_level) 233b30bb3a2Sbalrog break; 234b30bb3a2Sbalrog 235b30bb3a2Sbalrog value = sd_read_data(host->card); 236b30bb3a2Sbalrog host->fifo[(host->fifo_start + host->fifo_len) & 31] = value; 237b30bb3a2Sbalrog if (-- host->blen_counter) { 238b30bb3a2Sbalrog value = sd_read_data(host->card); 239b30bb3a2Sbalrog host->fifo[(host->fifo_start + host->fifo_len) & 31] |= 240b30bb3a2Sbalrog value << 8; 241b30bb3a2Sbalrog host->blen_counter --; 242b30bb3a2Sbalrog } 243b30bb3a2Sbalrog 244b30bb3a2Sbalrog host->fifo_len ++; 245b30bb3a2Sbalrog } else { 246b30bb3a2Sbalrog if (!host->fifo_len) 247b30bb3a2Sbalrog break; 248b30bb3a2Sbalrog 249b30bb3a2Sbalrog value = host->fifo[host->fifo_start] & 0xff; 250b30bb3a2Sbalrog sd_write_data(host->card, value); 251b30bb3a2Sbalrog if (-- host->blen_counter) { 252b30bb3a2Sbalrog value = host->fifo[host->fifo_start] >> 8; 253b30bb3a2Sbalrog sd_write_data(host->card, value); 254b30bb3a2Sbalrog host->blen_counter --; 255b30bb3a2Sbalrog } 256b30bb3a2Sbalrog 257b30bb3a2Sbalrog host->fifo_start ++; 258b30bb3a2Sbalrog host->fifo_len --; 259b30bb3a2Sbalrog host->fifo_start &= 31; 260b30bb3a2Sbalrog } 261b30bb3a2Sbalrog 262b30bb3a2Sbalrog if (host->blen_counter == 0) { 263b30bb3a2Sbalrog host->nblk_counter --; 264b30bb3a2Sbalrog host->blen_counter = host->blen; 265b30bb3a2Sbalrog 266b30bb3a2Sbalrog if (host->nblk_counter == 0) { 267b30bb3a2Sbalrog host->nblk_counter = host->nblk; 268b30bb3a2Sbalrog host->transfer = 0; 269b30bb3a2Sbalrog host->status |= 0x0008; 270b30bb3a2Sbalrog break; 271b30bb3a2Sbalrog } 272b30bb3a2Sbalrog } 273b30bb3a2Sbalrog } 274b30bb3a2Sbalrog } 275b30bb3a2Sbalrog 276b30bb3a2Sbalrog static void omap_mmc_update(void *opaque) 277b30bb3a2Sbalrog { 278b30bb3a2Sbalrog struct omap_mmc_s *s = opaque; 279b30bb3a2Sbalrog omap_mmc_transfer(s); 280b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 281b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 282b30bb3a2Sbalrog } 283b30bb3a2Sbalrog 2847abf56eeSPhilippe Mathieu-Daudé static void omap_mmc_pseudo_reset(struct omap_mmc_s *host) 2857abf56eeSPhilippe Mathieu-Daudé { 2867abf56eeSPhilippe Mathieu-Daudé host->status = 0; 2877abf56eeSPhilippe Mathieu-Daudé host->fifo_len = 0; 2887abf56eeSPhilippe Mathieu-Daudé } 2897abf56eeSPhilippe Mathieu-Daudé 290827df9f3Sbalrog void omap_mmc_reset(struct omap_mmc_s *host) 291827df9f3Sbalrog { 292827df9f3Sbalrog host->last_cmd = 0; 293827df9f3Sbalrog memset(host->rsp, 0, sizeof(host->rsp)); 294827df9f3Sbalrog host->arg = 0; 295827df9f3Sbalrog host->dw = 0; 296827df9f3Sbalrog host->mode = 0; 297827df9f3Sbalrog host->enable = 0; 298827df9f3Sbalrog host->mask = 0; 299827df9f3Sbalrog host->cto = 0; 300827df9f3Sbalrog host->dto = 0; 301827df9f3Sbalrog host->blen = 0; 302827df9f3Sbalrog host->blen_counter = 0; 303827df9f3Sbalrog host->nblk = 0; 304827df9f3Sbalrog host->nblk_counter = 0; 305827df9f3Sbalrog host->tx_dma = 0; 306827df9f3Sbalrog host->rx_dma = 0; 307827df9f3Sbalrog host->ae_level = 0x00; 308827df9f3Sbalrog host->af_level = 0x1f; 309827df9f3Sbalrog host->transfer = 0; 310827df9f3Sbalrog host->cdet_wakeup = 0; 311827df9f3Sbalrog host->cdet_enable = 0; 312827df9f3Sbalrog qemu_set_irq(host->coverswitch, host->cdet_state); 313827df9f3Sbalrog host->clkdiv = 0; 314ecd219f7SPeter Maydell 3157abf56eeSPhilippe Mathieu-Daudé omap_mmc_pseudo_reset(host); 3167abf56eeSPhilippe Mathieu-Daudé 317ecd219f7SPeter Maydell /* Since we're still using the legacy SD API the card is not plugged 318ecd219f7SPeter Maydell * into any bus, and we must reset it manually. When omap_mmc is 319ecd219f7SPeter Maydell * QOMified this must move into the QOM reset function. 320ecd219f7SPeter Maydell */ 321*f703a04cSDamien Hedde device_legacy_reset(DEVICE(host->card)); 322827df9f3Sbalrog } 323827df9f3Sbalrog 324a8170e5eSAvi Kivity static uint64_t omap_mmc_read(void *opaque, hwaddr offset, 325c304fed7SAvi Kivity unsigned size) 326b30bb3a2Sbalrog { 327b30bb3a2Sbalrog uint16_t i; 328b30bb3a2Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; 329c304fed7SAvi Kivity 330c304fed7SAvi Kivity if (size != 2) { 331c304fed7SAvi Kivity return omap_badwidth_read16(opaque, offset); 332c304fed7SAvi Kivity } 333b30bb3a2Sbalrog 334b30bb3a2Sbalrog switch (offset) { 335b30bb3a2Sbalrog case 0x00: /* MMC_CMD */ 336b30bb3a2Sbalrog return s->last_cmd; 337b30bb3a2Sbalrog 338b30bb3a2Sbalrog case 0x04: /* MMC_ARGL */ 339b30bb3a2Sbalrog return s->arg & 0x0000ffff; 340b30bb3a2Sbalrog 341b30bb3a2Sbalrog case 0x08: /* MMC_ARGH */ 342b30bb3a2Sbalrog return s->arg >> 16; 343b30bb3a2Sbalrog 344b30bb3a2Sbalrog case 0x0c: /* MMC_CON */ 345827df9f3Sbalrog return (s->dw << 15) | (s->mode << 12) | (s->enable << 11) | 346827df9f3Sbalrog (s->be << 10) | s->clkdiv; 347b30bb3a2Sbalrog 348b30bb3a2Sbalrog case 0x10: /* MMC_STAT */ 349b30bb3a2Sbalrog return s->status; 350b30bb3a2Sbalrog 351b30bb3a2Sbalrog case 0x14: /* MMC_IE */ 352b30bb3a2Sbalrog return s->mask; 353b30bb3a2Sbalrog 354b30bb3a2Sbalrog case 0x18: /* MMC_CTO */ 355b30bb3a2Sbalrog return s->cto; 356b30bb3a2Sbalrog 357b30bb3a2Sbalrog case 0x1c: /* MMC_DTO */ 358b30bb3a2Sbalrog return s->dto; 359b30bb3a2Sbalrog 360b30bb3a2Sbalrog case 0x20: /* MMC_DATA */ 361b30bb3a2Sbalrog /* TODO: support 8-bit access */ 362b30bb3a2Sbalrog i = s->fifo[s->fifo_start]; 363b30bb3a2Sbalrog if (s->fifo_len == 0) { 364b30bb3a2Sbalrog printf("MMC: FIFO underrun\n"); 365b30bb3a2Sbalrog return i; 366b30bb3a2Sbalrog } 367b30bb3a2Sbalrog s->fifo_start ++; 368b30bb3a2Sbalrog s->fifo_len --; 369b30bb3a2Sbalrog s->fifo_start &= 31; 370b30bb3a2Sbalrog omap_mmc_transfer(s); 371b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 372b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 373b30bb3a2Sbalrog return i; 374b30bb3a2Sbalrog 375b30bb3a2Sbalrog case 0x24: /* MMC_BLEN */ 376b30bb3a2Sbalrog return s->blen_counter; 377b30bb3a2Sbalrog 378b30bb3a2Sbalrog case 0x28: /* MMC_NBLK */ 379b30bb3a2Sbalrog return s->nblk_counter; 380b30bb3a2Sbalrog 381b30bb3a2Sbalrog case 0x2c: /* MMC_BUF */ 382b30bb3a2Sbalrog return (s->rx_dma << 15) | (s->af_level << 8) | 383b30bb3a2Sbalrog (s->tx_dma << 7) | s->ae_level; 384b30bb3a2Sbalrog 385b30bb3a2Sbalrog case 0x30: /* MMC_SPI */ 386b30bb3a2Sbalrog return 0x0000; 387b30bb3a2Sbalrog case 0x34: /* MMC_SDIO */ 388827df9f3Sbalrog return (s->cdet_wakeup << 2) | (s->cdet_enable) | s->sdio; 389b30bb3a2Sbalrog case 0x38: /* MMC_SYST */ 390b30bb3a2Sbalrog return 0x0000; 391b30bb3a2Sbalrog 392b30bb3a2Sbalrog case 0x3c: /* MMC_REV */ 393827df9f3Sbalrog return s->rev; 394b30bb3a2Sbalrog 395b30bb3a2Sbalrog case 0x40: /* MMC_RSP0 */ 396b30bb3a2Sbalrog case 0x44: /* MMC_RSP1 */ 397b30bb3a2Sbalrog case 0x48: /* MMC_RSP2 */ 398b30bb3a2Sbalrog case 0x4c: /* MMC_RSP3 */ 399b30bb3a2Sbalrog case 0x50: /* MMC_RSP4 */ 400b30bb3a2Sbalrog case 0x54: /* MMC_RSP5 */ 401b30bb3a2Sbalrog case 0x58: /* MMC_RSP6 */ 402b30bb3a2Sbalrog case 0x5c: /* MMC_RSP7 */ 403b30bb3a2Sbalrog return s->rsp[(offset - 0x40) >> 2]; 404827df9f3Sbalrog 405827df9f3Sbalrog /* OMAP2-specific */ 406827df9f3Sbalrog case 0x60: /* MMC_IOSR */ 407827df9f3Sbalrog case 0x64: /* MMC_SYSC */ 408827df9f3Sbalrog return 0; 409827df9f3Sbalrog case 0x68: /* MMC_SYSS */ 410827df9f3Sbalrog return 1; /* RSTD */ 411b30bb3a2Sbalrog } 412b30bb3a2Sbalrog 413b30bb3a2Sbalrog OMAP_BAD_REG(offset); 414b30bb3a2Sbalrog return 0; 415b30bb3a2Sbalrog } 416b30bb3a2Sbalrog 417a8170e5eSAvi Kivity static void omap_mmc_write(void *opaque, hwaddr offset, 418c304fed7SAvi Kivity uint64_t value, unsigned size) 419b30bb3a2Sbalrog { 420b30bb3a2Sbalrog int i; 421b30bb3a2Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; 422c304fed7SAvi Kivity 423c304fed7SAvi Kivity if (size != 2) { 42477a8257eSStefan Weil omap_badwidth_write16(opaque, offset, value); 42577a8257eSStefan Weil return; 426c304fed7SAvi Kivity } 427b30bb3a2Sbalrog 428b30bb3a2Sbalrog switch (offset) { 429b30bb3a2Sbalrog case 0x00: /* MMC_CMD */ 430b30bb3a2Sbalrog if (!s->enable) 431b30bb3a2Sbalrog break; 432b30bb3a2Sbalrog 433b30bb3a2Sbalrog s->last_cmd = value; 434b30bb3a2Sbalrog for (i = 0; i < 8; i ++) 435b30bb3a2Sbalrog s->rsp[i] = 0x0000; 436b30bb3a2Sbalrog omap_mmc_command(s, value & 63, (value >> 15) & 1, 437c227f099SAnthony Liguori (sd_cmd_type_t) ((value >> 12) & 3), 438b30bb3a2Sbalrog (value >> 11) & 1, 439c227f099SAnthony Liguori (sd_rsp_type_t) ((value >> 8) & 7), 440b30bb3a2Sbalrog (value >> 7) & 1); 441b30bb3a2Sbalrog omap_mmc_update(s); 442b30bb3a2Sbalrog break; 443b30bb3a2Sbalrog 444b30bb3a2Sbalrog case 0x04: /* MMC_ARGL */ 445b30bb3a2Sbalrog s->arg &= 0xffff0000; 446b30bb3a2Sbalrog s->arg |= 0x0000ffff & value; 447b30bb3a2Sbalrog break; 448b30bb3a2Sbalrog 449b30bb3a2Sbalrog case 0x08: /* MMC_ARGH */ 450b30bb3a2Sbalrog s->arg &= 0x0000ffff; 451b30bb3a2Sbalrog s->arg |= value << 16; 452b30bb3a2Sbalrog break; 453b30bb3a2Sbalrog 454b30bb3a2Sbalrog case 0x0c: /* MMC_CON */ 455b30bb3a2Sbalrog s->dw = (value >> 15) & 1; 456b30bb3a2Sbalrog s->mode = (value >> 12) & 3; 457b30bb3a2Sbalrog s->enable = (value >> 11) & 1; 458827df9f3Sbalrog s->be = (value >> 10) & 1; 459827df9f3Sbalrog s->clkdiv = (value >> 0) & (s->rev >= 2 ? 0x3ff : 0xff); 46025b98b96SPhilippe Mathieu-Daudé if (s->mode != 0) { 46125b98b96SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 46225b98b96SPhilippe Mathieu-Daudé "omap_mmc_wr: mode #%i unimplemented\n", s->mode); 46325b98b96SPhilippe Mathieu-Daudé } 46425b98b96SPhilippe Mathieu-Daudé if (s->be != 0) { 46525b98b96SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 46625b98b96SPhilippe Mathieu-Daudé "omap_mmc_wr: Big Endian not implemented\n"); 46725b98b96SPhilippe Mathieu-Daudé } 468827df9f3Sbalrog if (s->dw != 0 && s->lines < 4) 469b30bb3a2Sbalrog printf("4-bit SD bus enabled\n"); 470827df9f3Sbalrog if (!s->enable) 4717abf56eeSPhilippe Mathieu-Daudé omap_mmc_pseudo_reset(s); 472b30bb3a2Sbalrog break; 473b30bb3a2Sbalrog 474b30bb3a2Sbalrog case 0x10: /* MMC_STAT */ 475b30bb3a2Sbalrog s->status &= ~value; 476b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 477b30bb3a2Sbalrog break; 478b30bb3a2Sbalrog 479b30bb3a2Sbalrog case 0x14: /* MMC_IE */ 480827df9f3Sbalrog s->mask = value & 0x7fff; 481b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 482b30bb3a2Sbalrog break; 483b30bb3a2Sbalrog 484b30bb3a2Sbalrog case 0x18: /* MMC_CTO */ 485b30bb3a2Sbalrog s->cto = value & 0xff; 486827df9f3Sbalrog if (s->cto > 0xfd && s->rev <= 1) 487b30bb3a2Sbalrog printf("MMC: CTO of 0xff and 0xfe cannot be used!\n"); 488b30bb3a2Sbalrog break; 489b30bb3a2Sbalrog 490b30bb3a2Sbalrog case 0x1c: /* MMC_DTO */ 491b30bb3a2Sbalrog s->dto = value & 0xffff; 492b30bb3a2Sbalrog break; 493b30bb3a2Sbalrog 494b30bb3a2Sbalrog case 0x20: /* MMC_DATA */ 495b30bb3a2Sbalrog /* TODO: support 8-bit access */ 496b30bb3a2Sbalrog if (s->fifo_len == 32) 497b30bb3a2Sbalrog break; 498b30bb3a2Sbalrog s->fifo[(s->fifo_start + s->fifo_len) & 31] = value; 499b30bb3a2Sbalrog s->fifo_len ++; 500b30bb3a2Sbalrog omap_mmc_transfer(s); 501b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 502b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 503b30bb3a2Sbalrog break; 504b30bb3a2Sbalrog 505b30bb3a2Sbalrog case 0x24: /* MMC_BLEN */ 506b30bb3a2Sbalrog s->blen = (value & 0x07ff) + 1; 507b30bb3a2Sbalrog s->blen_counter = s->blen; 508b30bb3a2Sbalrog break; 509b30bb3a2Sbalrog 510b30bb3a2Sbalrog case 0x28: /* MMC_NBLK */ 511b30bb3a2Sbalrog s->nblk = (value & 0x07ff) + 1; 512b30bb3a2Sbalrog s->nblk_counter = s->nblk; 513b30bb3a2Sbalrog s->blen_counter = s->blen; 514b30bb3a2Sbalrog break; 515b30bb3a2Sbalrog 516b30bb3a2Sbalrog case 0x2c: /* MMC_BUF */ 517b30bb3a2Sbalrog s->rx_dma = (value >> 15) & 1; 518b30bb3a2Sbalrog s->af_level = (value >> 8) & 0x1f; 519b30bb3a2Sbalrog s->tx_dma = (value >> 7) & 1; 520b30bb3a2Sbalrog s->ae_level = value & 0x1f; 521b30bb3a2Sbalrog 522b30bb3a2Sbalrog if (s->rx_dma) 523b30bb3a2Sbalrog s->status &= 0xfbff; 524b30bb3a2Sbalrog if (s->tx_dma) 525b30bb3a2Sbalrog s->status &= 0xf7ff; 526b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 527b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 528b30bb3a2Sbalrog break; 529b30bb3a2Sbalrog 530b30bb3a2Sbalrog /* SPI, SDIO and TEST modes unimplemented */ 531827df9f3Sbalrog case 0x30: /* MMC_SPI (OMAP1 only) */ 532b30bb3a2Sbalrog break; 533b30bb3a2Sbalrog case 0x34: /* MMC_SDIO */ 534827df9f3Sbalrog s->sdio = value & (s->rev >= 2 ? 0xfbf3 : 0x2020); 535827df9f3Sbalrog s->cdet_wakeup = (value >> 9) & 1; 536827df9f3Sbalrog s->cdet_enable = (value >> 2) & 1; 537b30bb3a2Sbalrog break; 538b30bb3a2Sbalrog case 0x38: /* MMC_SYST */ 539b30bb3a2Sbalrog break; 540b30bb3a2Sbalrog 541b30bb3a2Sbalrog case 0x3c: /* MMC_REV */ 542b30bb3a2Sbalrog case 0x40: /* MMC_RSP0 */ 543b30bb3a2Sbalrog case 0x44: /* MMC_RSP1 */ 544b30bb3a2Sbalrog case 0x48: /* MMC_RSP2 */ 545b30bb3a2Sbalrog case 0x4c: /* MMC_RSP3 */ 546b30bb3a2Sbalrog case 0x50: /* MMC_RSP4 */ 547b30bb3a2Sbalrog case 0x54: /* MMC_RSP5 */ 548b30bb3a2Sbalrog case 0x58: /* MMC_RSP6 */ 549b30bb3a2Sbalrog case 0x5c: /* MMC_RSP7 */ 550b30bb3a2Sbalrog OMAP_RO_REG(offset); 551b30bb3a2Sbalrog break; 552b30bb3a2Sbalrog 553827df9f3Sbalrog /* OMAP2-specific */ 554827df9f3Sbalrog case 0x60: /* MMC_IOSR */ 555827df9f3Sbalrog if (value & 0xf) 556827df9f3Sbalrog printf("MMC: SDIO bits used!\n"); 557827df9f3Sbalrog break; 558827df9f3Sbalrog case 0x64: /* MMC_SYSC */ 559827df9f3Sbalrog if (value & (1 << 2)) /* SRTS */ 560827df9f3Sbalrog omap_mmc_reset(s); 561827df9f3Sbalrog break; 562827df9f3Sbalrog case 0x68: /* MMC_SYSS */ 563827df9f3Sbalrog OMAP_RO_REG(offset); 564827df9f3Sbalrog break; 565827df9f3Sbalrog 566b30bb3a2Sbalrog default: 567b30bb3a2Sbalrog OMAP_BAD_REG(offset); 568b30bb3a2Sbalrog } 569b30bb3a2Sbalrog } 570b30bb3a2Sbalrog 571c304fed7SAvi Kivity static const MemoryRegionOps omap_mmc_ops = { 572c304fed7SAvi Kivity .read = omap_mmc_read, 573c304fed7SAvi Kivity .write = omap_mmc_write, 574c304fed7SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 575b30bb3a2Sbalrog }; 576b30bb3a2Sbalrog 577827df9f3Sbalrog static void omap_mmc_cover_cb(void *opaque, int line, int level) 578b30bb3a2Sbalrog { 579827df9f3Sbalrog struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; 580827df9f3Sbalrog 581827df9f3Sbalrog if (!host->cdet_state && level) { 582827df9f3Sbalrog host->status |= 0x0002; 583827df9f3Sbalrog omap_mmc_interrupts_update(host); 5843ffd710eSBlue Swirl if (host->cdet_wakeup) { 5853ffd710eSBlue Swirl /* TODO: Assert wake-up */ 5863ffd710eSBlue Swirl } 587827df9f3Sbalrog } 588827df9f3Sbalrog 589827df9f3Sbalrog if (host->cdet_state != level) { 590827df9f3Sbalrog qemu_set_irq(host->coverswitch, level); 591827df9f3Sbalrog host->cdet_state = level; 592827df9f3Sbalrog } 593b30bb3a2Sbalrog } 594b30bb3a2Sbalrog 595a8170e5eSAvi Kivity struct omap_mmc_s *omap_mmc_init(hwaddr base, 596c304fed7SAvi Kivity MemoryRegion *sysmem, 5974be74634SMarkus Armbruster BlockBackend *blk, 598b30bb3a2Sbalrog qemu_irq irq, qemu_irq dma[], omap_clk clk) 599b30bb3a2Sbalrog { 600b45c03f5SMarkus Armbruster struct omap_mmc_s *s = g_new0(struct omap_mmc_s, 1); 601b30bb3a2Sbalrog 602b30bb3a2Sbalrog s->irq = irq; 603b30bb3a2Sbalrog s->dma = dma; 604b30bb3a2Sbalrog s->clk = clk; 605827df9f3Sbalrog s->lines = 1; /* TODO: needs to be settable per-board */ 606827df9f3Sbalrog s->rev = 1; 607827df9f3Sbalrog 6082c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &omap_mmc_ops, s, "omap.mmc", 0x800); 609c304fed7SAvi Kivity memory_region_add_subregion(sysmem, base, &s->iomem); 610b30bb3a2Sbalrog 611b30bb3a2Sbalrog /* Instantiate the storage */ 6124be74634SMarkus Armbruster s->card = sd_init(blk, false); 6134f8a066bSKevin Wolf if (s->card == NULL) { 6144f8a066bSKevin Wolf exit(1); 6154f8a066bSKevin Wolf } 616b30bb3a2Sbalrog 617ecd219f7SPeter Maydell omap_mmc_reset(s); 618ecd219f7SPeter Maydell 619b30bb3a2Sbalrog return s; 620b30bb3a2Sbalrog } 621b30bb3a2Sbalrog 622827df9f3Sbalrog struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta, 6234be74634SMarkus Armbruster BlockBackend *blk, qemu_irq irq, qemu_irq dma[], 624827df9f3Sbalrog omap_clk fclk, omap_clk iclk) 625827df9f3Sbalrog { 626b45c03f5SMarkus Armbruster struct omap_mmc_s *s = g_new0(struct omap_mmc_s, 1); 627827df9f3Sbalrog 628827df9f3Sbalrog s->irq = irq; 629827df9f3Sbalrog s->dma = dma; 630827df9f3Sbalrog s->clk = fclk; 631827df9f3Sbalrog s->lines = 4; 632827df9f3Sbalrog s->rev = 2; 633827df9f3Sbalrog 6342c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &omap_mmc_ops, s, "omap.mmc", 635c304fed7SAvi Kivity omap_l4_region_size(ta, 0)); 636f44336c5SAvi Kivity omap_l4_attach(ta, 0, &s->iomem); 637827df9f3Sbalrog 638827df9f3Sbalrog /* Instantiate the storage */ 6394be74634SMarkus Armbruster s->card = sd_init(blk, false); 6404f8a066bSKevin Wolf if (s->card == NULL) { 6414f8a066bSKevin Wolf exit(1); 6424f8a066bSKevin Wolf } 643827df9f3Sbalrog 644f3c7d038SAndreas Färber s->cdet = qemu_allocate_irq(omap_mmc_cover_cb, s, 0); 645b9d38e95SBlue Swirl sd_set_cb(s->card, NULL, s->cdet); 646827df9f3Sbalrog 647ecd219f7SPeter Maydell omap_mmc_reset(s); 648ecd219f7SPeter Maydell 649827df9f3Sbalrog return s; 650827df9f3Sbalrog } 651827df9f3Sbalrog 6528e129e07Sbalrog void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover) 6538e129e07Sbalrog { 654827df9f3Sbalrog if (s->cdet) { 655827df9f3Sbalrog sd_set_cb(s->card, ro, s->cdet); 656827df9f3Sbalrog s->coverswitch = cover; 657827df9f3Sbalrog qemu_set_irq(cover, s->cdet_state); 658827df9f3Sbalrog } else 65902ce600cSbalrog sd_set_cb(s->card, ro, cover); 6608e129e07Sbalrog } 661827df9f3Sbalrog 662827df9f3Sbalrog void omap_mmc_enable(struct omap_mmc_s *s, int enable) 663827df9f3Sbalrog { 664827df9f3Sbalrog sd_enable(s->card, enable); 665827df9f3Sbalrog } 666