1b30bb3a2Sbalrog /* 2b30bb3a2Sbalrog * OMAP on-chip MMC/SD host emulation. 3b30bb3a2Sbalrog * 4b30bb3a2Sbalrog * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org> 5b30bb3a2Sbalrog * 6b30bb3a2Sbalrog * This program is free software; you can redistribute it and/or 7b30bb3a2Sbalrog * modify it under the terms of the GNU General Public License as 8827df9f3Sbalrog * published by the Free Software Foundation; either version 2 or 9827df9f3Sbalrog * (at your option) version 3 of the License. 10b30bb3a2Sbalrog * 11b30bb3a2Sbalrog * This program is distributed in the hope that it will be useful, 12b30bb3a2Sbalrog * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b30bb3a2Sbalrog * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b30bb3a2Sbalrog * GNU General Public License for more details. 15b30bb3a2Sbalrog * 16fad6cb1aSaurel32 * You should have received a copy of the GNU General Public License along 178167ee88SBlue Swirl * with this program; if not, see <http://www.gnu.org/licenses/>. 18b30bb3a2Sbalrog */ 1983c9f4caSPaolo Bonzini #include "hw/hw.h" 200d09e41aSPaolo Bonzini #include "hw/arm/omap.h" 2183c9f4caSPaolo Bonzini #include "hw/sd.h" 22b30bb3a2Sbalrog 23b30bb3a2Sbalrog struct omap_mmc_s { 24b30bb3a2Sbalrog qemu_irq irq; 25b30bb3a2Sbalrog qemu_irq *dma; 26827df9f3Sbalrog qemu_irq coverswitch; 27c304fed7SAvi Kivity MemoryRegion iomem; 28b30bb3a2Sbalrog omap_clk clk; 29b30bb3a2Sbalrog SDState *card; 30b30bb3a2Sbalrog uint16_t last_cmd; 31b30bb3a2Sbalrog uint16_t sdio; 32b30bb3a2Sbalrog uint16_t rsp[8]; 33b30bb3a2Sbalrog uint32_t arg; 34827df9f3Sbalrog int lines; 35b30bb3a2Sbalrog int dw; 36b30bb3a2Sbalrog int mode; 37b30bb3a2Sbalrog int enable; 38827df9f3Sbalrog int be; 39827df9f3Sbalrog int rev; 40b30bb3a2Sbalrog uint16_t status; 41b30bb3a2Sbalrog uint16_t mask; 42b30bb3a2Sbalrog uint8_t cto; 43b30bb3a2Sbalrog uint16_t dto; 44827df9f3Sbalrog int clkdiv; 45b30bb3a2Sbalrog uint16_t fifo[32]; 46b30bb3a2Sbalrog int fifo_start; 47b30bb3a2Sbalrog int fifo_len; 48b30bb3a2Sbalrog uint16_t blen; 49b30bb3a2Sbalrog uint16_t blen_counter; 50b30bb3a2Sbalrog uint16_t nblk; 51b30bb3a2Sbalrog uint16_t nblk_counter; 52b30bb3a2Sbalrog int tx_dma; 53b30bb3a2Sbalrog int rx_dma; 54b30bb3a2Sbalrog int af_level; 55b30bb3a2Sbalrog int ae_level; 56b30bb3a2Sbalrog 57b30bb3a2Sbalrog int ddir; 58b30bb3a2Sbalrog int transfer; 59827df9f3Sbalrog 60827df9f3Sbalrog int cdet_wakeup; 61827df9f3Sbalrog int cdet_enable; 62827df9f3Sbalrog int cdet_state; 63827df9f3Sbalrog qemu_irq cdet; 64b30bb3a2Sbalrog }; 65b30bb3a2Sbalrog 66b30bb3a2Sbalrog static void omap_mmc_interrupts_update(struct omap_mmc_s *s) 67b30bb3a2Sbalrog { 68b30bb3a2Sbalrog qemu_set_irq(s->irq, !!(s->status & s->mask)); 69b30bb3a2Sbalrog } 70b30bb3a2Sbalrog 71b30bb3a2Sbalrog static void omap_mmc_fifolevel_update(struct omap_mmc_s *host) 72b30bb3a2Sbalrog { 73b30bb3a2Sbalrog if (!host->transfer && !host->fifo_len) { 74b30bb3a2Sbalrog host->status &= 0xf3ff; 75b30bb3a2Sbalrog return; 76b30bb3a2Sbalrog } 77b30bb3a2Sbalrog 78b30bb3a2Sbalrog if (host->fifo_len > host->af_level && host->ddir) { 79b30bb3a2Sbalrog if (host->rx_dma) { 80b30bb3a2Sbalrog host->status &= 0xfbff; 81b30bb3a2Sbalrog qemu_irq_raise(host->dma[1]); 82b30bb3a2Sbalrog } else 83b30bb3a2Sbalrog host->status |= 0x0400; 84b30bb3a2Sbalrog } else { 85b30bb3a2Sbalrog host->status &= 0xfbff; 86b30bb3a2Sbalrog qemu_irq_lower(host->dma[1]); 87b30bb3a2Sbalrog } 88b30bb3a2Sbalrog 89b30bb3a2Sbalrog if (host->fifo_len < host->ae_level && !host->ddir) { 90b30bb3a2Sbalrog if (host->tx_dma) { 91b30bb3a2Sbalrog host->status &= 0xf7ff; 92b30bb3a2Sbalrog qemu_irq_raise(host->dma[0]); 93b30bb3a2Sbalrog } else 94b30bb3a2Sbalrog host->status |= 0x0800; 95b30bb3a2Sbalrog } else { 96b30bb3a2Sbalrog qemu_irq_lower(host->dma[0]); 97b30bb3a2Sbalrog host->status &= 0xf7ff; 98b30bb3a2Sbalrog } 99b30bb3a2Sbalrog } 100b30bb3a2Sbalrog 101b30bb3a2Sbalrog typedef enum { 102b30bb3a2Sbalrog sd_nore = 0, /* no response */ 103b30bb3a2Sbalrog sd_r1, /* normal response command */ 104b30bb3a2Sbalrog sd_r2, /* CID, CSD registers */ 105b30bb3a2Sbalrog sd_r3, /* OCR register */ 106b30bb3a2Sbalrog sd_r6 = 6, /* Published RCA response */ 107b30bb3a2Sbalrog sd_r1b = -1, 108c227f099SAnthony Liguori } sd_rsp_type_t; 109b30bb3a2Sbalrog 110b30bb3a2Sbalrog static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir, 111c227f099SAnthony Liguori sd_cmd_type_t type, int busy, sd_rsp_type_t resptype, int init) 112b30bb3a2Sbalrog { 113b30bb3a2Sbalrog uint32_t rspstatus, mask; 114b30bb3a2Sbalrog int rsplen, timeout; 115bc24a225SPaul Brook SDRequest request; 116b30bb3a2Sbalrog uint8_t response[16]; 117b30bb3a2Sbalrog 118827df9f3Sbalrog if (init && cmd == 0) { 119827df9f3Sbalrog host->status |= 0x0001; 120827df9f3Sbalrog return; 121827df9f3Sbalrog } 122827df9f3Sbalrog 123b30bb3a2Sbalrog if (resptype == sd_r1 && busy) 124b30bb3a2Sbalrog resptype = sd_r1b; 125b30bb3a2Sbalrog 126b30bb3a2Sbalrog if (type == sd_adtc) { 127b30bb3a2Sbalrog host->fifo_start = 0; 128b30bb3a2Sbalrog host->fifo_len = 0; 129b30bb3a2Sbalrog host->transfer = 1; 130b30bb3a2Sbalrog host->ddir = dir; 131b30bb3a2Sbalrog } else 132b30bb3a2Sbalrog host->transfer = 0; 133b30bb3a2Sbalrog timeout = 0; 134b30bb3a2Sbalrog mask = 0; 135b30bb3a2Sbalrog rspstatus = 0; 136b30bb3a2Sbalrog 137b30bb3a2Sbalrog request.cmd = cmd; 138b30bb3a2Sbalrog request.arg = host->arg; 139b30bb3a2Sbalrog request.crc = 0; /* FIXME */ 140b30bb3a2Sbalrog 141b30bb3a2Sbalrog rsplen = sd_do_command(host->card, &request, response); 142b30bb3a2Sbalrog 143b30bb3a2Sbalrog /* TODO: validate CRCs */ 144b30bb3a2Sbalrog switch (resptype) { 145b30bb3a2Sbalrog case sd_nore: 146b30bb3a2Sbalrog rsplen = 0; 147b30bb3a2Sbalrog break; 148b30bb3a2Sbalrog 149b30bb3a2Sbalrog case sd_r1: 150b30bb3a2Sbalrog case sd_r1b: 151b30bb3a2Sbalrog if (rsplen < 4) { 152b30bb3a2Sbalrog timeout = 1; 153b30bb3a2Sbalrog break; 154b30bb3a2Sbalrog } 155b30bb3a2Sbalrog rsplen = 4; 156b30bb3a2Sbalrog 157b30bb3a2Sbalrog mask = OUT_OF_RANGE | ADDRESS_ERROR | BLOCK_LEN_ERROR | 158b30bb3a2Sbalrog ERASE_SEQ_ERROR | ERASE_PARAM | WP_VIOLATION | 159b30bb3a2Sbalrog LOCK_UNLOCK_FAILED | COM_CRC_ERROR | ILLEGAL_COMMAND | 160b30bb3a2Sbalrog CARD_ECC_FAILED | CC_ERROR | SD_ERROR | 161b30bb3a2Sbalrog CID_CSD_OVERWRITE; 162b30bb3a2Sbalrog if (host->sdio & (1 << 13)) 163b30bb3a2Sbalrog mask |= AKE_SEQ_ERROR; 164b30bb3a2Sbalrog rspstatus = (response[0] << 24) | (response[1] << 16) | 165b30bb3a2Sbalrog (response[2] << 8) | (response[3] << 0); 166b30bb3a2Sbalrog break; 167b30bb3a2Sbalrog 168b30bb3a2Sbalrog case sd_r2: 169b30bb3a2Sbalrog if (rsplen < 16) { 170b30bb3a2Sbalrog timeout = 1; 171b30bb3a2Sbalrog break; 172b30bb3a2Sbalrog } 173b30bb3a2Sbalrog rsplen = 16; 174b30bb3a2Sbalrog break; 175b30bb3a2Sbalrog 176b30bb3a2Sbalrog case sd_r3: 177b30bb3a2Sbalrog if (rsplen < 4) { 178b30bb3a2Sbalrog timeout = 1; 179b30bb3a2Sbalrog break; 180b30bb3a2Sbalrog } 181b30bb3a2Sbalrog rsplen = 4; 182b30bb3a2Sbalrog 183b30bb3a2Sbalrog rspstatus = (response[0] << 24) | (response[1] << 16) | 184b30bb3a2Sbalrog (response[2] << 8) | (response[3] << 0); 185b30bb3a2Sbalrog if (rspstatus & 0x80000000) 186b30bb3a2Sbalrog host->status &= 0xe000; 187b30bb3a2Sbalrog else 188b30bb3a2Sbalrog host->status |= 0x1000; 189b30bb3a2Sbalrog break; 190b30bb3a2Sbalrog 191b30bb3a2Sbalrog case sd_r6: 192b30bb3a2Sbalrog if (rsplen < 4) { 193b30bb3a2Sbalrog timeout = 1; 194b30bb3a2Sbalrog break; 195b30bb3a2Sbalrog } 196b30bb3a2Sbalrog rsplen = 4; 197b30bb3a2Sbalrog 198b30bb3a2Sbalrog mask = 0xe000 | AKE_SEQ_ERROR; 199b30bb3a2Sbalrog rspstatus = (response[2] << 8) | (response[3] << 0); 200b30bb3a2Sbalrog } 201b30bb3a2Sbalrog 202b30bb3a2Sbalrog if (rspstatus & mask) 203b30bb3a2Sbalrog host->status |= 0x4000; 204b30bb3a2Sbalrog else 205b30bb3a2Sbalrog host->status &= 0xb000; 206b30bb3a2Sbalrog 207b30bb3a2Sbalrog if (rsplen) 208b30bb3a2Sbalrog for (rsplen = 0; rsplen < 8; rsplen ++) 209b30bb3a2Sbalrog host->rsp[~rsplen & 7] = response[(rsplen << 1) | 1] | 210b30bb3a2Sbalrog (response[(rsplen << 1) | 0] << 8); 211b30bb3a2Sbalrog 212b30bb3a2Sbalrog if (timeout) 213b30bb3a2Sbalrog host->status |= 0x0080; 214b30bb3a2Sbalrog else if (cmd == 12) 215b30bb3a2Sbalrog host->status |= 0x0005; /* Makes it more real */ 216b30bb3a2Sbalrog else 217b30bb3a2Sbalrog host->status |= 0x0001; 218b30bb3a2Sbalrog } 219b30bb3a2Sbalrog 220b30bb3a2Sbalrog static void omap_mmc_transfer(struct omap_mmc_s *host) 221b30bb3a2Sbalrog { 222b30bb3a2Sbalrog uint8_t value; 223b30bb3a2Sbalrog 224b30bb3a2Sbalrog if (!host->transfer) 225b30bb3a2Sbalrog return; 226b30bb3a2Sbalrog 227b30bb3a2Sbalrog while (1) { 228b30bb3a2Sbalrog if (host->ddir) { 229b30bb3a2Sbalrog if (host->fifo_len > host->af_level) 230b30bb3a2Sbalrog break; 231b30bb3a2Sbalrog 232b30bb3a2Sbalrog value = sd_read_data(host->card); 233b30bb3a2Sbalrog host->fifo[(host->fifo_start + host->fifo_len) & 31] = value; 234b30bb3a2Sbalrog if (-- host->blen_counter) { 235b30bb3a2Sbalrog value = sd_read_data(host->card); 236b30bb3a2Sbalrog host->fifo[(host->fifo_start + host->fifo_len) & 31] |= 237b30bb3a2Sbalrog value << 8; 238b30bb3a2Sbalrog host->blen_counter --; 239b30bb3a2Sbalrog } 240b30bb3a2Sbalrog 241b30bb3a2Sbalrog host->fifo_len ++; 242b30bb3a2Sbalrog } else { 243b30bb3a2Sbalrog if (!host->fifo_len) 244b30bb3a2Sbalrog break; 245b30bb3a2Sbalrog 246b30bb3a2Sbalrog value = host->fifo[host->fifo_start] & 0xff; 247b30bb3a2Sbalrog sd_write_data(host->card, value); 248b30bb3a2Sbalrog if (-- host->blen_counter) { 249b30bb3a2Sbalrog value = host->fifo[host->fifo_start] >> 8; 250b30bb3a2Sbalrog sd_write_data(host->card, value); 251b30bb3a2Sbalrog host->blen_counter --; 252b30bb3a2Sbalrog } 253b30bb3a2Sbalrog 254b30bb3a2Sbalrog host->fifo_start ++; 255b30bb3a2Sbalrog host->fifo_len --; 256b30bb3a2Sbalrog host->fifo_start &= 31; 257b30bb3a2Sbalrog } 258b30bb3a2Sbalrog 259b30bb3a2Sbalrog if (host->blen_counter == 0) { 260b30bb3a2Sbalrog host->nblk_counter --; 261b30bb3a2Sbalrog host->blen_counter = host->blen; 262b30bb3a2Sbalrog 263b30bb3a2Sbalrog if (host->nblk_counter == 0) { 264b30bb3a2Sbalrog host->nblk_counter = host->nblk; 265b30bb3a2Sbalrog host->transfer = 0; 266b30bb3a2Sbalrog host->status |= 0x0008; 267b30bb3a2Sbalrog break; 268b30bb3a2Sbalrog } 269b30bb3a2Sbalrog } 270b30bb3a2Sbalrog } 271b30bb3a2Sbalrog } 272b30bb3a2Sbalrog 273b30bb3a2Sbalrog static void omap_mmc_update(void *opaque) 274b30bb3a2Sbalrog { 275b30bb3a2Sbalrog struct omap_mmc_s *s = opaque; 276b30bb3a2Sbalrog omap_mmc_transfer(s); 277b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 278b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 279b30bb3a2Sbalrog } 280b30bb3a2Sbalrog 281827df9f3Sbalrog void omap_mmc_reset(struct omap_mmc_s *host) 282827df9f3Sbalrog { 283827df9f3Sbalrog host->last_cmd = 0; 284827df9f3Sbalrog memset(host->rsp, 0, sizeof(host->rsp)); 285827df9f3Sbalrog host->arg = 0; 286827df9f3Sbalrog host->dw = 0; 287827df9f3Sbalrog host->mode = 0; 288827df9f3Sbalrog host->enable = 0; 289827df9f3Sbalrog host->status = 0; 290827df9f3Sbalrog host->mask = 0; 291827df9f3Sbalrog host->cto = 0; 292827df9f3Sbalrog host->dto = 0; 293827df9f3Sbalrog host->fifo_len = 0; 294827df9f3Sbalrog host->blen = 0; 295827df9f3Sbalrog host->blen_counter = 0; 296827df9f3Sbalrog host->nblk = 0; 297827df9f3Sbalrog host->nblk_counter = 0; 298827df9f3Sbalrog host->tx_dma = 0; 299827df9f3Sbalrog host->rx_dma = 0; 300827df9f3Sbalrog host->ae_level = 0x00; 301827df9f3Sbalrog host->af_level = 0x1f; 302827df9f3Sbalrog host->transfer = 0; 303827df9f3Sbalrog host->cdet_wakeup = 0; 304827df9f3Sbalrog host->cdet_enable = 0; 305827df9f3Sbalrog qemu_set_irq(host->coverswitch, host->cdet_state); 306827df9f3Sbalrog host->clkdiv = 0; 307827df9f3Sbalrog } 308827df9f3Sbalrog 309a8170e5eSAvi Kivity static uint64_t omap_mmc_read(void *opaque, hwaddr offset, 310c304fed7SAvi Kivity unsigned size) 311b30bb3a2Sbalrog { 312b30bb3a2Sbalrog uint16_t i; 313b30bb3a2Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; 314c304fed7SAvi Kivity 315c304fed7SAvi Kivity if (size != 2) { 316c304fed7SAvi Kivity return omap_badwidth_read16(opaque, offset); 317c304fed7SAvi Kivity } 318b30bb3a2Sbalrog 319b30bb3a2Sbalrog switch (offset) { 320b30bb3a2Sbalrog case 0x00: /* MMC_CMD */ 321b30bb3a2Sbalrog return s->last_cmd; 322b30bb3a2Sbalrog 323b30bb3a2Sbalrog case 0x04: /* MMC_ARGL */ 324b30bb3a2Sbalrog return s->arg & 0x0000ffff; 325b30bb3a2Sbalrog 326b30bb3a2Sbalrog case 0x08: /* MMC_ARGH */ 327b30bb3a2Sbalrog return s->arg >> 16; 328b30bb3a2Sbalrog 329b30bb3a2Sbalrog case 0x0c: /* MMC_CON */ 330827df9f3Sbalrog return (s->dw << 15) | (s->mode << 12) | (s->enable << 11) | 331827df9f3Sbalrog (s->be << 10) | s->clkdiv; 332b30bb3a2Sbalrog 333b30bb3a2Sbalrog case 0x10: /* MMC_STAT */ 334b30bb3a2Sbalrog return s->status; 335b30bb3a2Sbalrog 336b30bb3a2Sbalrog case 0x14: /* MMC_IE */ 337b30bb3a2Sbalrog return s->mask; 338b30bb3a2Sbalrog 339b30bb3a2Sbalrog case 0x18: /* MMC_CTO */ 340b30bb3a2Sbalrog return s->cto; 341b30bb3a2Sbalrog 342b30bb3a2Sbalrog case 0x1c: /* MMC_DTO */ 343b30bb3a2Sbalrog return s->dto; 344b30bb3a2Sbalrog 345b30bb3a2Sbalrog case 0x20: /* MMC_DATA */ 346b30bb3a2Sbalrog /* TODO: support 8-bit access */ 347b30bb3a2Sbalrog i = s->fifo[s->fifo_start]; 348b30bb3a2Sbalrog if (s->fifo_len == 0) { 349b30bb3a2Sbalrog printf("MMC: FIFO underrun\n"); 350b30bb3a2Sbalrog return i; 351b30bb3a2Sbalrog } 352b30bb3a2Sbalrog s->fifo_start ++; 353b30bb3a2Sbalrog s->fifo_len --; 354b30bb3a2Sbalrog s->fifo_start &= 31; 355b30bb3a2Sbalrog omap_mmc_transfer(s); 356b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 357b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 358b30bb3a2Sbalrog return i; 359b30bb3a2Sbalrog 360b30bb3a2Sbalrog case 0x24: /* MMC_BLEN */ 361b30bb3a2Sbalrog return s->blen_counter; 362b30bb3a2Sbalrog 363b30bb3a2Sbalrog case 0x28: /* MMC_NBLK */ 364b30bb3a2Sbalrog return s->nblk_counter; 365b30bb3a2Sbalrog 366b30bb3a2Sbalrog case 0x2c: /* MMC_BUF */ 367b30bb3a2Sbalrog return (s->rx_dma << 15) | (s->af_level << 8) | 368b30bb3a2Sbalrog (s->tx_dma << 7) | s->ae_level; 369b30bb3a2Sbalrog 370b30bb3a2Sbalrog case 0x30: /* MMC_SPI */ 371b30bb3a2Sbalrog return 0x0000; 372b30bb3a2Sbalrog case 0x34: /* MMC_SDIO */ 373827df9f3Sbalrog return (s->cdet_wakeup << 2) | (s->cdet_enable) | s->sdio; 374b30bb3a2Sbalrog case 0x38: /* MMC_SYST */ 375b30bb3a2Sbalrog return 0x0000; 376b30bb3a2Sbalrog 377b30bb3a2Sbalrog case 0x3c: /* MMC_REV */ 378827df9f3Sbalrog return s->rev; 379b30bb3a2Sbalrog 380b30bb3a2Sbalrog case 0x40: /* MMC_RSP0 */ 381b30bb3a2Sbalrog case 0x44: /* MMC_RSP1 */ 382b30bb3a2Sbalrog case 0x48: /* MMC_RSP2 */ 383b30bb3a2Sbalrog case 0x4c: /* MMC_RSP3 */ 384b30bb3a2Sbalrog case 0x50: /* MMC_RSP4 */ 385b30bb3a2Sbalrog case 0x54: /* MMC_RSP5 */ 386b30bb3a2Sbalrog case 0x58: /* MMC_RSP6 */ 387b30bb3a2Sbalrog case 0x5c: /* MMC_RSP7 */ 388b30bb3a2Sbalrog return s->rsp[(offset - 0x40) >> 2]; 389827df9f3Sbalrog 390827df9f3Sbalrog /* OMAP2-specific */ 391827df9f3Sbalrog case 0x60: /* MMC_IOSR */ 392827df9f3Sbalrog case 0x64: /* MMC_SYSC */ 393827df9f3Sbalrog return 0; 394827df9f3Sbalrog case 0x68: /* MMC_SYSS */ 395827df9f3Sbalrog return 1; /* RSTD */ 396b30bb3a2Sbalrog } 397b30bb3a2Sbalrog 398b30bb3a2Sbalrog OMAP_BAD_REG(offset); 399b30bb3a2Sbalrog return 0; 400b30bb3a2Sbalrog } 401b30bb3a2Sbalrog 402a8170e5eSAvi Kivity static void omap_mmc_write(void *opaque, hwaddr offset, 403c304fed7SAvi Kivity uint64_t value, unsigned size) 404b30bb3a2Sbalrog { 405b30bb3a2Sbalrog int i; 406b30bb3a2Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; 407c304fed7SAvi Kivity 408c304fed7SAvi Kivity if (size != 2) { 409c304fed7SAvi Kivity return omap_badwidth_write16(opaque, offset, value); 410c304fed7SAvi Kivity } 411b30bb3a2Sbalrog 412b30bb3a2Sbalrog switch (offset) { 413b30bb3a2Sbalrog case 0x00: /* MMC_CMD */ 414b30bb3a2Sbalrog if (!s->enable) 415b30bb3a2Sbalrog break; 416b30bb3a2Sbalrog 417b30bb3a2Sbalrog s->last_cmd = value; 418b30bb3a2Sbalrog for (i = 0; i < 8; i ++) 419b30bb3a2Sbalrog s->rsp[i] = 0x0000; 420b30bb3a2Sbalrog omap_mmc_command(s, value & 63, (value >> 15) & 1, 421c227f099SAnthony Liguori (sd_cmd_type_t) ((value >> 12) & 3), 422b30bb3a2Sbalrog (value >> 11) & 1, 423c227f099SAnthony Liguori (sd_rsp_type_t) ((value >> 8) & 7), 424b30bb3a2Sbalrog (value >> 7) & 1); 425b30bb3a2Sbalrog omap_mmc_update(s); 426b30bb3a2Sbalrog break; 427b30bb3a2Sbalrog 428b30bb3a2Sbalrog case 0x04: /* MMC_ARGL */ 429b30bb3a2Sbalrog s->arg &= 0xffff0000; 430b30bb3a2Sbalrog s->arg |= 0x0000ffff & value; 431b30bb3a2Sbalrog break; 432b30bb3a2Sbalrog 433b30bb3a2Sbalrog case 0x08: /* MMC_ARGH */ 434b30bb3a2Sbalrog s->arg &= 0x0000ffff; 435b30bb3a2Sbalrog s->arg |= value << 16; 436b30bb3a2Sbalrog break; 437b30bb3a2Sbalrog 438b30bb3a2Sbalrog case 0x0c: /* MMC_CON */ 439b30bb3a2Sbalrog s->dw = (value >> 15) & 1; 440b30bb3a2Sbalrog s->mode = (value >> 12) & 3; 441b30bb3a2Sbalrog s->enable = (value >> 11) & 1; 442827df9f3Sbalrog s->be = (value >> 10) & 1; 443827df9f3Sbalrog s->clkdiv = (value >> 0) & (s->rev >= 2 ? 0x3ff : 0xff); 444b30bb3a2Sbalrog if (s->mode != 0) 445b30bb3a2Sbalrog printf("SD mode %i unimplemented!\n", s->mode); 446827df9f3Sbalrog if (s->be != 0) 447827df9f3Sbalrog printf("SD FIFO byte sex unimplemented!\n"); 448827df9f3Sbalrog if (s->dw != 0 && s->lines < 4) 449b30bb3a2Sbalrog printf("4-bit SD bus enabled\n"); 450827df9f3Sbalrog if (!s->enable) 451827df9f3Sbalrog omap_mmc_reset(s); 452b30bb3a2Sbalrog break; 453b30bb3a2Sbalrog 454b30bb3a2Sbalrog case 0x10: /* MMC_STAT */ 455b30bb3a2Sbalrog s->status &= ~value; 456b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 457b30bb3a2Sbalrog break; 458b30bb3a2Sbalrog 459b30bb3a2Sbalrog case 0x14: /* MMC_IE */ 460827df9f3Sbalrog s->mask = value & 0x7fff; 461b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 462b30bb3a2Sbalrog break; 463b30bb3a2Sbalrog 464b30bb3a2Sbalrog case 0x18: /* MMC_CTO */ 465b30bb3a2Sbalrog s->cto = value & 0xff; 466827df9f3Sbalrog if (s->cto > 0xfd && s->rev <= 1) 467b30bb3a2Sbalrog printf("MMC: CTO of 0xff and 0xfe cannot be used!\n"); 468b30bb3a2Sbalrog break; 469b30bb3a2Sbalrog 470b30bb3a2Sbalrog case 0x1c: /* MMC_DTO */ 471b30bb3a2Sbalrog s->dto = value & 0xffff; 472b30bb3a2Sbalrog break; 473b30bb3a2Sbalrog 474b30bb3a2Sbalrog case 0x20: /* MMC_DATA */ 475b30bb3a2Sbalrog /* TODO: support 8-bit access */ 476b30bb3a2Sbalrog if (s->fifo_len == 32) 477b30bb3a2Sbalrog break; 478b30bb3a2Sbalrog s->fifo[(s->fifo_start + s->fifo_len) & 31] = value; 479b30bb3a2Sbalrog s->fifo_len ++; 480b30bb3a2Sbalrog omap_mmc_transfer(s); 481b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 482b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 483b30bb3a2Sbalrog break; 484b30bb3a2Sbalrog 485b30bb3a2Sbalrog case 0x24: /* MMC_BLEN */ 486b30bb3a2Sbalrog s->blen = (value & 0x07ff) + 1; 487b30bb3a2Sbalrog s->blen_counter = s->blen; 488b30bb3a2Sbalrog break; 489b30bb3a2Sbalrog 490b30bb3a2Sbalrog case 0x28: /* MMC_NBLK */ 491b30bb3a2Sbalrog s->nblk = (value & 0x07ff) + 1; 492b30bb3a2Sbalrog s->nblk_counter = s->nblk; 493b30bb3a2Sbalrog s->blen_counter = s->blen; 494b30bb3a2Sbalrog break; 495b30bb3a2Sbalrog 496b30bb3a2Sbalrog case 0x2c: /* MMC_BUF */ 497b30bb3a2Sbalrog s->rx_dma = (value >> 15) & 1; 498b30bb3a2Sbalrog s->af_level = (value >> 8) & 0x1f; 499b30bb3a2Sbalrog s->tx_dma = (value >> 7) & 1; 500b30bb3a2Sbalrog s->ae_level = value & 0x1f; 501b30bb3a2Sbalrog 502b30bb3a2Sbalrog if (s->rx_dma) 503b30bb3a2Sbalrog s->status &= 0xfbff; 504b30bb3a2Sbalrog if (s->tx_dma) 505b30bb3a2Sbalrog s->status &= 0xf7ff; 506b30bb3a2Sbalrog omap_mmc_fifolevel_update(s); 507b30bb3a2Sbalrog omap_mmc_interrupts_update(s); 508b30bb3a2Sbalrog break; 509b30bb3a2Sbalrog 510b30bb3a2Sbalrog /* SPI, SDIO and TEST modes unimplemented */ 511827df9f3Sbalrog case 0x30: /* MMC_SPI (OMAP1 only) */ 512b30bb3a2Sbalrog break; 513b30bb3a2Sbalrog case 0x34: /* MMC_SDIO */ 514827df9f3Sbalrog s->sdio = value & (s->rev >= 2 ? 0xfbf3 : 0x2020); 515827df9f3Sbalrog s->cdet_wakeup = (value >> 9) & 1; 516827df9f3Sbalrog s->cdet_enable = (value >> 2) & 1; 517b30bb3a2Sbalrog break; 518b30bb3a2Sbalrog case 0x38: /* MMC_SYST */ 519b30bb3a2Sbalrog break; 520b30bb3a2Sbalrog 521b30bb3a2Sbalrog case 0x3c: /* MMC_REV */ 522b30bb3a2Sbalrog case 0x40: /* MMC_RSP0 */ 523b30bb3a2Sbalrog case 0x44: /* MMC_RSP1 */ 524b30bb3a2Sbalrog case 0x48: /* MMC_RSP2 */ 525b30bb3a2Sbalrog case 0x4c: /* MMC_RSP3 */ 526b30bb3a2Sbalrog case 0x50: /* MMC_RSP4 */ 527b30bb3a2Sbalrog case 0x54: /* MMC_RSP5 */ 528b30bb3a2Sbalrog case 0x58: /* MMC_RSP6 */ 529b30bb3a2Sbalrog case 0x5c: /* MMC_RSP7 */ 530b30bb3a2Sbalrog OMAP_RO_REG(offset); 531b30bb3a2Sbalrog break; 532b30bb3a2Sbalrog 533827df9f3Sbalrog /* OMAP2-specific */ 534827df9f3Sbalrog case 0x60: /* MMC_IOSR */ 535827df9f3Sbalrog if (value & 0xf) 536827df9f3Sbalrog printf("MMC: SDIO bits used!\n"); 537827df9f3Sbalrog break; 538827df9f3Sbalrog case 0x64: /* MMC_SYSC */ 539827df9f3Sbalrog if (value & (1 << 2)) /* SRTS */ 540827df9f3Sbalrog omap_mmc_reset(s); 541827df9f3Sbalrog break; 542827df9f3Sbalrog case 0x68: /* MMC_SYSS */ 543827df9f3Sbalrog OMAP_RO_REG(offset); 544827df9f3Sbalrog break; 545827df9f3Sbalrog 546b30bb3a2Sbalrog default: 547b30bb3a2Sbalrog OMAP_BAD_REG(offset); 548b30bb3a2Sbalrog } 549b30bb3a2Sbalrog } 550b30bb3a2Sbalrog 551c304fed7SAvi Kivity static const MemoryRegionOps omap_mmc_ops = { 552c304fed7SAvi Kivity .read = omap_mmc_read, 553c304fed7SAvi Kivity .write = omap_mmc_write, 554c304fed7SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 555b30bb3a2Sbalrog }; 556b30bb3a2Sbalrog 557827df9f3Sbalrog static void omap_mmc_cover_cb(void *opaque, int line, int level) 558b30bb3a2Sbalrog { 559827df9f3Sbalrog struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; 560827df9f3Sbalrog 561827df9f3Sbalrog if (!host->cdet_state && level) { 562827df9f3Sbalrog host->status |= 0x0002; 563827df9f3Sbalrog omap_mmc_interrupts_update(host); 5643ffd710eSBlue Swirl if (host->cdet_wakeup) { 5653ffd710eSBlue Swirl /* TODO: Assert wake-up */ 5663ffd710eSBlue Swirl } 567827df9f3Sbalrog } 568827df9f3Sbalrog 569827df9f3Sbalrog if (host->cdet_state != level) { 570827df9f3Sbalrog qemu_set_irq(host->coverswitch, level); 571827df9f3Sbalrog host->cdet_state = level; 572827df9f3Sbalrog } 573b30bb3a2Sbalrog } 574b30bb3a2Sbalrog 575a8170e5eSAvi Kivity struct omap_mmc_s *omap_mmc_init(hwaddr base, 576c304fed7SAvi Kivity MemoryRegion *sysmem, 57787ecb68bSpbrook BlockDriverState *bd, 578b30bb3a2Sbalrog qemu_irq irq, qemu_irq dma[], omap_clk clk) 579b30bb3a2Sbalrog { 580b30bb3a2Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) 5817267c094SAnthony Liguori g_malloc0(sizeof(struct omap_mmc_s)); 582b30bb3a2Sbalrog 583b30bb3a2Sbalrog s->irq = irq; 584b30bb3a2Sbalrog s->dma = dma; 585b30bb3a2Sbalrog s->clk = clk; 586827df9f3Sbalrog s->lines = 1; /* TODO: needs to be settable per-board */ 587827df9f3Sbalrog s->rev = 1; 588827df9f3Sbalrog 589827df9f3Sbalrog omap_mmc_reset(s); 590b30bb3a2Sbalrog 591*2c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &omap_mmc_ops, s, "omap.mmc", 0x800); 592c304fed7SAvi Kivity memory_region_add_subregion(sysmem, base, &s->iomem); 593b30bb3a2Sbalrog 594b30bb3a2Sbalrog /* Instantiate the storage */ 5956790f59dSliguang s->card = sd_init(bd, false); 596b30bb3a2Sbalrog 597b30bb3a2Sbalrog return s; 598b30bb3a2Sbalrog } 599b30bb3a2Sbalrog 600827df9f3Sbalrog struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta, 601827df9f3Sbalrog BlockDriverState *bd, qemu_irq irq, qemu_irq dma[], 602827df9f3Sbalrog omap_clk fclk, omap_clk iclk) 603827df9f3Sbalrog { 604827df9f3Sbalrog struct omap_mmc_s *s = (struct omap_mmc_s *) 6057267c094SAnthony Liguori g_malloc0(sizeof(struct omap_mmc_s)); 606827df9f3Sbalrog 607827df9f3Sbalrog s->irq = irq; 608827df9f3Sbalrog s->dma = dma; 609827df9f3Sbalrog s->clk = fclk; 610827df9f3Sbalrog s->lines = 4; 611827df9f3Sbalrog s->rev = 2; 612827df9f3Sbalrog 613827df9f3Sbalrog omap_mmc_reset(s); 614827df9f3Sbalrog 615*2c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &omap_mmc_ops, s, "omap.mmc", 616c304fed7SAvi Kivity omap_l4_region_size(ta, 0)); 617f44336c5SAvi Kivity omap_l4_attach(ta, 0, &s->iomem); 618827df9f3Sbalrog 619827df9f3Sbalrog /* Instantiate the storage */ 6206790f59dSliguang s->card = sd_init(bd, false); 621827df9f3Sbalrog 622827df9f3Sbalrog s->cdet = qemu_allocate_irqs(omap_mmc_cover_cb, s, 1)[0]; 623b9d38e95SBlue Swirl sd_set_cb(s->card, NULL, s->cdet); 624827df9f3Sbalrog 625827df9f3Sbalrog return s; 626827df9f3Sbalrog } 627827df9f3Sbalrog 6288e129e07Sbalrog void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover) 6298e129e07Sbalrog { 630827df9f3Sbalrog if (s->cdet) { 631827df9f3Sbalrog sd_set_cb(s->card, ro, s->cdet); 632827df9f3Sbalrog s->coverswitch = cover; 633827df9f3Sbalrog qemu_set_irq(cover, s->cdet_state); 634827df9f3Sbalrog } else 63502ce600cSbalrog sd_set_cb(s->card, ro, cover); 6368e129e07Sbalrog } 637827df9f3Sbalrog 638827df9f3Sbalrog void omap_mmc_enable(struct omap_mmc_s *s, int enable) 639827df9f3Sbalrog { 640827df9f3Sbalrog sd_enable(s->card, enable); 641827df9f3Sbalrog } 642