xref: /qemu/hw/sd/aspeed_sdhci.c (revision f31e8f1318384a680db7280f999c01ae3ef9591c)
12bea128cSEddie James /*
22bea128cSEddie James  * Aspeed SD Host Controller
32bea128cSEddie James  * Eddie James <eajames@linux.ibm.com>
42bea128cSEddie James  *
52bea128cSEddie James  * Copyright (C) 2019 IBM Corp
62bea128cSEddie James  * SPDX-License-Identifer: GPL-2.0-or-later
72bea128cSEddie James  */
82bea128cSEddie James 
92bea128cSEddie James #include "qemu/osdep.h"
102bea128cSEddie James #include "qemu/log.h"
112bea128cSEddie James #include "qemu/error-report.h"
122bea128cSEddie James #include "hw/sd/aspeed_sdhci.h"
132bea128cSEddie James #include "qapi/error.h"
142bea128cSEddie James #include "hw/irq.h"
152bea128cSEddie James #include "migration/vmstate.h"
160e2c24c6SAndrew Jeffery #include "hw/qdev-properties.h"
172bea128cSEddie James 
182bea128cSEddie James #define ASPEED_SDHCI_INFO            0x00
19*f31e8f13SCédric Le Goater #define  ASPEED_SDHCI_INFO_SLOT1     (1 << 17)
20*f31e8f13SCédric Le Goater #define  ASPEED_SDHCI_INFO_SLOT0     (1 << 16)
21*f31e8f13SCédric Le Goater #define  ASPEED_SDHCI_INFO_RESET     (1 << 0)
222bea128cSEddie James #define ASPEED_SDHCI_DEBOUNCE        0x04
232bea128cSEddie James #define  ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
242bea128cSEddie James #define ASPEED_SDHCI_BUS             0x08
252bea128cSEddie James #define ASPEED_SDHCI_SDIO_140        0x10
262bea128cSEddie James #define ASPEED_SDHCI_SDIO_148        0x18
272bea128cSEddie James #define ASPEED_SDHCI_SDIO_240        0x20
282bea128cSEddie James #define ASPEED_SDHCI_SDIO_248        0x28
292bea128cSEddie James #define ASPEED_SDHCI_WP_POL          0xec
302bea128cSEddie James #define ASPEED_SDHCI_CARD_DET        0xf0
312bea128cSEddie James #define ASPEED_SDHCI_IRQ_STAT        0xfc
322bea128cSEddie James 
332bea128cSEddie James #define TO_REG(addr) ((addr) / sizeof(uint32_t))
342bea128cSEddie James 
352bea128cSEddie James static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
362bea128cSEddie James {
372bea128cSEddie James     uint32_t val = 0;
382bea128cSEddie James     AspeedSDHCIState *sdhci = opaque;
392bea128cSEddie James 
402bea128cSEddie James     switch (addr) {
412bea128cSEddie James     case ASPEED_SDHCI_SDIO_140:
422bea128cSEddie James         val = (uint32_t)sdhci->slots[0].capareg;
432bea128cSEddie James         break;
442bea128cSEddie James     case ASPEED_SDHCI_SDIO_148:
452bea128cSEddie James         val = (uint32_t)sdhci->slots[0].maxcurr;
462bea128cSEddie James         break;
472bea128cSEddie James     case ASPEED_SDHCI_SDIO_240:
482bea128cSEddie James         val = (uint32_t)sdhci->slots[1].capareg;
492bea128cSEddie James         break;
502bea128cSEddie James     case ASPEED_SDHCI_SDIO_248:
512bea128cSEddie James         val = (uint32_t)sdhci->slots[1].maxcurr;
522bea128cSEddie James         break;
532bea128cSEddie James     default:
542bea128cSEddie James         if (addr < ASPEED_SDHCI_REG_SIZE) {
552bea128cSEddie James             val = sdhci->regs[TO_REG(addr)];
562bea128cSEddie James         } else {
572bea128cSEddie James             qemu_log_mask(LOG_GUEST_ERROR,
582bea128cSEddie James                           "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
592bea128cSEddie James                           __func__, addr);
602bea128cSEddie James         }
612bea128cSEddie James     }
622bea128cSEddie James 
632bea128cSEddie James     return (uint64_t)val;
642bea128cSEddie James }
652bea128cSEddie James 
662bea128cSEddie James static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
672bea128cSEddie James                                unsigned int size)
682bea128cSEddie James {
692bea128cSEddie James     AspeedSDHCIState *sdhci = opaque;
702bea128cSEddie James 
712bea128cSEddie James     switch (addr) {
72*f31e8f13SCédric Le Goater     case ASPEED_SDHCI_INFO:
73*f31e8f13SCédric Le Goater         /* The RESET bit automatically clears. */
74*f31e8f13SCédric Le Goater         sdhci->regs[TO_REG(addr)] = (uint32_t)val & ~ASPEED_SDHCI_INFO_RESET;
75*f31e8f13SCédric Le Goater         break;
762bea128cSEddie James     case ASPEED_SDHCI_SDIO_140:
772bea128cSEddie James         sdhci->slots[0].capareg = (uint64_t)(uint32_t)val;
782bea128cSEddie James         break;
792bea128cSEddie James     case ASPEED_SDHCI_SDIO_148:
802bea128cSEddie James         sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val;
812bea128cSEddie James         break;
822bea128cSEddie James     case ASPEED_SDHCI_SDIO_240:
832bea128cSEddie James         sdhci->slots[1].capareg = (uint64_t)(uint32_t)val;
842bea128cSEddie James         break;
852bea128cSEddie James     case ASPEED_SDHCI_SDIO_248:
862bea128cSEddie James         sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val;
872bea128cSEddie James         break;
882bea128cSEddie James     default:
892bea128cSEddie James         if (addr < ASPEED_SDHCI_REG_SIZE) {
902bea128cSEddie James             sdhci->regs[TO_REG(addr)] = (uint32_t)val;
912bea128cSEddie James         } else {
922bea128cSEddie James             qemu_log_mask(LOG_GUEST_ERROR,
932bea128cSEddie James                           "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
942bea128cSEddie James                           __func__, addr);
952bea128cSEddie James         }
962bea128cSEddie James     }
972bea128cSEddie James }
982bea128cSEddie James 
992bea128cSEddie James static const MemoryRegionOps aspeed_sdhci_ops = {
1002bea128cSEddie James     .read = aspeed_sdhci_read,
1012bea128cSEddie James     .write = aspeed_sdhci_write,
1022bea128cSEddie James     .endianness = DEVICE_NATIVE_ENDIAN,
1032bea128cSEddie James     .valid.min_access_size = 4,
1042bea128cSEddie James     .valid.max_access_size = 4,
1052bea128cSEddie James };
1062bea128cSEddie James 
1072bea128cSEddie James static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
1082bea128cSEddie James {
1092bea128cSEddie James     AspeedSDHCIState *sdhci = opaque;
1102bea128cSEddie James 
1112bea128cSEddie James     if (level) {
1122bea128cSEddie James         sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
1132bea128cSEddie James 
1142bea128cSEddie James         qemu_irq_raise(sdhci->irq);
1152bea128cSEddie James     } else {
1162bea128cSEddie James         sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
1172bea128cSEddie James 
1182bea128cSEddie James         qemu_irq_lower(sdhci->irq);
1192bea128cSEddie James     }
1202bea128cSEddie James }
1212bea128cSEddie James 
1222bea128cSEddie James static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
1232bea128cSEddie James {
1242bea128cSEddie James     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1252bea128cSEddie James     AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
1262bea128cSEddie James 
1272bea128cSEddie James     /* Create input irqs for the slots */
1282bea128cSEddie James     qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
1290e2c24c6SAndrew Jeffery                                         sdhci, NULL, sdhci->num_slots);
1302bea128cSEddie James 
1312bea128cSEddie James     sysbus_init_irq(sbd, &sdhci->irq);
1322bea128cSEddie James     memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
1332bea128cSEddie James                           sdhci, TYPE_ASPEED_SDHCI, 0x1000);
1342bea128cSEddie James     sysbus_init_mmio(sbd, &sdhci->iomem);
1352bea128cSEddie James 
1360e2c24c6SAndrew Jeffery     for (int i = 0; i < sdhci->num_slots; ++i) {
1372bea128cSEddie James         Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
1382bea128cSEddie James         SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
1392bea128cSEddie James 
140668f62ecSMarkus Armbruster         if (!object_property_set_int(sdhci_slot, "sd-spec-version", 2, errp)) {
1412bea128cSEddie James             return;
1422bea128cSEddie James         }
1432bea128cSEddie James 
144778a2dc5SMarkus Armbruster         if (!object_property_set_uint(sdhci_slot, "capareg",
145668f62ecSMarkus Armbruster                                       ASPEED_SDHCI_CAPABILITIES, errp)) {
1462bea128cSEddie James             return;
1472bea128cSEddie James         }
1482bea128cSEddie James 
149668f62ecSMarkus Armbruster         if (!sysbus_realize(sbd_slot, errp)) {
1502bea128cSEddie James             return;
1512bea128cSEddie James         }
1522bea128cSEddie James 
1532bea128cSEddie James         sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
1542bea128cSEddie James         memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
1552bea128cSEddie James                                     &sdhci->slots[i].iomem);
1562bea128cSEddie James     }
1572bea128cSEddie James }
1582bea128cSEddie James 
1592bea128cSEddie James static void aspeed_sdhci_reset(DeviceState *dev)
1602bea128cSEddie James {
1612bea128cSEddie James     AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
1622bea128cSEddie James 
1632bea128cSEddie James     memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
164*f31e8f13SCédric Le Goater 
165*f31e8f13SCédric Le Goater     sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_SLOT0;
166*f31e8f13SCédric Le Goater     if (sdhci->num_slots == 2) {
167*f31e8f13SCédric Le Goater         sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] |= ASPEED_SDHCI_INFO_SLOT1;
168*f31e8f13SCédric Le Goater     }
1692bea128cSEddie James     sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
1702bea128cSEddie James }
1712bea128cSEddie James 
1722bea128cSEddie James static const VMStateDescription vmstate_aspeed_sdhci = {
1732bea128cSEddie James     .name = TYPE_ASPEED_SDHCI,
1742bea128cSEddie James     .version_id = 1,
1752bea128cSEddie James     .fields = (VMStateField[]) {
1762bea128cSEddie James         VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
1772bea128cSEddie James         VMSTATE_END_OF_LIST(),
1782bea128cSEddie James     },
1792bea128cSEddie James };
1802bea128cSEddie James 
1810e2c24c6SAndrew Jeffery static Property aspeed_sdhci_properties[] = {
1820e2c24c6SAndrew Jeffery     DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0),
1830e2c24c6SAndrew Jeffery     DEFINE_PROP_END_OF_LIST(),
1840e2c24c6SAndrew Jeffery };
1850e2c24c6SAndrew Jeffery 
1862bea128cSEddie James static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
1872bea128cSEddie James {
1882bea128cSEddie James     DeviceClass *dc = DEVICE_CLASS(classp);
1892bea128cSEddie James 
1902bea128cSEddie James     dc->realize = aspeed_sdhci_realize;
1912bea128cSEddie James     dc->reset = aspeed_sdhci_reset;
1922bea128cSEddie James     dc->vmsd = &vmstate_aspeed_sdhci;
1930e2c24c6SAndrew Jeffery     device_class_set_props(dc, aspeed_sdhci_properties);
1942bea128cSEddie James }
1952bea128cSEddie James 
1962bea128cSEddie James static TypeInfo aspeed_sdhci_info = {
1972bea128cSEddie James     .name          = TYPE_ASPEED_SDHCI,
1982bea128cSEddie James     .parent        = TYPE_SYS_BUS_DEVICE,
1992bea128cSEddie James     .instance_size = sizeof(AspeedSDHCIState),
2002bea128cSEddie James     .class_init    = aspeed_sdhci_class_init,
2012bea128cSEddie James };
2022bea128cSEddie James 
2032bea128cSEddie James static void aspeed_sdhci_register_types(void)
2042bea128cSEddie James {
2052bea128cSEddie James     type_register_static(&aspeed_sdhci_info);
2062bea128cSEddie James }
2072bea128cSEddie James 
2082bea128cSEddie James type_init(aspeed_sdhci_register_types)
209