12bea128cSEddie James /* 22bea128cSEddie James * Aspeed SD Host Controller 32bea128cSEddie James * Eddie James <eajames@linux.ibm.com> 42bea128cSEddie James * 52bea128cSEddie James * Copyright (C) 2019 IBM Corp 65054ba10SRyan Finnie * SPDX-License-Identifier: GPL-2.0-or-later 72bea128cSEddie James */ 82bea128cSEddie James 92bea128cSEddie James #include "qemu/osdep.h" 102bea128cSEddie James #include "qemu/log.h" 112bea128cSEddie James #include "qemu/error-report.h" 122bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 132bea128cSEddie James #include "qapi/error.h" 142bea128cSEddie James #include "hw/irq.h" 152bea128cSEddie James #include "migration/vmstate.h" 160e2c24c6SAndrew Jeffery #include "hw/qdev-properties.h" 17b12fa611SCédric Le Goater #include "trace.h" 182bea128cSEddie James 192bea128cSEddie James #define ASPEED_SDHCI_INFO 0x00 20f31e8f13SCédric Le Goater #define ASPEED_SDHCI_INFO_SLOT1 (1 << 17) 21f31e8f13SCédric Le Goater #define ASPEED_SDHCI_INFO_SLOT0 (1 << 16) 22f31e8f13SCédric Le Goater #define ASPEED_SDHCI_INFO_RESET (1 << 0) 232bea128cSEddie James #define ASPEED_SDHCI_DEBOUNCE 0x04 242bea128cSEddie James #define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005 252bea128cSEddie James #define ASPEED_SDHCI_BUS 0x08 262bea128cSEddie James #define ASPEED_SDHCI_SDIO_140 0x10 2753b31692SJamin Lin #define ASPEED_SDHCI_SDIO_144 0x14 282bea128cSEddie James #define ASPEED_SDHCI_SDIO_148 0x18 292bea128cSEddie James #define ASPEED_SDHCI_SDIO_240 0x20 3053b31692SJamin Lin #define ASPEED_SDHCI_SDIO_244 0x24 312bea128cSEddie James #define ASPEED_SDHCI_SDIO_248 0x28 322bea128cSEddie James #define ASPEED_SDHCI_WP_POL 0xec 332bea128cSEddie James #define ASPEED_SDHCI_CARD_DET 0xf0 342bea128cSEddie James #define ASPEED_SDHCI_IRQ_STAT 0xfc 352bea128cSEddie James 362bea128cSEddie James #define TO_REG(addr) ((addr) / sizeof(uint32_t)) 372bea128cSEddie James 382bea128cSEddie James static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size) 392bea128cSEddie James { 4053b31692SJamin Lin uint64_t val = 0; 412bea128cSEddie James AspeedSDHCIState *sdhci = opaque; 422bea128cSEddie James 432bea128cSEddie James switch (addr) { 442bea128cSEddie James case ASPEED_SDHCI_SDIO_140: 4553b31692SJamin Lin val = extract64(sdhci->slots[0].capareg, 0, 32); 4653b31692SJamin Lin break; 4753b31692SJamin Lin case ASPEED_SDHCI_SDIO_144: 4853b31692SJamin Lin val = extract64(sdhci->slots[0].capareg, 32, 32); 492bea128cSEddie James break; 502bea128cSEddie James case ASPEED_SDHCI_SDIO_148: 5153b31692SJamin Lin val = extract64(sdhci->slots[0].maxcurr, 0, 32); 522bea128cSEddie James break; 532bea128cSEddie James case ASPEED_SDHCI_SDIO_240: 5453b31692SJamin Lin val = extract64(sdhci->slots[1].capareg, 0, 32); 5553b31692SJamin Lin break; 5653b31692SJamin Lin case ASPEED_SDHCI_SDIO_244: 5753b31692SJamin Lin val = extract64(sdhci->slots[1].capareg, 32, 32); 582bea128cSEddie James break; 592bea128cSEddie James case ASPEED_SDHCI_SDIO_248: 6053b31692SJamin Lin val = extract64(sdhci->slots[1].maxcurr, 0, 32); 612bea128cSEddie James break; 622bea128cSEddie James default: 632bea128cSEddie James if (addr < ASPEED_SDHCI_REG_SIZE) { 642bea128cSEddie James val = sdhci->regs[TO_REG(addr)]; 652bea128cSEddie James } else { 662bea128cSEddie James qemu_log_mask(LOG_GUEST_ERROR, 672bea128cSEddie James "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n", 682bea128cSEddie James __func__, addr); 692bea128cSEddie James } 702bea128cSEddie James } 712bea128cSEddie James 7253b31692SJamin Lin trace_aspeed_sdhci_read(addr, size, val); 73b12fa611SCédric Le Goater 7453b31692SJamin Lin return val; 752bea128cSEddie James } 762bea128cSEddie James 772bea128cSEddie James static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val, 782bea128cSEddie James unsigned int size) 792bea128cSEddie James { 802bea128cSEddie James AspeedSDHCIState *sdhci = opaque; 812bea128cSEddie James 82b12fa611SCédric Le Goater trace_aspeed_sdhci_write(addr, size, val); 83b12fa611SCédric Le Goater 842bea128cSEddie James switch (addr) { 85f31e8f13SCédric Le Goater case ASPEED_SDHCI_INFO: 86f31e8f13SCédric Le Goater /* The RESET bit automatically clears. */ 87f31e8f13SCédric Le Goater sdhci->regs[TO_REG(addr)] = (uint32_t)val & ~ASPEED_SDHCI_INFO_RESET; 88f31e8f13SCédric Le Goater break; 892bea128cSEddie James case ASPEED_SDHCI_SDIO_140: 90*b00ca204SJamin Lin sdhci->slots[0].capareg = deposit64(sdhci->slots[0].capareg, 91*b00ca204SJamin Lin 0, 32, val); 9253b31692SJamin Lin break; 9353b31692SJamin Lin case ASPEED_SDHCI_SDIO_144: 94*b00ca204SJamin Lin sdhci->slots[0].capareg = deposit64(sdhci->slots[0].capareg, 95*b00ca204SJamin Lin 32, 32, val); 962bea128cSEddie James break; 972bea128cSEddie James case ASPEED_SDHCI_SDIO_148: 9853b31692SJamin Lin sdhci->slots[0].maxcurr = deposit64(sdhci->slots[0].maxcurr, 9953b31692SJamin Lin 0, 32, val); 1002bea128cSEddie James break; 1012bea128cSEddie James case ASPEED_SDHCI_SDIO_240: 10253b31692SJamin Lin sdhci->slots[1].capareg = deposit64(sdhci->slots[1].capareg, 10353b31692SJamin Lin 0, 32, val); 10453b31692SJamin Lin break; 10553b31692SJamin Lin case ASPEED_SDHCI_SDIO_244: 10653b31692SJamin Lin sdhci->slots[1].capareg = deposit64(sdhci->slots[1].capareg, 10753b31692SJamin Lin 32, 32, val); 1082bea128cSEddie James break; 1092bea128cSEddie James case ASPEED_SDHCI_SDIO_248: 11053b31692SJamin Lin sdhci->slots[1].maxcurr = deposit64(sdhci->slots[0].maxcurr, 11153b31692SJamin Lin 0, 32, val); 1122bea128cSEddie James break; 1132bea128cSEddie James default: 1142bea128cSEddie James if (addr < ASPEED_SDHCI_REG_SIZE) { 1152bea128cSEddie James sdhci->regs[TO_REG(addr)] = (uint32_t)val; 1162bea128cSEddie James } else { 1172bea128cSEddie James qemu_log_mask(LOG_GUEST_ERROR, 1182bea128cSEddie James "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n", 1192bea128cSEddie James __func__, addr); 1202bea128cSEddie James } 1212bea128cSEddie James } 1222bea128cSEddie James } 1232bea128cSEddie James 1242bea128cSEddie James static const MemoryRegionOps aspeed_sdhci_ops = { 1252bea128cSEddie James .read = aspeed_sdhci_read, 1262bea128cSEddie James .write = aspeed_sdhci_write, 1272bea128cSEddie James .endianness = DEVICE_NATIVE_ENDIAN, 1282bea128cSEddie James .valid.min_access_size = 4, 1292bea128cSEddie James .valid.max_access_size = 4, 1302bea128cSEddie James }; 1312bea128cSEddie James 1322bea128cSEddie James static void aspeed_sdhci_set_irq(void *opaque, int n, int level) 1332bea128cSEddie James { 1342bea128cSEddie James AspeedSDHCIState *sdhci = opaque; 1352bea128cSEddie James 1362bea128cSEddie James if (level) { 1372bea128cSEddie James sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n); 1382bea128cSEddie James 1392bea128cSEddie James qemu_irq_raise(sdhci->irq); 1402bea128cSEddie James } else { 1412bea128cSEddie James sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n); 1422bea128cSEddie James 1432bea128cSEddie James qemu_irq_lower(sdhci->irq); 1442bea128cSEddie James } 1452bea128cSEddie James } 1462bea128cSEddie James 1472bea128cSEddie James static void aspeed_sdhci_realize(DeviceState *dev, Error **errp) 1482bea128cSEddie James { 1492bea128cSEddie James SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1502bea128cSEddie James AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev); 1512bea128cSEddie James 1522bea128cSEddie James /* Create input irqs for the slots */ 1532bea128cSEddie James qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq, 1540e2c24c6SAndrew Jeffery sdhci, NULL, sdhci->num_slots); 1552bea128cSEddie James 1562bea128cSEddie James sysbus_init_irq(sbd, &sdhci->irq); 1572bea128cSEddie James memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops, 1582bea128cSEddie James sdhci, TYPE_ASPEED_SDHCI, 0x1000); 1592bea128cSEddie James sysbus_init_mmio(sbd, &sdhci->iomem); 1602bea128cSEddie James 1610e2c24c6SAndrew Jeffery for (int i = 0; i < sdhci->num_slots; ++i) { 1622bea128cSEddie James Object *sdhci_slot = OBJECT(&sdhci->slots[i]); 1632bea128cSEddie James SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]); 1642bea128cSEddie James 165668f62ecSMarkus Armbruster if (!object_property_set_int(sdhci_slot, "sd-spec-version", 2, errp)) { 1662bea128cSEddie James return; 1672bea128cSEddie James } 1682bea128cSEddie James 169778a2dc5SMarkus Armbruster if (!object_property_set_uint(sdhci_slot, "capareg", 170668f62ecSMarkus Armbruster ASPEED_SDHCI_CAPABILITIES, errp)) { 1712bea128cSEddie James return; 1722bea128cSEddie James } 1732bea128cSEddie James 174668f62ecSMarkus Armbruster if (!sysbus_realize(sbd_slot, errp)) { 1752bea128cSEddie James return; 1762bea128cSEddie James } 1772bea128cSEddie James 1782bea128cSEddie James sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i)); 1792bea128cSEddie James memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100, 1802bea128cSEddie James &sdhci->slots[i].iomem); 1812bea128cSEddie James } 1822bea128cSEddie James } 1832bea128cSEddie James 1842bea128cSEddie James static void aspeed_sdhci_reset(DeviceState *dev) 1852bea128cSEddie James { 1862bea128cSEddie James AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev); 1872bea128cSEddie James 1882bea128cSEddie James memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE); 189f31e8f13SCédric Le Goater 190f31e8f13SCédric Le Goater sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_SLOT0; 191f31e8f13SCédric Le Goater if (sdhci->num_slots == 2) { 192f31e8f13SCédric Le Goater sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] |= ASPEED_SDHCI_INFO_SLOT1; 193f31e8f13SCédric Le Goater } 1942bea128cSEddie James sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET; 1952bea128cSEddie James } 1962bea128cSEddie James 1972bea128cSEddie James static const VMStateDescription vmstate_aspeed_sdhci = { 1982bea128cSEddie James .name = TYPE_ASPEED_SDHCI, 1992bea128cSEddie James .version_id = 1, 200307119baSRichard Henderson .fields = (const VMStateField[]) { 2012bea128cSEddie James VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS), 2022bea128cSEddie James VMSTATE_END_OF_LIST(), 2032bea128cSEddie James }, 2042bea128cSEddie James }; 2052bea128cSEddie James 2060e2c24c6SAndrew Jeffery static Property aspeed_sdhci_properties[] = { 2070e2c24c6SAndrew Jeffery DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0), 2080e2c24c6SAndrew Jeffery DEFINE_PROP_END_OF_LIST(), 2090e2c24c6SAndrew Jeffery }; 2100e2c24c6SAndrew Jeffery 2112bea128cSEddie James static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) 2122bea128cSEddie James { 2132bea128cSEddie James DeviceClass *dc = DEVICE_CLASS(classp); 2142bea128cSEddie James 2152bea128cSEddie James dc->realize = aspeed_sdhci_realize; 216e3d08143SPeter Maydell device_class_set_legacy_reset(dc, aspeed_sdhci_reset); 2172bea128cSEddie James dc->vmsd = &vmstate_aspeed_sdhci; 2180e2c24c6SAndrew Jeffery device_class_set_props(dc, aspeed_sdhci_properties); 2192bea128cSEddie James } 2202bea128cSEddie James 22188d2198cSPhilippe Mathieu-Daudé static const TypeInfo aspeed_sdhci_types[] = { 22288d2198cSPhilippe Mathieu-Daudé { 2232bea128cSEddie James .name = TYPE_ASPEED_SDHCI, 2242bea128cSEddie James .parent = TYPE_SYS_BUS_DEVICE, 2252bea128cSEddie James .instance_size = sizeof(AspeedSDHCIState), 2262bea128cSEddie James .class_init = aspeed_sdhci_class_init, 22788d2198cSPhilippe Mathieu-Daudé }, 2282bea128cSEddie James }; 2292bea128cSEddie James 23088d2198cSPhilippe Mathieu-Daudé DEFINE_TYPES(aspeed_sdhci_types) 231