1881d588aSDmitry Fleytman /* 2881d588aSDmitry Fleytman * QEMU VMWARE PVSCSI paravirtual SCSI bus 3881d588aSDmitry Fleytman * 4881d588aSDmitry Fleytman * Copyright (c) 2012 Ravello Systems LTD (http://ravellosystems.com) 5881d588aSDmitry Fleytman * 6881d588aSDmitry Fleytman * Developed by Daynix Computing LTD (http://www.daynix.com) 7881d588aSDmitry Fleytman * 8881d588aSDmitry Fleytman * Based on implementation by Paolo Bonzini 9881d588aSDmitry Fleytman * http://lists.gnu.org/archive/html/qemu-devel/2011-08/msg00729.html 10881d588aSDmitry Fleytman * 11881d588aSDmitry Fleytman * Authors: 12881d588aSDmitry Fleytman * Paolo Bonzini <pbonzini@redhat.com> 13881d588aSDmitry Fleytman * Dmitry Fleytman <dmitry@daynix.com> 14881d588aSDmitry Fleytman * Yan Vugenfirer <yan@daynix.com> 15881d588aSDmitry Fleytman * 16881d588aSDmitry Fleytman * This work is licensed under the terms of the GNU GPL, version 2. 17881d588aSDmitry Fleytman * See the COPYING file in the top-level directory. 18881d588aSDmitry Fleytman * 19881d588aSDmitry Fleytman * NOTE about MSI-X: 20881d588aSDmitry Fleytman * MSI-X support has been removed for the moment because it leads Windows OS 21881d588aSDmitry Fleytman * to crash on startup. The crash happens because Windows driver requires 22881d588aSDmitry Fleytman * MSI-X shared memory to be part of the same BAR used for rings state 23881d588aSDmitry Fleytman * registers, etc. This is not supported by QEMU infrastructure so separate 24881d588aSDmitry Fleytman * BAR created from MSI-X purposes. Windows driver fails to deal with 2 BARs. 25881d588aSDmitry Fleytman * 26881d588aSDmitry Fleytman */ 27881d588aSDmitry Fleytman 28a4ab4792SPeter Maydell #include "qemu/osdep.h" 29*da34e65cSMarkus Armbruster #include "qapi/error.h" 30881d588aSDmitry Fleytman #include "hw/scsi/scsi.h" 31881d588aSDmitry Fleytman #include <block/scsi.h> 32881d588aSDmitry Fleytman #include "hw/pci/msi.h" 33881d588aSDmitry Fleytman #include "vmw_pvscsi.h" 34881d588aSDmitry Fleytman #include "trace.h" 35881d588aSDmitry Fleytman 36881d588aSDmitry Fleytman 37881d588aSDmitry Fleytman #define PVSCSI_USE_64BIT (true) 38881d588aSDmitry Fleytman #define PVSCSI_PER_VECTOR_MASK (false) 39881d588aSDmitry Fleytman 40881d588aSDmitry Fleytman #define PVSCSI_MAX_DEVS (64) 41881d588aSDmitry Fleytman #define PVSCSI_MSIX_NUM_VECTORS (1) 42881d588aSDmitry Fleytman 43881d588aSDmitry Fleytman #define PVSCSI_MAX_CMD_DATA_WORDS \ 44881d588aSDmitry Fleytman (sizeof(PVSCSICmdDescSetupRings)/sizeof(uint32_t)) 45881d588aSDmitry Fleytman 460dc40f28SPaolo Bonzini #define RS_GET_FIELD(m, field) \ 470dc40f28SPaolo Bonzini (ldl_le_pci_dma(&container_of(m, PVSCSIState, rings)->parent_obj, \ 480dc40f28SPaolo Bonzini (m)->rs_pa + offsetof(struct PVSCSIRingsState, field))) 490dc40f28SPaolo Bonzini #define RS_SET_FIELD(m, field, val) \ 500dc40f28SPaolo Bonzini (stl_le_pci_dma(&container_of(m, PVSCSIState, rings)->parent_obj, \ 510dc40f28SPaolo Bonzini (m)->rs_pa + offsetof(struct PVSCSIRingsState, field), val)) 52881d588aSDmitry Fleytman 53e2d4f3f7SShmulik Ladkani typedef struct PVSCSIClass { 54e2d4f3f7SShmulik Ladkani PCIDeviceClass parent_class; 551dd1305eSShmulik Ladkani DeviceRealize parent_dc_realize; 56e2d4f3f7SShmulik Ladkani } PVSCSIClass; 57e2d4f3f7SShmulik Ladkani 58881d588aSDmitry Fleytman #define TYPE_PVSCSI "pvscsi" 59881d588aSDmitry Fleytman #define PVSCSI(obj) OBJECT_CHECK(PVSCSIState, (obj), TYPE_PVSCSI) 60881d588aSDmitry Fleytman 61e2d4f3f7SShmulik Ladkani #define PVSCSI_DEVICE_CLASS(klass) \ 62e2d4f3f7SShmulik Ladkani OBJECT_CLASS_CHECK(PVSCSIClass, (klass), TYPE_PVSCSI) 63e2d4f3f7SShmulik Ladkani #define PVSCSI_DEVICE_GET_CLASS(obj) \ 64e2d4f3f7SShmulik Ladkani OBJECT_GET_CLASS(PVSCSIClass, (obj), TYPE_PVSCSI) 65e2d4f3f7SShmulik Ladkani 66d29d4ff8SShmulik Ladkani /* Compatability flags for migration */ 67d29d4ff8SShmulik Ladkani #define PVSCSI_COMPAT_OLD_PCI_CONFIGURATION_BIT 0 68d29d4ff8SShmulik Ladkani #define PVSCSI_COMPAT_OLD_PCI_CONFIGURATION \ 69d29d4ff8SShmulik Ladkani (1 << PVSCSI_COMPAT_OLD_PCI_CONFIGURATION_BIT) 701dd1305eSShmulik Ladkani #define PVSCSI_COMPAT_DISABLE_PCIE_BIT 1 711dd1305eSShmulik Ladkani #define PVSCSI_COMPAT_DISABLE_PCIE \ 721dd1305eSShmulik Ladkani (1 << PVSCSI_COMPAT_DISABLE_PCIE_BIT) 73d29d4ff8SShmulik Ladkani 74d29d4ff8SShmulik Ladkani #define PVSCSI_USE_OLD_PCI_CONFIGURATION(s) \ 75d29d4ff8SShmulik Ladkani ((s)->compat_flags & PVSCSI_COMPAT_OLD_PCI_CONFIGURATION) 76836fc48cSShmulik Ladkani #define PVSCSI_MSI_OFFSET(s) \ 77836fc48cSShmulik Ladkani (PVSCSI_USE_OLD_PCI_CONFIGURATION(s) ? 0x50 : 0x7c) 781dd1305eSShmulik Ladkani #define PVSCSI_EXP_EP_OFFSET (0x40) 79d29d4ff8SShmulik Ladkani 80881d588aSDmitry Fleytman typedef struct PVSCSIRingInfo { 81881d588aSDmitry Fleytman uint64_t rs_pa; 82881d588aSDmitry Fleytman uint32_t txr_len_mask; 83881d588aSDmitry Fleytman uint32_t rxr_len_mask; 84881d588aSDmitry Fleytman uint32_t msg_len_mask; 85881d588aSDmitry Fleytman uint64_t req_ring_pages_pa[PVSCSI_SETUP_RINGS_MAX_NUM_PAGES]; 86881d588aSDmitry Fleytman uint64_t cmp_ring_pages_pa[PVSCSI_SETUP_RINGS_MAX_NUM_PAGES]; 87881d588aSDmitry Fleytman uint64_t msg_ring_pages_pa[PVSCSI_SETUP_MSG_RING_MAX_NUM_PAGES]; 88881d588aSDmitry Fleytman uint64_t consumed_ptr; 89881d588aSDmitry Fleytman uint64_t filled_cmp_ptr; 90881d588aSDmitry Fleytman uint64_t filled_msg_ptr; 91881d588aSDmitry Fleytman } PVSCSIRingInfo; 92881d588aSDmitry Fleytman 93881d588aSDmitry Fleytman typedef struct PVSCSISGState { 94881d588aSDmitry Fleytman hwaddr elemAddr; 95881d588aSDmitry Fleytman hwaddr dataAddr; 96881d588aSDmitry Fleytman uint32_t resid; 97881d588aSDmitry Fleytman } PVSCSISGState; 98881d588aSDmitry Fleytman 99881d588aSDmitry Fleytman typedef QTAILQ_HEAD(, PVSCSIRequest) PVSCSIRequestList; 100881d588aSDmitry Fleytman 101881d588aSDmitry Fleytman typedef struct { 102881d588aSDmitry Fleytman PCIDevice parent_obj; 103881d588aSDmitry Fleytman MemoryRegion io_space; 104881d588aSDmitry Fleytman SCSIBus bus; 105881d588aSDmitry Fleytman QEMUBH *completion_worker; 106881d588aSDmitry Fleytman PVSCSIRequestList pending_queue; 107881d588aSDmitry Fleytman PVSCSIRequestList completion_queue; 108881d588aSDmitry Fleytman 109881d588aSDmitry Fleytman uint64_t reg_interrupt_status; /* Interrupt status register value */ 110881d588aSDmitry Fleytman uint64_t reg_interrupt_enabled; /* Interrupt mask register value */ 111881d588aSDmitry Fleytman uint64_t reg_command_status; /* Command status register value */ 112881d588aSDmitry Fleytman 113881d588aSDmitry Fleytman /* Command data adoption mechanism */ 114881d588aSDmitry Fleytman uint64_t curr_cmd; /* Last command arrived */ 115881d588aSDmitry Fleytman uint32_t curr_cmd_data_cntr; /* Amount of data for last command */ 116881d588aSDmitry Fleytman 117881d588aSDmitry Fleytman /* Collector for current command data */ 118881d588aSDmitry Fleytman uint32_t curr_cmd_data[PVSCSI_MAX_CMD_DATA_WORDS]; 119881d588aSDmitry Fleytman 120881d588aSDmitry Fleytman uint8_t rings_info_valid; /* Whether data rings initialized */ 121881d588aSDmitry Fleytman uint8_t msg_ring_info_valid; /* Whether message ring initialized */ 122881d588aSDmitry Fleytman uint8_t use_msg; /* Whether to use message ring */ 123881d588aSDmitry Fleytman 124881d588aSDmitry Fleytman uint8_t msi_used; /* Whether MSI support was installed successfully */ 125881d588aSDmitry Fleytman 126881d588aSDmitry Fleytman PVSCSIRingInfo rings; /* Data transfer rings manager */ 127881d588aSDmitry Fleytman uint32_t resetting; /* Reset in progress */ 128d29d4ff8SShmulik Ladkani 129d29d4ff8SShmulik Ladkani uint32_t compat_flags; 130881d588aSDmitry Fleytman } PVSCSIState; 131881d588aSDmitry Fleytman 132881d588aSDmitry Fleytman typedef struct PVSCSIRequest { 133881d588aSDmitry Fleytman SCSIRequest *sreq; 134881d588aSDmitry Fleytman PVSCSIState *dev; 135881d588aSDmitry Fleytman uint8_t sense_key; 136881d588aSDmitry Fleytman uint8_t completed; 137881d588aSDmitry Fleytman int lun; 138881d588aSDmitry Fleytman QEMUSGList sgl; 139881d588aSDmitry Fleytman PVSCSISGState sg; 140881d588aSDmitry Fleytman struct PVSCSIRingReqDesc req; 141881d588aSDmitry Fleytman struct PVSCSIRingCmpDesc cmp; 142881d588aSDmitry Fleytman QTAILQ_ENTRY(PVSCSIRequest) next; 143881d588aSDmitry Fleytman } PVSCSIRequest; 144881d588aSDmitry Fleytman 145881d588aSDmitry Fleytman /* Integer binary logarithm */ 146881d588aSDmitry Fleytman static int 147881d588aSDmitry Fleytman pvscsi_log2(uint32_t input) 148881d588aSDmitry Fleytman { 149881d588aSDmitry Fleytman int log = 0; 150881d588aSDmitry Fleytman assert(input > 0); 151881d588aSDmitry Fleytman while (input >> ++log) { 152881d588aSDmitry Fleytman } 153881d588aSDmitry Fleytman return log; 154881d588aSDmitry Fleytman } 155881d588aSDmitry Fleytman 156881d588aSDmitry Fleytman static void 157881d588aSDmitry Fleytman pvscsi_ring_init_data(PVSCSIRingInfo *m, PVSCSICmdDescSetupRings *ri) 158881d588aSDmitry Fleytman { 159881d588aSDmitry Fleytman int i; 160881d588aSDmitry Fleytman uint32_t txr_len_log2, rxr_len_log2; 161881d588aSDmitry Fleytman uint32_t req_ring_size, cmp_ring_size; 162881d588aSDmitry Fleytman m->rs_pa = ri->ringsStatePPN << VMW_PAGE_SHIFT; 163881d588aSDmitry Fleytman 164881d588aSDmitry Fleytman req_ring_size = ri->reqRingNumPages * PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE; 165881d588aSDmitry Fleytman cmp_ring_size = ri->cmpRingNumPages * PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE; 166881d588aSDmitry Fleytman txr_len_log2 = pvscsi_log2(req_ring_size - 1); 167881d588aSDmitry Fleytman rxr_len_log2 = pvscsi_log2(cmp_ring_size - 1); 168881d588aSDmitry Fleytman 169881d588aSDmitry Fleytman m->txr_len_mask = MASK(txr_len_log2); 170881d588aSDmitry Fleytman m->rxr_len_mask = MASK(rxr_len_log2); 171881d588aSDmitry Fleytman 172881d588aSDmitry Fleytman m->consumed_ptr = 0; 173881d588aSDmitry Fleytman m->filled_cmp_ptr = 0; 174881d588aSDmitry Fleytman 175881d588aSDmitry Fleytman for (i = 0; i < ri->reqRingNumPages; i++) { 176881d588aSDmitry Fleytman m->req_ring_pages_pa[i] = ri->reqRingPPNs[i] << VMW_PAGE_SHIFT; 177881d588aSDmitry Fleytman } 178881d588aSDmitry Fleytman 179881d588aSDmitry Fleytman for (i = 0; i < ri->cmpRingNumPages; i++) { 180881d588aSDmitry Fleytman m->cmp_ring_pages_pa[i] = ri->cmpRingPPNs[i] << VMW_PAGE_SHIFT; 181881d588aSDmitry Fleytman } 182881d588aSDmitry Fleytman 1830dc40f28SPaolo Bonzini RS_SET_FIELD(m, reqProdIdx, 0); 1840dc40f28SPaolo Bonzini RS_SET_FIELD(m, reqConsIdx, 0); 1850dc40f28SPaolo Bonzini RS_SET_FIELD(m, reqNumEntriesLog2, txr_len_log2); 186881d588aSDmitry Fleytman 1870dc40f28SPaolo Bonzini RS_SET_FIELD(m, cmpProdIdx, 0); 1880dc40f28SPaolo Bonzini RS_SET_FIELD(m, cmpConsIdx, 0); 1890dc40f28SPaolo Bonzini RS_SET_FIELD(m, cmpNumEntriesLog2, rxr_len_log2); 190881d588aSDmitry Fleytman 191881d588aSDmitry Fleytman trace_pvscsi_ring_init_data(txr_len_log2, rxr_len_log2); 192881d588aSDmitry Fleytman 193881d588aSDmitry Fleytman /* Flush ring state page changes */ 194881d588aSDmitry Fleytman smp_wmb(); 195881d588aSDmitry Fleytman } 196881d588aSDmitry Fleytman 197881d588aSDmitry Fleytman static void 198881d588aSDmitry Fleytman pvscsi_ring_init_msg(PVSCSIRingInfo *m, PVSCSICmdDescSetupMsgRing *ri) 199881d588aSDmitry Fleytman { 200881d588aSDmitry Fleytman int i; 201881d588aSDmitry Fleytman uint32_t len_log2; 202881d588aSDmitry Fleytman uint32_t ring_size; 203881d588aSDmitry Fleytman 204881d588aSDmitry Fleytman ring_size = ri->numPages * PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE; 205881d588aSDmitry Fleytman len_log2 = pvscsi_log2(ring_size - 1); 206881d588aSDmitry Fleytman 207881d588aSDmitry Fleytman m->msg_len_mask = MASK(len_log2); 208881d588aSDmitry Fleytman 209881d588aSDmitry Fleytman m->filled_msg_ptr = 0; 210881d588aSDmitry Fleytman 211881d588aSDmitry Fleytman for (i = 0; i < ri->numPages; i++) { 212881d588aSDmitry Fleytman m->msg_ring_pages_pa[i] = ri->ringPPNs[i] << VMW_PAGE_SHIFT; 213881d588aSDmitry Fleytman } 214881d588aSDmitry Fleytman 2150dc40f28SPaolo Bonzini RS_SET_FIELD(m, msgProdIdx, 0); 2160dc40f28SPaolo Bonzini RS_SET_FIELD(m, msgConsIdx, 0); 2170dc40f28SPaolo Bonzini RS_SET_FIELD(m, msgNumEntriesLog2, len_log2); 218881d588aSDmitry Fleytman 219881d588aSDmitry Fleytman trace_pvscsi_ring_init_msg(len_log2); 220881d588aSDmitry Fleytman 221881d588aSDmitry Fleytman /* Flush ring state page changes */ 222881d588aSDmitry Fleytman smp_wmb(); 223881d588aSDmitry Fleytman } 224881d588aSDmitry Fleytman 225881d588aSDmitry Fleytman static void 226881d588aSDmitry Fleytman pvscsi_ring_cleanup(PVSCSIRingInfo *mgr) 227881d588aSDmitry Fleytman { 228881d588aSDmitry Fleytman mgr->rs_pa = 0; 229881d588aSDmitry Fleytman mgr->txr_len_mask = 0; 230881d588aSDmitry Fleytman mgr->rxr_len_mask = 0; 231881d588aSDmitry Fleytman mgr->msg_len_mask = 0; 232881d588aSDmitry Fleytman mgr->consumed_ptr = 0; 233881d588aSDmitry Fleytman mgr->filled_cmp_ptr = 0; 234881d588aSDmitry Fleytman mgr->filled_msg_ptr = 0; 235881d588aSDmitry Fleytman memset(mgr->req_ring_pages_pa, 0, sizeof(mgr->req_ring_pages_pa)); 236881d588aSDmitry Fleytman memset(mgr->cmp_ring_pages_pa, 0, sizeof(mgr->cmp_ring_pages_pa)); 237881d588aSDmitry Fleytman memset(mgr->msg_ring_pages_pa, 0, sizeof(mgr->msg_ring_pages_pa)); 238881d588aSDmitry Fleytman } 239881d588aSDmitry Fleytman 240881d588aSDmitry Fleytman static hwaddr 241881d588aSDmitry Fleytman pvscsi_ring_pop_req_descr(PVSCSIRingInfo *mgr) 242881d588aSDmitry Fleytman { 2430dc40f28SPaolo Bonzini uint32_t ready_ptr = RS_GET_FIELD(mgr, reqProdIdx); 244881d588aSDmitry Fleytman 245881d588aSDmitry Fleytman if (ready_ptr != mgr->consumed_ptr) { 246881d588aSDmitry Fleytman uint32_t next_ready_ptr = 247881d588aSDmitry Fleytman mgr->consumed_ptr++ & mgr->txr_len_mask; 248881d588aSDmitry Fleytman uint32_t next_ready_page = 249881d588aSDmitry Fleytman next_ready_ptr / PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE; 250881d588aSDmitry Fleytman uint32_t inpage_idx = 251881d588aSDmitry Fleytman next_ready_ptr % PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE; 252881d588aSDmitry Fleytman 253881d588aSDmitry Fleytman return mgr->req_ring_pages_pa[next_ready_page] + 254881d588aSDmitry Fleytman inpage_idx * sizeof(PVSCSIRingReqDesc); 255881d588aSDmitry Fleytman } else { 256881d588aSDmitry Fleytman return 0; 257881d588aSDmitry Fleytman } 258881d588aSDmitry Fleytman } 259881d588aSDmitry Fleytman 260881d588aSDmitry Fleytman static void 261881d588aSDmitry Fleytman pvscsi_ring_flush_req(PVSCSIRingInfo *mgr) 262881d588aSDmitry Fleytman { 2630dc40f28SPaolo Bonzini RS_SET_FIELD(mgr, reqConsIdx, mgr->consumed_ptr); 264881d588aSDmitry Fleytman } 265881d588aSDmitry Fleytman 266881d588aSDmitry Fleytman static hwaddr 267881d588aSDmitry Fleytman pvscsi_ring_pop_cmp_descr(PVSCSIRingInfo *mgr) 268881d588aSDmitry Fleytman { 269881d588aSDmitry Fleytman /* 270881d588aSDmitry Fleytman * According to Linux driver code it explicitly verifies that number 271881d588aSDmitry Fleytman * of requests being processed by device is less then the size of 272881d588aSDmitry Fleytman * completion queue, so device may omit completion queue overflow 273881d588aSDmitry Fleytman * conditions check. We assume that this is true for other (Windows) 274881d588aSDmitry Fleytman * drivers as well. 275881d588aSDmitry Fleytman */ 276881d588aSDmitry Fleytman 277881d588aSDmitry Fleytman uint32_t free_cmp_ptr = 278881d588aSDmitry Fleytman mgr->filled_cmp_ptr++ & mgr->rxr_len_mask; 279881d588aSDmitry Fleytman uint32_t free_cmp_page = 280881d588aSDmitry Fleytman free_cmp_ptr / PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE; 281881d588aSDmitry Fleytman uint32_t inpage_idx = 282881d588aSDmitry Fleytman free_cmp_ptr % PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE; 283881d588aSDmitry Fleytman return mgr->cmp_ring_pages_pa[free_cmp_page] + 284881d588aSDmitry Fleytman inpage_idx * sizeof(PVSCSIRingCmpDesc); 285881d588aSDmitry Fleytman } 286881d588aSDmitry Fleytman 287881d588aSDmitry Fleytman static hwaddr 288881d588aSDmitry Fleytman pvscsi_ring_pop_msg_descr(PVSCSIRingInfo *mgr) 289881d588aSDmitry Fleytman { 290881d588aSDmitry Fleytman uint32_t free_msg_ptr = 291881d588aSDmitry Fleytman mgr->filled_msg_ptr++ & mgr->msg_len_mask; 292881d588aSDmitry Fleytman uint32_t free_msg_page = 293881d588aSDmitry Fleytman free_msg_ptr / PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE; 294881d588aSDmitry Fleytman uint32_t inpage_idx = 295881d588aSDmitry Fleytman free_msg_ptr % PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE; 296881d588aSDmitry Fleytman return mgr->msg_ring_pages_pa[free_msg_page] + 297881d588aSDmitry Fleytman inpage_idx * sizeof(PVSCSIRingMsgDesc); 298881d588aSDmitry Fleytman } 299881d588aSDmitry Fleytman 300881d588aSDmitry Fleytman static void 301881d588aSDmitry Fleytman pvscsi_ring_flush_cmp(PVSCSIRingInfo *mgr) 302881d588aSDmitry Fleytman { 303881d588aSDmitry Fleytman /* Flush descriptor changes */ 304881d588aSDmitry Fleytman smp_wmb(); 305881d588aSDmitry Fleytman 306881d588aSDmitry Fleytman trace_pvscsi_ring_flush_cmp(mgr->filled_cmp_ptr); 307881d588aSDmitry Fleytman 3080dc40f28SPaolo Bonzini RS_SET_FIELD(mgr, cmpProdIdx, mgr->filled_cmp_ptr); 309881d588aSDmitry Fleytman } 310881d588aSDmitry Fleytman 311881d588aSDmitry Fleytman static bool 312881d588aSDmitry Fleytman pvscsi_ring_msg_has_room(PVSCSIRingInfo *mgr) 313881d588aSDmitry Fleytman { 3140dc40f28SPaolo Bonzini uint32_t prodIdx = RS_GET_FIELD(mgr, msgProdIdx); 3150dc40f28SPaolo Bonzini uint32_t consIdx = RS_GET_FIELD(mgr, msgConsIdx); 316881d588aSDmitry Fleytman 317881d588aSDmitry Fleytman return (prodIdx - consIdx) < (mgr->msg_len_mask + 1); 318881d588aSDmitry Fleytman } 319881d588aSDmitry Fleytman 320881d588aSDmitry Fleytman static void 321881d588aSDmitry Fleytman pvscsi_ring_flush_msg(PVSCSIRingInfo *mgr) 322881d588aSDmitry Fleytman { 323881d588aSDmitry Fleytman /* Flush descriptor changes */ 324881d588aSDmitry Fleytman smp_wmb(); 325881d588aSDmitry Fleytman 326881d588aSDmitry Fleytman trace_pvscsi_ring_flush_msg(mgr->filled_msg_ptr); 327881d588aSDmitry Fleytman 3280dc40f28SPaolo Bonzini RS_SET_FIELD(mgr, msgProdIdx, mgr->filled_msg_ptr); 329881d588aSDmitry Fleytman } 330881d588aSDmitry Fleytman 331881d588aSDmitry Fleytman static void 332881d588aSDmitry Fleytman pvscsi_reset_state(PVSCSIState *s) 333881d588aSDmitry Fleytman { 334881d588aSDmitry Fleytman s->curr_cmd = PVSCSI_CMD_FIRST; 335881d588aSDmitry Fleytman s->curr_cmd_data_cntr = 0; 336881d588aSDmitry Fleytman s->reg_command_status = PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 337881d588aSDmitry Fleytman s->reg_interrupt_status = 0; 338881d588aSDmitry Fleytman pvscsi_ring_cleanup(&s->rings); 339881d588aSDmitry Fleytman s->rings_info_valid = FALSE; 340881d588aSDmitry Fleytman s->msg_ring_info_valid = FALSE; 341881d588aSDmitry Fleytman QTAILQ_INIT(&s->pending_queue); 342881d588aSDmitry Fleytman QTAILQ_INIT(&s->completion_queue); 343881d588aSDmitry Fleytman } 344881d588aSDmitry Fleytman 345881d588aSDmitry Fleytman static void 346881d588aSDmitry Fleytman pvscsi_update_irq_status(PVSCSIState *s) 347881d588aSDmitry Fleytman { 348881d588aSDmitry Fleytman PCIDevice *d = PCI_DEVICE(s); 349881d588aSDmitry Fleytman bool should_raise = s->reg_interrupt_enabled & s->reg_interrupt_status; 350881d588aSDmitry Fleytman 351881d588aSDmitry Fleytman trace_pvscsi_update_irq_level(should_raise, s->reg_interrupt_enabled, 352881d588aSDmitry Fleytman s->reg_interrupt_status); 353881d588aSDmitry Fleytman 354881d588aSDmitry Fleytman if (s->msi_used && msi_enabled(d)) { 355881d588aSDmitry Fleytman if (should_raise) { 356881d588aSDmitry Fleytman trace_pvscsi_update_irq_msi(); 357881d588aSDmitry Fleytman msi_notify(d, PVSCSI_VECTOR_COMPLETION); 358881d588aSDmitry Fleytman } 359881d588aSDmitry Fleytman return; 360881d588aSDmitry Fleytman } 361881d588aSDmitry Fleytman 3629e64f8a3SMarcel Apfelbaum pci_set_irq(d, !!should_raise); 363881d588aSDmitry Fleytman } 364881d588aSDmitry Fleytman 365881d588aSDmitry Fleytman static void 366881d588aSDmitry Fleytman pvscsi_raise_completion_interrupt(PVSCSIState *s) 367881d588aSDmitry Fleytman { 368881d588aSDmitry Fleytman s->reg_interrupt_status |= PVSCSI_INTR_CMPL_0; 369881d588aSDmitry Fleytman 370881d588aSDmitry Fleytman /* Memory barrier to flush interrupt status register changes*/ 371881d588aSDmitry Fleytman smp_wmb(); 372881d588aSDmitry Fleytman 373881d588aSDmitry Fleytman pvscsi_update_irq_status(s); 374881d588aSDmitry Fleytman } 375881d588aSDmitry Fleytman 376881d588aSDmitry Fleytman static void 377881d588aSDmitry Fleytman pvscsi_raise_message_interrupt(PVSCSIState *s) 378881d588aSDmitry Fleytman { 379881d588aSDmitry Fleytman s->reg_interrupt_status |= PVSCSI_INTR_MSG_0; 380881d588aSDmitry Fleytman 381881d588aSDmitry Fleytman /* Memory barrier to flush interrupt status register changes*/ 382881d588aSDmitry Fleytman smp_wmb(); 383881d588aSDmitry Fleytman 384881d588aSDmitry Fleytman pvscsi_update_irq_status(s); 385881d588aSDmitry Fleytman } 386881d588aSDmitry Fleytman 387881d588aSDmitry Fleytman static void 388881d588aSDmitry Fleytman pvscsi_cmp_ring_put(PVSCSIState *s, struct PVSCSIRingCmpDesc *cmp_desc) 389881d588aSDmitry Fleytman { 390881d588aSDmitry Fleytman hwaddr cmp_descr_pa; 391881d588aSDmitry Fleytman 392881d588aSDmitry Fleytman cmp_descr_pa = pvscsi_ring_pop_cmp_descr(&s->rings); 393881d588aSDmitry Fleytman trace_pvscsi_cmp_ring_put(cmp_descr_pa); 394881d588aSDmitry Fleytman cpu_physical_memory_write(cmp_descr_pa, (void *)cmp_desc, 395881d588aSDmitry Fleytman sizeof(*cmp_desc)); 396881d588aSDmitry Fleytman } 397881d588aSDmitry Fleytman 398881d588aSDmitry Fleytman static void 399881d588aSDmitry Fleytman pvscsi_msg_ring_put(PVSCSIState *s, struct PVSCSIRingMsgDesc *msg_desc) 400881d588aSDmitry Fleytman { 401881d588aSDmitry Fleytman hwaddr msg_descr_pa; 402881d588aSDmitry Fleytman 403881d588aSDmitry Fleytman msg_descr_pa = pvscsi_ring_pop_msg_descr(&s->rings); 404881d588aSDmitry Fleytman trace_pvscsi_msg_ring_put(msg_descr_pa); 405881d588aSDmitry Fleytman cpu_physical_memory_write(msg_descr_pa, (void *)msg_desc, 406881d588aSDmitry Fleytman sizeof(*msg_desc)); 407881d588aSDmitry Fleytman } 408881d588aSDmitry Fleytman 409881d588aSDmitry Fleytman static void 410881d588aSDmitry Fleytman pvscsi_process_completion_queue(void *opaque) 411881d588aSDmitry Fleytman { 412881d588aSDmitry Fleytman PVSCSIState *s = opaque; 413881d588aSDmitry Fleytman PVSCSIRequest *pvscsi_req; 414881d588aSDmitry Fleytman bool has_completed = false; 415881d588aSDmitry Fleytman 416881d588aSDmitry Fleytman while (!QTAILQ_EMPTY(&s->completion_queue)) { 417881d588aSDmitry Fleytman pvscsi_req = QTAILQ_FIRST(&s->completion_queue); 418881d588aSDmitry Fleytman QTAILQ_REMOVE(&s->completion_queue, pvscsi_req, next); 419881d588aSDmitry Fleytman pvscsi_cmp_ring_put(s, &pvscsi_req->cmp); 420881d588aSDmitry Fleytman g_free(pvscsi_req); 421dcb07809SStefan Weil has_completed = true; 422881d588aSDmitry Fleytman } 423881d588aSDmitry Fleytman 424881d588aSDmitry Fleytman if (has_completed) { 425881d588aSDmitry Fleytman pvscsi_ring_flush_cmp(&s->rings); 426881d588aSDmitry Fleytman pvscsi_raise_completion_interrupt(s); 427881d588aSDmitry Fleytman } 428881d588aSDmitry Fleytman } 429881d588aSDmitry Fleytman 430881d588aSDmitry Fleytman static void 431881d588aSDmitry Fleytman pvscsi_reset_adapter(PVSCSIState *s) 432881d588aSDmitry Fleytman { 433881d588aSDmitry Fleytman s->resetting++; 434881d588aSDmitry Fleytman qbus_reset_all_fn(&s->bus); 435881d588aSDmitry Fleytman s->resetting--; 436881d588aSDmitry Fleytman pvscsi_process_completion_queue(s); 437881d588aSDmitry Fleytman assert(QTAILQ_EMPTY(&s->pending_queue)); 438881d588aSDmitry Fleytman pvscsi_reset_state(s); 439881d588aSDmitry Fleytman } 440881d588aSDmitry Fleytman 441881d588aSDmitry Fleytman static void 442881d588aSDmitry Fleytman pvscsi_schedule_completion_processing(PVSCSIState *s) 443881d588aSDmitry Fleytman { 444881d588aSDmitry Fleytman /* Try putting more complete requests on the ring. */ 445881d588aSDmitry Fleytman if (!QTAILQ_EMPTY(&s->completion_queue)) { 446881d588aSDmitry Fleytman qemu_bh_schedule(s->completion_worker); 447881d588aSDmitry Fleytman } 448881d588aSDmitry Fleytman } 449881d588aSDmitry Fleytman 450881d588aSDmitry Fleytman static void 451881d588aSDmitry Fleytman pvscsi_complete_request(PVSCSIState *s, PVSCSIRequest *r) 452881d588aSDmitry Fleytman { 453881d588aSDmitry Fleytman assert(!r->completed); 454881d588aSDmitry Fleytman 455881d588aSDmitry Fleytman trace_pvscsi_complete_request(r->cmp.context, r->cmp.dataLen, 456881d588aSDmitry Fleytman r->sense_key); 457881d588aSDmitry Fleytman if (r->sreq != NULL) { 458881d588aSDmitry Fleytman scsi_req_unref(r->sreq); 459881d588aSDmitry Fleytman r->sreq = NULL; 460881d588aSDmitry Fleytman } 461881d588aSDmitry Fleytman r->completed = 1; 462881d588aSDmitry Fleytman QTAILQ_REMOVE(&s->pending_queue, r, next); 463881d588aSDmitry Fleytman QTAILQ_INSERT_TAIL(&s->completion_queue, r, next); 464881d588aSDmitry Fleytman pvscsi_schedule_completion_processing(s); 465881d588aSDmitry Fleytman } 466881d588aSDmitry Fleytman 467881d588aSDmitry Fleytman static QEMUSGList *pvscsi_get_sg_list(SCSIRequest *r) 468881d588aSDmitry Fleytman { 469881d588aSDmitry Fleytman PVSCSIRequest *req = r->hba_private; 470881d588aSDmitry Fleytman 471881d588aSDmitry Fleytman trace_pvscsi_get_sg_list(req->sgl.nsg, req->sgl.size); 472881d588aSDmitry Fleytman 473881d588aSDmitry Fleytman return &req->sgl; 474881d588aSDmitry Fleytman } 475881d588aSDmitry Fleytman 476881d588aSDmitry Fleytman static void 477881d588aSDmitry Fleytman pvscsi_get_next_sg_elem(PVSCSISGState *sg) 478881d588aSDmitry Fleytman { 479881d588aSDmitry Fleytman struct PVSCSISGElement elem; 480881d588aSDmitry Fleytman 481881d588aSDmitry Fleytman cpu_physical_memory_read(sg->elemAddr, (void *)&elem, sizeof(elem)); 482881d588aSDmitry Fleytman if ((elem.flags & ~PVSCSI_KNOWN_FLAGS) != 0) { 483881d588aSDmitry Fleytman /* 484881d588aSDmitry Fleytman * There is PVSCSI_SGE_FLAG_CHAIN_ELEMENT flag described in 485881d588aSDmitry Fleytman * header file but its value is unknown. This flag requires 486881d588aSDmitry Fleytman * additional processing, so we put warning here to catch it 487881d588aSDmitry Fleytman * some day and make proper implementation 488881d588aSDmitry Fleytman */ 489881d588aSDmitry Fleytman trace_pvscsi_get_next_sg_elem(elem.flags); 490881d588aSDmitry Fleytman } 491881d588aSDmitry Fleytman 492881d588aSDmitry Fleytman sg->elemAddr += sizeof(elem); 493881d588aSDmitry Fleytman sg->dataAddr = elem.addr; 494881d588aSDmitry Fleytman sg->resid = elem.length; 495881d588aSDmitry Fleytman } 496881d588aSDmitry Fleytman 497881d588aSDmitry Fleytman static void 498881d588aSDmitry Fleytman pvscsi_write_sense(PVSCSIRequest *r, uint8_t *sense, int len) 499881d588aSDmitry Fleytman { 500881d588aSDmitry Fleytman r->cmp.senseLen = MIN(r->req.senseLen, len); 501881d588aSDmitry Fleytman r->sense_key = sense[(sense[0] & 2) ? 1 : 2]; 502881d588aSDmitry Fleytman cpu_physical_memory_write(r->req.senseAddr, sense, r->cmp.senseLen); 503881d588aSDmitry Fleytman } 504881d588aSDmitry Fleytman 505881d588aSDmitry Fleytman static void 506881d588aSDmitry Fleytman pvscsi_command_complete(SCSIRequest *req, uint32_t status, size_t resid) 507881d588aSDmitry Fleytman { 508881d588aSDmitry Fleytman PVSCSIRequest *pvscsi_req = req->hba_private; 509b0f49d13SPrasad Joshi PVSCSIState *s; 510881d588aSDmitry Fleytman 511881d588aSDmitry Fleytman if (!pvscsi_req) { 512881d588aSDmitry Fleytman trace_pvscsi_command_complete_not_found(req->tag); 513881d588aSDmitry Fleytman return; 514881d588aSDmitry Fleytman } 515b0f49d13SPrasad Joshi s = pvscsi_req->dev; 516881d588aSDmitry Fleytman 517881d588aSDmitry Fleytman if (resid) { 518881d588aSDmitry Fleytman /* Short transfer. */ 519881d588aSDmitry Fleytman trace_pvscsi_command_complete_data_run(); 520881d588aSDmitry Fleytman pvscsi_req->cmp.hostStatus = BTSTAT_DATARUN; 521881d588aSDmitry Fleytman } 522881d588aSDmitry Fleytman 523881d588aSDmitry Fleytman pvscsi_req->cmp.scsiStatus = status; 524881d588aSDmitry Fleytman if (pvscsi_req->cmp.scsiStatus == CHECK_CONDITION) { 525881d588aSDmitry Fleytman uint8_t sense[SCSI_SENSE_BUF_SIZE]; 526881d588aSDmitry Fleytman int sense_len = 527881d588aSDmitry Fleytman scsi_req_get_sense(pvscsi_req->sreq, sense, sizeof(sense)); 528881d588aSDmitry Fleytman 529881d588aSDmitry Fleytman trace_pvscsi_command_complete_sense_len(sense_len); 530881d588aSDmitry Fleytman pvscsi_write_sense(pvscsi_req, sense, sense_len); 531881d588aSDmitry Fleytman } 532881d588aSDmitry Fleytman qemu_sglist_destroy(&pvscsi_req->sgl); 533881d588aSDmitry Fleytman pvscsi_complete_request(s, pvscsi_req); 534881d588aSDmitry Fleytman } 535881d588aSDmitry Fleytman 536881d588aSDmitry Fleytman static void 537881d588aSDmitry Fleytman pvscsi_send_msg(PVSCSIState *s, SCSIDevice *dev, uint32_t msg_type) 538881d588aSDmitry Fleytman { 539881d588aSDmitry Fleytman if (s->msg_ring_info_valid && pvscsi_ring_msg_has_room(&s->rings)) { 540881d588aSDmitry Fleytman PVSCSIMsgDescDevStatusChanged msg = {0}; 541881d588aSDmitry Fleytman 542881d588aSDmitry Fleytman msg.type = msg_type; 543881d588aSDmitry Fleytman msg.bus = dev->channel; 544881d588aSDmitry Fleytman msg.target = dev->id; 545881d588aSDmitry Fleytman msg.lun[1] = dev->lun; 546881d588aSDmitry Fleytman 547881d588aSDmitry Fleytman pvscsi_msg_ring_put(s, (PVSCSIRingMsgDesc *)&msg); 548881d588aSDmitry Fleytman pvscsi_ring_flush_msg(&s->rings); 549881d588aSDmitry Fleytman pvscsi_raise_message_interrupt(s); 550881d588aSDmitry Fleytman } 551881d588aSDmitry Fleytman } 552881d588aSDmitry Fleytman 553881d588aSDmitry Fleytman static void 55491c8daadSIgor Mammedov pvscsi_hotplug(HotplugHandler *hotplug_dev, DeviceState *dev, Error **errp) 555881d588aSDmitry Fleytman { 55691c8daadSIgor Mammedov PVSCSIState *s = PVSCSI(hotplug_dev); 55791c8daadSIgor Mammedov 55891c8daadSIgor Mammedov pvscsi_send_msg(s, SCSI_DEVICE(dev), PVSCSI_MSG_DEV_ADDED); 559881d588aSDmitry Fleytman } 560881d588aSDmitry Fleytman 561881d588aSDmitry Fleytman static void 56291c8daadSIgor Mammedov pvscsi_hot_unplug(HotplugHandler *hotplug_dev, DeviceState *dev, Error **errp) 563881d588aSDmitry Fleytman { 56491c8daadSIgor Mammedov PVSCSIState *s = PVSCSI(hotplug_dev); 56591c8daadSIgor Mammedov 56691c8daadSIgor Mammedov pvscsi_send_msg(s, SCSI_DEVICE(dev), PVSCSI_MSG_DEV_REMOVED); 56791c8daadSIgor Mammedov qdev_simple_device_unplug_cb(hotplug_dev, dev, errp); 568881d588aSDmitry Fleytman } 569881d588aSDmitry Fleytman 570881d588aSDmitry Fleytman static void 571881d588aSDmitry Fleytman pvscsi_request_cancelled(SCSIRequest *req) 572881d588aSDmitry Fleytman { 573881d588aSDmitry Fleytman PVSCSIRequest *pvscsi_req = req->hba_private; 574881d588aSDmitry Fleytman PVSCSIState *s = pvscsi_req->dev; 575881d588aSDmitry Fleytman 576881d588aSDmitry Fleytman if (pvscsi_req->completed) { 577881d588aSDmitry Fleytman return; 578881d588aSDmitry Fleytman } 579881d588aSDmitry Fleytman 580881d588aSDmitry Fleytman if (pvscsi_req->dev->resetting) { 581881d588aSDmitry Fleytman pvscsi_req->cmp.hostStatus = BTSTAT_BUSRESET; 582881d588aSDmitry Fleytman } else { 583881d588aSDmitry Fleytman pvscsi_req->cmp.hostStatus = BTSTAT_ABORTQUEUE; 584881d588aSDmitry Fleytman } 585881d588aSDmitry Fleytman 586881d588aSDmitry Fleytman pvscsi_complete_request(s, pvscsi_req); 587881d588aSDmitry Fleytman } 588881d588aSDmitry Fleytman 589881d588aSDmitry Fleytman static SCSIDevice* 590881d588aSDmitry Fleytman pvscsi_device_find(PVSCSIState *s, int channel, int target, 591881d588aSDmitry Fleytman uint8_t *requested_lun, uint8_t *target_lun) 592881d588aSDmitry Fleytman { 593881d588aSDmitry Fleytman if (requested_lun[0] || requested_lun[2] || requested_lun[3] || 594881d588aSDmitry Fleytman requested_lun[4] || requested_lun[5] || requested_lun[6] || 595881d588aSDmitry Fleytman requested_lun[7] || (target > PVSCSI_MAX_DEVS)) { 596881d588aSDmitry Fleytman return NULL; 597881d588aSDmitry Fleytman } else { 598881d588aSDmitry Fleytman *target_lun = requested_lun[1]; 599881d588aSDmitry Fleytman return scsi_device_find(&s->bus, channel, target, *target_lun); 600881d588aSDmitry Fleytman } 601881d588aSDmitry Fleytman } 602881d588aSDmitry Fleytman 603881d588aSDmitry Fleytman static PVSCSIRequest * 604881d588aSDmitry Fleytman pvscsi_queue_pending_descriptor(PVSCSIState *s, SCSIDevice **d, 605881d588aSDmitry Fleytman struct PVSCSIRingReqDesc *descr) 606881d588aSDmitry Fleytman { 607881d588aSDmitry Fleytman PVSCSIRequest *pvscsi_req; 608881d588aSDmitry Fleytman uint8_t lun; 609881d588aSDmitry Fleytman 610881d588aSDmitry Fleytman pvscsi_req = g_malloc0(sizeof(*pvscsi_req)); 611881d588aSDmitry Fleytman pvscsi_req->dev = s; 612881d588aSDmitry Fleytman pvscsi_req->req = *descr; 613881d588aSDmitry Fleytman pvscsi_req->cmp.context = pvscsi_req->req.context; 614881d588aSDmitry Fleytman QTAILQ_INSERT_TAIL(&s->pending_queue, pvscsi_req, next); 615881d588aSDmitry Fleytman 616881d588aSDmitry Fleytman *d = pvscsi_device_find(s, descr->bus, descr->target, descr->lun, &lun); 617881d588aSDmitry Fleytman if (*d) { 618881d588aSDmitry Fleytman pvscsi_req->lun = lun; 619881d588aSDmitry Fleytman } 620881d588aSDmitry Fleytman 621881d588aSDmitry Fleytman return pvscsi_req; 622881d588aSDmitry Fleytman } 623881d588aSDmitry Fleytman 624881d588aSDmitry Fleytman static void 625881d588aSDmitry Fleytman pvscsi_convert_sglist(PVSCSIRequest *r) 626881d588aSDmitry Fleytman { 627881d588aSDmitry Fleytman int chunk_size; 628881d588aSDmitry Fleytman uint64_t data_length = r->req.dataLen; 629881d588aSDmitry Fleytman PVSCSISGState sg = r->sg; 630881d588aSDmitry Fleytman while (data_length) { 631881d588aSDmitry Fleytman while (!sg.resid) { 632881d588aSDmitry Fleytman pvscsi_get_next_sg_elem(&sg); 633881d588aSDmitry Fleytman trace_pvscsi_convert_sglist(r->req.context, r->sg.dataAddr, 634881d588aSDmitry Fleytman r->sg.resid); 635881d588aSDmitry Fleytman } 636881d588aSDmitry Fleytman assert(data_length > 0); 637881d588aSDmitry Fleytman chunk_size = MIN((unsigned) data_length, sg.resid); 638881d588aSDmitry Fleytman if (chunk_size) { 639881d588aSDmitry Fleytman qemu_sglist_add(&r->sgl, sg.dataAddr, chunk_size); 640881d588aSDmitry Fleytman } 641881d588aSDmitry Fleytman 642881d588aSDmitry Fleytman sg.dataAddr += chunk_size; 643881d588aSDmitry Fleytman data_length -= chunk_size; 644881d588aSDmitry Fleytman sg.resid -= chunk_size; 645881d588aSDmitry Fleytman } 646881d588aSDmitry Fleytman } 647881d588aSDmitry Fleytman 648881d588aSDmitry Fleytman static void 649881d588aSDmitry Fleytman pvscsi_build_sglist(PVSCSIState *s, PVSCSIRequest *r) 650881d588aSDmitry Fleytman { 651881d588aSDmitry Fleytman PCIDevice *d = PCI_DEVICE(s); 652881d588aSDmitry Fleytman 653df32fd1cSPaolo Bonzini pci_dma_sglist_init(&r->sgl, d, 1); 654881d588aSDmitry Fleytman if (r->req.flags & PVSCSI_FLAG_CMD_WITH_SG_LIST) { 655881d588aSDmitry Fleytman pvscsi_convert_sglist(r); 656881d588aSDmitry Fleytman } else { 657881d588aSDmitry Fleytman qemu_sglist_add(&r->sgl, r->req.dataAddr, r->req.dataLen); 658881d588aSDmitry Fleytman } 659881d588aSDmitry Fleytman } 660881d588aSDmitry Fleytman 661881d588aSDmitry Fleytman static void 662881d588aSDmitry Fleytman pvscsi_process_request_descriptor(PVSCSIState *s, 663881d588aSDmitry Fleytman struct PVSCSIRingReqDesc *descr) 664881d588aSDmitry Fleytman { 665881d588aSDmitry Fleytman SCSIDevice *d; 666881d588aSDmitry Fleytman PVSCSIRequest *r = pvscsi_queue_pending_descriptor(s, &d, descr); 667881d588aSDmitry Fleytman int64_t n; 668881d588aSDmitry Fleytman 669881d588aSDmitry Fleytman trace_pvscsi_process_req_descr(descr->cdb[0], descr->context); 670881d588aSDmitry Fleytman 671881d588aSDmitry Fleytman if (!d) { 672881d588aSDmitry Fleytman r->cmp.hostStatus = BTSTAT_SELTIMEO; 673881d588aSDmitry Fleytman trace_pvscsi_process_req_descr_unknown_device(); 674881d588aSDmitry Fleytman pvscsi_complete_request(s, r); 675881d588aSDmitry Fleytman return; 676881d588aSDmitry Fleytman } 677881d588aSDmitry Fleytman 678881d588aSDmitry Fleytman if (descr->flags & PVSCSI_FLAG_CMD_WITH_SG_LIST) { 679881d588aSDmitry Fleytman r->sg.elemAddr = descr->dataAddr; 680881d588aSDmitry Fleytman } 681881d588aSDmitry Fleytman 682881d588aSDmitry Fleytman r->sreq = scsi_req_new(d, descr->context, r->lun, descr->cdb, r); 683881d588aSDmitry Fleytman if (r->sreq->cmd.mode == SCSI_XFER_FROM_DEV && 684881d588aSDmitry Fleytman (descr->flags & PVSCSI_FLAG_CMD_DIR_TODEVICE)) { 685881d588aSDmitry Fleytman r->cmp.hostStatus = BTSTAT_BADMSG; 686881d588aSDmitry Fleytman trace_pvscsi_process_req_descr_invalid_dir(); 687881d588aSDmitry Fleytman scsi_req_cancel(r->sreq); 688881d588aSDmitry Fleytman return; 689881d588aSDmitry Fleytman } 690881d588aSDmitry Fleytman if (r->sreq->cmd.mode == SCSI_XFER_TO_DEV && 691881d588aSDmitry Fleytman (descr->flags & PVSCSI_FLAG_CMD_DIR_TOHOST)) { 692881d588aSDmitry Fleytman r->cmp.hostStatus = BTSTAT_BADMSG; 693881d588aSDmitry Fleytman trace_pvscsi_process_req_descr_invalid_dir(); 694881d588aSDmitry Fleytman scsi_req_cancel(r->sreq); 695881d588aSDmitry Fleytman return; 696881d588aSDmitry Fleytman } 697881d588aSDmitry Fleytman 698881d588aSDmitry Fleytman pvscsi_build_sglist(s, r); 699881d588aSDmitry Fleytman n = scsi_req_enqueue(r->sreq); 700881d588aSDmitry Fleytman 701881d588aSDmitry Fleytman if (n) { 702881d588aSDmitry Fleytman scsi_req_continue(r->sreq); 703881d588aSDmitry Fleytman } 704881d588aSDmitry Fleytman } 705881d588aSDmitry Fleytman 706881d588aSDmitry Fleytman static void 707881d588aSDmitry Fleytman pvscsi_process_io(PVSCSIState *s) 708881d588aSDmitry Fleytman { 709881d588aSDmitry Fleytman PVSCSIRingReqDesc descr; 710881d588aSDmitry Fleytman hwaddr next_descr_pa; 711881d588aSDmitry Fleytman 712881d588aSDmitry Fleytman assert(s->rings_info_valid); 713881d588aSDmitry Fleytman while ((next_descr_pa = pvscsi_ring_pop_req_descr(&s->rings)) != 0) { 714881d588aSDmitry Fleytman 715881d588aSDmitry Fleytman /* Only read after production index verification */ 716881d588aSDmitry Fleytman smp_rmb(); 717881d588aSDmitry Fleytman 718881d588aSDmitry Fleytman trace_pvscsi_process_io(next_descr_pa); 719881d588aSDmitry Fleytman cpu_physical_memory_read(next_descr_pa, &descr, sizeof(descr)); 720881d588aSDmitry Fleytman pvscsi_process_request_descriptor(s, &descr); 721881d588aSDmitry Fleytman } 722881d588aSDmitry Fleytman 723881d588aSDmitry Fleytman pvscsi_ring_flush_req(&s->rings); 724881d588aSDmitry Fleytman } 725881d588aSDmitry Fleytman 726881d588aSDmitry Fleytman static void 727881d588aSDmitry Fleytman pvscsi_dbg_dump_tx_rings_config(PVSCSICmdDescSetupRings *rc) 728881d588aSDmitry Fleytman { 729881d588aSDmitry Fleytman int i; 730881d588aSDmitry Fleytman trace_pvscsi_tx_rings_ppn("Rings State", rc->ringsStatePPN); 731881d588aSDmitry Fleytman 732881d588aSDmitry Fleytman trace_pvscsi_tx_rings_num_pages("Request Ring", rc->reqRingNumPages); 733881d588aSDmitry Fleytman for (i = 0; i < rc->reqRingNumPages; i++) { 734881d588aSDmitry Fleytman trace_pvscsi_tx_rings_ppn("Request Ring", rc->reqRingPPNs[i]); 735881d588aSDmitry Fleytman } 736881d588aSDmitry Fleytman 737881d588aSDmitry Fleytman trace_pvscsi_tx_rings_num_pages("Confirm Ring", rc->cmpRingNumPages); 738881d588aSDmitry Fleytman for (i = 0; i < rc->cmpRingNumPages; i++) { 739881d588aSDmitry Fleytman trace_pvscsi_tx_rings_ppn("Confirm Ring", rc->reqRingPPNs[i]); 740881d588aSDmitry Fleytman } 741881d588aSDmitry Fleytman } 742881d588aSDmitry Fleytman 743881d588aSDmitry Fleytman static uint64_t 744881d588aSDmitry Fleytman pvscsi_on_cmd_config(PVSCSIState *s) 745881d588aSDmitry Fleytman { 746881d588aSDmitry Fleytman trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_CONFIG"); 747881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 748881d588aSDmitry Fleytman } 749881d588aSDmitry Fleytman 750881d588aSDmitry Fleytman static uint64_t 751881d588aSDmitry Fleytman pvscsi_on_cmd_unplug(PVSCSIState *s) 752881d588aSDmitry Fleytman { 753881d588aSDmitry Fleytman trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_DEVICE_UNPLUG"); 754881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 755881d588aSDmitry Fleytman } 756881d588aSDmitry Fleytman 757881d588aSDmitry Fleytman static uint64_t 758881d588aSDmitry Fleytman pvscsi_on_issue_scsi(PVSCSIState *s) 759881d588aSDmitry Fleytman { 760881d588aSDmitry Fleytman trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_ISSUE_SCSI"); 761881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 762881d588aSDmitry Fleytman } 763881d588aSDmitry Fleytman 764881d588aSDmitry Fleytman static uint64_t 765881d588aSDmitry Fleytman pvscsi_on_cmd_setup_rings(PVSCSIState *s) 766881d588aSDmitry Fleytman { 767881d588aSDmitry Fleytman PVSCSICmdDescSetupRings *rc = 768881d588aSDmitry Fleytman (PVSCSICmdDescSetupRings *) s->curr_cmd_data; 769881d588aSDmitry Fleytman 770881d588aSDmitry Fleytman trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_SETUP_RINGS"); 771881d588aSDmitry Fleytman 772881d588aSDmitry Fleytman pvscsi_dbg_dump_tx_rings_config(rc); 773881d588aSDmitry Fleytman pvscsi_ring_init_data(&s->rings, rc); 774881d588aSDmitry Fleytman s->rings_info_valid = TRUE; 775881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 776881d588aSDmitry Fleytman } 777881d588aSDmitry Fleytman 778881d588aSDmitry Fleytman static uint64_t 779881d588aSDmitry Fleytman pvscsi_on_cmd_abort(PVSCSIState *s) 780881d588aSDmitry Fleytman { 781881d588aSDmitry Fleytman PVSCSICmdDescAbortCmd *cmd = (PVSCSICmdDescAbortCmd *) s->curr_cmd_data; 782881d588aSDmitry Fleytman PVSCSIRequest *r, *next; 783881d588aSDmitry Fleytman 784881d588aSDmitry Fleytman trace_pvscsi_on_cmd_abort(cmd->context, cmd->target); 785881d588aSDmitry Fleytman 786881d588aSDmitry Fleytman QTAILQ_FOREACH_SAFE(r, &s->pending_queue, next, next) { 787881d588aSDmitry Fleytman if (r->req.context == cmd->context) { 788881d588aSDmitry Fleytman break; 789881d588aSDmitry Fleytman } 790881d588aSDmitry Fleytman } 791881d588aSDmitry Fleytman if (r) { 792881d588aSDmitry Fleytman assert(!r->completed); 793881d588aSDmitry Fleytman r->cmp.hostStatus = BTSTAT_ABORTQUEUE; 794881d588aSDmitry Fleytman scsi_req_cancel(r->sreq); 795881d588aSDmitry Fleytman } 796881d588aSDmitry Fleytman 797881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 798881d588aSDmitry Fleytman } 799881d588aSDmitry Fleytman 800881d588aSDmitry Fleytman static uint64_t 801881d588aSDmitry Fleytman pvscsi_on_cmd_unknown(PVSCSIState *s) 802881d588aSDmitry Fleytman { 803881d588aSDmitry Fleytman trace_pvscsi_on_cmd_unknown_data(s->curr_cmd_data[0]); 804881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 805881d588aSDmitry Fleytman } 806881d588aSDmitry Fleytman 807881d588aSDmitry Fleytman static uint64_t 808881d588aSDmitry Fleytman pvscsi_on_cmd_reset_device(PVSCSIState *s) 809881d588aSDmitry Fleytman { 810881d588aSDmitry Fleytman uint8_t target_lun = 0; 811881d588aSDmitry Fleytman struct PVSCSICmdDescResetDevice *cmd = 812881d588aSDmitry Fleytman (struct PVSCSICmdDescResetDevice *) s->curr_cmd_data; 813881d588aSDmitry Fleytman SCSIDevice *sdev; 814881d588aSDmitry Fleytman 815881d588aSDmitry Fleytman sdev = pvscsi_device_find(s, 0, cmd->target, cmd->lun, &target_lun); 816881d588aSDmitry Fleytman 817881d588aSDmitry Fleytman trace_pvscsi_on_cmd_reset_dev(cmd->target, (int) target_lun, sdev); 818881d588aSDmitry Fleytman 819881d588aSDmitry Fleytman if (sdev != NULL) { 820881d588aSDmitry Fleytman s->resetting++; 821881d588aSDmitry Fleytman device_reset(&sdev->qdev); 822881d588aSDmitry Fleytman s->resetting--; 823881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 824881d588aSDmitry Fleytman } 825881d588aSDmitry Fleytman 826881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 827881d588aSDmitry Fleytman } 828881d588aSDmitry Fleytman 829881d588aSDmitry Fleytman static uint64_t 830881d588aSDmitry Fleytman pvscsi_on_cmd_reset_bus(PVSCSIState *s) 831881d588aSDmitry Fleytman { 832881d588aSDmitry Fleytman trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_RESET_BUS"); 833881d588aSDmitry Fleytman 834881d588aSDmitry Fleytman s->resetting++; 835881d588aSDmitry Fleytman qbus_reset_all_fn(&s->bus); 836881d588aSDmitry Fleytman s->resetting--; 837881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 838881d588aSDmitry Fleytman } 839881d588aSDmitry Fleytman 840881d588aSDmitry Fleytman static uint64_t 841881d588aSDmitry Fleytman pvscsi_on_cmd_setup_msg_ring(PVSCSIState *s) 842881d588aSDmitry Fleytman { 843881d588aSDmitry Fleytman PVSCSICmdDescSetupMsgRing *rc = 844881d588aSDmitry Fleytman (PVSCSICmdDescSetupMsgRing *) s->curr_cmd_data; 845881d588aSDmitry Fleytman 846881d588aSDmitry Fleytman trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_SETUP_MSG_RING"); 847881d588aSDmitry Fleytman 848881d588aSDmitry Fleytman if (!s->use_msg) { 849881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_FAILED; 850881d588aSDmitry Fleytman } 851881d588aSDmitry Fleytman 852881d588aSDmitry Fleytman if (s->rings_info_valid) { 853881d588aSDmitry Fleytman pvscsi_ring_init_msg(&s->rings, rc); 854881d588aSDmitry Fleytman s->msg_ring_info_valid = TRUE; 855881d588aSDmitry Fleytman } 856881d588aSDmitry Fleytman return sizeof(PVSCSICmdDescSetupMsgRing) / sizeof(uint32_t); 857881d588aSDmitry Fleytman } 858881d588aSDmitry Fleytman 859881d588aSDmitry Fleytman static uint64_t 860881d588aSDmitry Fleytman pvscsi_on_cmd_adapter_reset(PVSCSIState *s) 861881d588aSDmitry Fleytman { 862881d588aSDmitry Fleytman trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_ADAPTER_RESET"); 863881d588aSDmitry Fleytman 864881d588aSDmitry Fleytman pvscsi_reset_adapter(s); 865881d588aSDmitry Fleytman return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; 866881d588aSDmitry Fleytman } 867881d588aSDmitry Fleytman 868881d588aSDmitry Fleytman static const struct { 869881d588aSDmitry Fleytman int data_size; 870881d588aSDmitry Fleytman uint64_t (*handler_fn)(PVSCSIState *s); 871881d588aSDmitry Fleytman } pvscsi_commands[] = { 872881d588aSDmitry Fleytman [PVSCSI_CMD_FIRST] = { 873881d588aSDmitry Fleytman .data_size = 0, 874881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_unknown, 875881d588aSDmitry Fleytman }, 876881d588aSDmitry Fleytman 877881d588aSDmitry Fleytman /* Not implemented, data size defined based on what arrives on windows */ 878881d588aSDmitry Fleytman [PVSCSI_CMD_CONFIG] = { 879881d588aSDmitry Fleytman .data_size = 6 * sizeof(uint32_t), 880881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_config, 881881d588aSDmitry Fleytman }, 882881d588aSDmitry Fleytman 883881d588aSDmitry Fleytman /* Command not implemented, data size is unknown */ 884881d588aSDmitry Fleytman [PVSCSI_CMD_ISSUE_SCSI] = { 885881d588aSDmitry Fleytman .data_size = 0, 886881d588aSDmitry Fleytman .handler_fn = pvscsi_on_issue_scsi, 887881d588aSDmitry Fleytman }, 888881d588aSDmitry Fleytman 889881d588aSDmitry Fleytman /* Command not implemented, data size is unknown */ 890881d588aSDmitry Fleytman [PVSCSI_CMD_DEVICE_UNPLUG] = { 891881d588aSDmitry Fleytman .data_size = 0, 892881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_unplug, 893881d588aSDmitry Fleytman }, 894881d588aSDmitry Fleytman 895881d588aSDmitry Fleytman [PVSCSI_CMD_SETUP_RINGS] = { 896881d588aSDmitry Fleytman .data_size = sizeof(PVSCSICmdDescSetupRings), 897881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_setup_rings, 898881d588aSDmitry Fleytman }, 899881d588aSDmitry Fleytman 900881d588aSDmitry Fleytman [PVSCSI_CMD_RESET_DEVICE] = { 901881d588aSDmitry Fleytman .data_size = sizeof(struct PVSCSICmdDescResetDevice), 902881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_reset_device, 903881d588aSDmitry Fleytman }, 904881d588aSDmitry Fleytman 905881d588aSDmitry Fleytman [PVSCSI_CMD_RESET_BUS] = { 906881d588aSDmitry Fleytman .data_size = 0, 907881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_reset_bus, 908881d588aSDmitry Fleytman }, 909881d588aSDmitry Fleytman 910881d588aSDmitry Fleytman [PVSCSI_CMD_SETUP_MSG_RING] = { 911881d588aSDmitry Fleytman .data_size = sizeof(PVSCSICmdDescSetupMsgRing), 912881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_setup_msg_ring, 913881d588aSDmitry Fleytman }, 914881d588aSDmitry Fleytman 915881d588aSDmitry Fleytman [PVSCSI_CMD_ADAPTER_RESET] = { 916881d588aSDmitry Fleytman .data_size = 0, 917881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_adapter_reset, 918881d588aSDmitry Fleytman }, 919881d588aSDmitry Fleytman 920881d588aSDmitry Fleytman [PVSCSI_CMD_ABORT_CMD] = { 921881d588aSDmitry Fleytman .data_size = sizeof(struct PVSCSICmdDescAbortCmd), 922881d588aSDmitry Fleytman .handler_fn = pvscsi_on_cmd_abort, 923881d588aSDmitry Fleytman }, 924881d588aSDmitry Fleytman }; 925881d588aSDmitry Fleytman 926881d588aSDmitry Fleytman static void 927881d588aSDmitry Fleytman pvscsi_do_command_processing(PVSCSIState *s) 928881d588aSDmitry Fleytman { 929881d588aSDmitry Fleytman size_t bytes_arrived = s->curr_cmd_data_cntr * sizeof(uint32_t); 930881d588aSDmitry Fleytman 931881d588aSDmitry Fleytman assert(s->curr_cmd < PVSCSI_CMD_LAST); 932881d588aSDmitry Fleytman if (bytes_arrived >= pvscsi_commands[s->curr_cmd].data_size) { 933881d588aSDmitry Fleytman s->reg_command_status = pvscsi_commands[s->curr_cmd].handler_fn(s); 934881d588aSDmitry Fleytman s->curr_cmd = PVSCSI_CMD_FIRST; 935881d588aSDmitry Fleytman s->curr_cmd_data_cntr = 0; 936881d588aSDmitry Fleytman } 937881d588aSDmitry Fleytman } 938881d588aSDmitry Fleytman 939881d588aSDmitry Fleytman static void 940881d588aSDmitry Fleytman pvscsi_on_command_data(PVSCSIState *s, uint32_t value) 941881d588aSDmitry Fleytman { 942881d588aSDmitry Fleytman size_t bytes_arrived = s->curr_cmd_data_cntr * sizeof(uint32_t); 943881d588aSDmitry Fleytman 944881d588aSDmitry Fleytman assert(bytes_arrived < sizeof(s->curr_cmd_data)); 945881d588aSDmitry Fleytman s->curr_cmd_data[s->curr_cmd_data_cntr++] = value; 946881d588aSDmitry Fleytman 947881d588aSDmitry Fleytman pvscsi_do_command_processing(s); 948881d588aSDmitry Fleytman } 949881d588aSDmitry Fleytman 950881d588aSDmitry Fleytman static void 951881d588aSDmitry Fleytman pvscsi_on_command(PVSCSIState *s, uint64_t cmd_id) 952881d588aSDmitry Fleytman { 953881d588aSDmitry Fleytman if ((cmd_id > PVSCSI_CMD_FIRST) && (cmd_id < PVSCSI_CMD_LAST)) { 954881d588aSDmitry Fleytman s->curr_cmd = cmd_id; 955881d588aSDmitry Fleytman } else { 956881d588aSDmitry Fleytman s->curr_cmd = PVSCSI_CMD_FIRST; 957881d588aSDmitry Fleytman trace_pvscsi_on_cmd_unknown(cmd_id); 958881d588aSDmitry Fleytman } 959881d588aSDmitry Fleytman 960881d588aSDmitry Fleytman s->curr_cmd_data_cntr = 0; 961881d588aSDmitry Fleytman s->reg_command_status = PVSCSI_COMMAND_NOT_ENOUGH_DATA; 962881d588aSDmitry Fleytman 963881d588aSDmitry Fleytman pvscsi_do_command_processing(s); 964881d588aSDmitry Fleytman } 965881d588aSDmitry Fleytman 966881d588aSDmitry Fleytman static void 967881d588aSDmitry Fleytman pvscsi_io_write(void *opaque, hwaddr addr, 968881d588aSDmitry Fleytman uint64_t val, unsigned size) 969881d588aSDmitry Fleytman { 970881d588aSDmitry Fleytman PVSCSIState *s = opaque; 971881d588aSDmitry Fleytman 972881d588aSDmitry Fleytman switch (addr) { 973881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_COMMAND: 974881d588aSDmitry Fleytman pvscsi_on_command(s, val); 975881d588aSDmitry Fleytman break; 976881d588aSDmitry Fleytman 977881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_COMMAND_DATA: 978881d588aSDmitry Fleytman pvscsi_on_command_data(s, (uint32_t) val); 979881d588aSDmitry Fleytman break; 980881d588aSDmitry Fleytman 981881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_INTR_STATUS: 982881d588aSDmitry Fleytman trace_pvscsi_io_write("PVSCSI_REG_OFFSET_INTR_STATUS", val); 983881d588aSDmitry Fleytman s->reg_interrupt_status &= ~val; 984881d588aSDmitry Fleytman pvscsi_update_irq_status(s); 985881d588aSDmitry Fleytman pvscsi_schedule_completion_processing(s); 986881d588aSDmitry Fleytman break; 987881d588aSDmitry Fleytman 988881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_INTR_MASK: 989881d588aSDmitry Fleytman trace_pvscsi_io_write("PVSCSI_REG_OFFSET_INTR_MASK", val); 990881d588aSDmitry Fleytman s->reg_interrupt_enabled = val; 991881d588aSDmitry Fleytman pvscsi_update_irq_status(s); 992881d588aSDmitry Fleytman break; 993881d588aSDmitry Fleytman 994881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_KICK_NON_RW_IO: 995881d588aSDmitry Fleytman trace_pvscsi_io_write("PVSCSI_REG_OFFSET_KICK_NON_RW_IO", val); 996881d588aSDmitry Fleytman pvscsi_process_io(s); 997881d588aSDmitry Fleytman break; 998881d588aSDmitry Fleytman 999881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_KICK_RW_IO: 1000881d588aSDmitry Fleytman trace_pvscsi_io_write("PVSCSI_REG_OFFSET_KICK_RW_IO", val); 1001881d588aSDmitry Fleytman pvscsi_process_io(s); 1002881d588aSDmitry Fleytman break; 1003881d588aSDmitry Fleytman 1004881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_DEBUG: 1005881d588aSDmitry Fleytman trace_pvscsi_io_write("PVSCSI_REG_OFFSET_DEBUG", val); 1006881d588aSDmitry Fleytman break; 1007881d588aSDmitry Fleytman 1008881d588aSDmitry Fleytman default: 1009881d588aSDmitry Fleytman trace_pvscsi_io_write_unknown(addr, size, val); 1010881d588aSDmitry Fleytman break; 1011881d588aSDmitry Fleytman } 1012881d588aSDmitry Fleytman 1013881d588aSDmitry Fleytman } 1014881d588aSDmitry Fleytman 1015881d588aSDmitry Fleytman static uint64_t 1016881d588aSDmitry Fleytman pvscsi_io_read(void *opaque, hwaddr addr, unsigned size) 1017881d588aSDmitry Fleytman { 1018881d588aSDmitry Fleytman PVSCSIState *s = opaque; 1019881d588aSDmitry Fleytman 1020881d588aSDmitry Fleytman switch (addr) { 1021881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_INTR_STATUS: 1022881d588aSDmitry Fleytman trace_pvscsi_io_read("PVSCSI_REG_OFFSET_INTR_STATUS", 1023881d588aSDmitry Fleytman s->reg_interrupt_status); 1024881d588aSDmitry Fleytman return s->reg_interrupt_status; 1025881d588aSDmitry Fleytman 1026881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_INTR_MASK: 1027881d588aSDmitry Fleytman trace_pvscsi_io_read("PVSCSI_REG_OFFSET_INTR_MASK", 1028881d588aSDmitry Fleytman s->reg_interrupt_status); 1029881d588aSDmitry Fleytman return s->reg_interrupt_enabled; 1030881d588aSDmitry Fleytman 1031881d588aSDmitry Fleytman case PVSCSI_REG_OFFSET_COMMAND_STATUS: 1032881d588aSDmitry Fleytman trace_pvscsi_io_read("PVSCSI_REG_OFFSET_COMMAND_STATUS", 1033881d588aSDmitry Fleytman s->reg_interrupt_status); 1034881d588aSDmitry Fleytman return s->reg_command_status; 1035881d588aSDmitry Fleytman 1036881d588aSDmitry Fleytman default: 1037881d588aSDmitry Fleytman trace_pvscsi_io_read_unknown(addr, size); 1038881d588aSDmitry Fleytman return 0; 1039881d588aSDmitry Fleytman } 1040881d588aSDmitry Fleytman } 1041881d588aSDmitry Fleytman 1042881d588aSDmitry Fleytman 1043881d588aSDmitry Fleytman static bool 1044881d588aSDmitry Fleytman pvscsi_init_msi(PVSCSIState *s) 1045881d588aSDmitry Fleytman { 1046881d588aSDmitry Fleytman int res; 1047881d588aSDmitry Fleytman PCIDevice *d = PCI_DEVICE(s); 1048881d588aSDmitry Fleytman 1049836fc48cSShmulik Ladkani res = msi_init(d, PVSCSI_MSI_OFFSET(s), PVSCSI_MSIX_NUM_VECTORS, 1050881d588aSDmitry Fleytman PVSCSI_USE_64BIT, PVSCSI_PER_VECTOR_MASK); 1051881d588aSDmitry Fleytman if (res < 0) { 1052881d588aSDmitry Fleytman trace_pvscsi_init_msi_fail(res); 1053881d588aSDmitry Fleytman s->msi_used = false; 1054881d588aSDmitry Fleytman } else { 1055881d588aSDmitry Fleytman s->msi_used = true; 1056881d588aSDmitry Fleytman } 1057881d588aSDmitry Fleytman 1058881d588aSDmitry Fleytman return s->msi_used; 1059881d588aSDmitry Fleytman } 1060881d588aSDmitry Fleytman 1061881d588aSDmitry Fleytman static void 1062881d588aSDmitry Fleytman pvscsi_cleanup_msi(PVSCSIState *s) 1063881d588aSDmitry Fleytman { 1064881d588aSDmitry Fleytman PCIDevice *d = PCI_DEVICE(s); 1065881d588aSDmitry Fleytman 1066881d588aSDmitry Fleytman if (s->msi_used) { 1067881d588aSDmitry Fleytman msi_uninit(d); 1068881d588aSDmitry Fleytman } 1069881d588aSDmitry Fleytman } 1070881d588aSDmitry Fleytman 1071881d588aSDmitry Fleytman static const MemoryRegionOps pvscsi_ops = { 1072881d588aSDmitry Fleytman .read = pvscsi_io_read, 1073881d588aSDmitry Fleytman .write = pvscsi_io_write, 1074881d588aSDmitry Fleytman .endianness = DEVICE_LITTLE_ENDIAN, 1075881d588aSDmitry Fleytman .impl = { 1076881d588aSDmitry Fleytman .min_access_size = 4, 1077881d588aSDmitry Fleytman .max_access_size = 4, 1078881d588aSDmitry Fleytman }, 1079881d588aSDmitry Fleytman }; 1080881d588aSDmitry Fleytman 1081881d588aSDmitry Fleytman static const struct SCSIBusInfo pvscsi_scsi_info = { 1082881d588aSDmitry Fleytman .tcq = true, 1083881d588aSDmitry Fleytman .max_target = PVSCSI_MAX_DEVS, 1084881d588aSDmitry Fleytman .max_channel = 0, 1085881d588aSDmitry Fleytman .max_lun = 0, 1086881d588aSDmitry Fleytman 1087881d588aSDmitry Fleytman .get_sg_list = pvscsi_get_sg_list, 1088881d588aSDmitry Fleytman .complete = pvscsi_command_complete, 1089881d588aSDmitry Fleytman .cancel = pvscsi_request_cancelled, 1090881d588aSDmitry Fleytman }; 1091881d588aSDmitry Fleytman 1092881d588aSDmitry Fleytman static int 1093881d588aSDmitry Fleytman pvscsi_init(PCIDevice *pci_dev) 1094881d588aSDmitry Fleytman { 1095881d588aSDmitry Fleytman PVSCSIState *s = PVSCSI(pci_dev); 1096881d588aSDmitry Fleytman 1097881d588aSDmitry Fleytman trace_pvscsi_state("init"); 1098881d588aSDmitry Fleytman 1099d29d4ff8SShmulik Ladkani /* PCI subsystem ID, subsystem vendor ID, revision */ 1100d29d4ff8SShmulik Ladkani if (PVSCSI_USE_OLD_PCI_CONFIGURATION(s)) { 1101d29d4ff8SShmulik Ladkani pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, 0x1000); 1102d29d4ff8SShmulik Ladkani } else { 1103d29d4ff8SShmulik Ladkani pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, 1104d29d4ff8SShmulik Ladkani PCI_VENDOR_ID_VMWARE); 1105d29d4ff8SShmulik Ladkani pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, 1106d29d4ff8SShmulik Ladkani PCI_DEVICE_ID_VMWARE_PVSCSI); 1107d29d4ff8SShmulik Ladkani pci_config_set_revision(pci_dev->config, 0x2); 1108d29d4ff8SShmulik Ladkani } 1109881d588aSDmitry Fleytman 1110881d588aSDmitry Fleytman /* PCI latency timer = 255 */ 1111881d588aSDmitry Fleytman pci_dev->config[PCI_LATENCY_TIMER] = 0xff; 1112881d588aSDmitry Fleytman 1113881d588aSDmitry Fleytman /* Interrupt pin A */ 1114881d588aSDmitry Fleytman pci_config_set_interrupt_pin(pci_dev->config, 1); 1115881d588aSDmitry Fleytman 111629776739SPaolo Bonzini memory_region_init_io(&s->io_space, OBJECT(s), &pvscsi_ops, s, 1117881d588aSDmitry Fleytman "pvscsi-io", PVSCSI_MEM_SPACE_SIZE); 1118881d588aSDmitry Fleytman pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->io_space); 1119881d588aSDmitry Fleytman 1120881d588aSDmitry Fleytman pvscsi_init_msi(s); 1121881d588aSDmitry Fleytman 11221dd1305eSShmulik Ladkani if (pci_is_express(pci_dev) && pci_bus_is_express(pci_dev->bus)) { 11231dd1305eSShmulik Ladkani pcie_endpoint_cap_init(pci_dev, PVSCSI_EXP_EP_OFFSET); 11241dd1305eSShmulik Ladkani } 11251dd1305eSShmulik Ladkani 1126881d588aSDmitry Fleytman s->completion_worker = qemu_bh_new(pvscsi_process_completion_queue, s); 1127881d588aSDmitry Fleytman if (!s->completion_worker) { 1128881d588aSDmitry Fleytman pvscsi_cleanup_msi(s); 1129881d588aSDmitry Fleytman return -ENOMEM; 1130881d588aSDmitry Fleytman } 1131881d588aSDmitry Fleytman 1132b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(pci_dev), 1133b1187b51SAndreas Färber &pvscsi_scsi_info, NULL); 113491c8daadSIgor Mammedov /* override default SCSI bus hotplug-handler, with pvscsi's one */ 113591c8daadSIgor Mammedov qbus_set_hotplug_handler(BUS(&s->bus), DEVICE(s), &error_abort); 1136881d588aSDmitry Fleytman pvscsi_reset_state(s); 1137881d588aSDmitry Fleytman 1138881d588aSDmitry Fleytman return 0; 1139881d588aSDmitry Fleytman } 1140881d588aSDmitry Fleytman 1141881d588aSDmitry Fleytman static void 1142881d588aSDmitry Fleytman pvscsi_uninit(PCIDevice *pci_dev) 1143881d588aSDmitry Fleytman { 1144881d588aSDmitry Fleytman PVSCSIState *s = PVSCSI(pci_dev); 1145881d588aSDmitry Fleytman 1146881d588aSDmitry Fleytman trace_pvscsi_state("uninit"); 1147881d588aSDmitry Fleytman qemu_bh_delete(s->completion_worker); 1148881d588aSDmitry Fleytman 1149881d588aSDmitry Fleytman pvscsi_cleanup_msi(s); 1150881d588aSDmitry Fleytman } 1151881d588aSDmitry Fleytman 1152881d588aSDmitry Fleytman static void 1153881d588aSDmitry Fleytman pvscsi_reset(DeviceState *dev) 1154881d588aSDmitry Fleytman { 1155881d588aSDmitry Fleytman PCIDevice *d = PCI_DEVICE(dev); 1156881d588aSDmitry Fleytman PVSCSIState *s = PVSCSI(d); 1157881d588aSDmitry Fleytman 1158881d588aSDmitry Fleytman trace_pvscsi_state("reset"); 1159881d588aSDmitry Fleytman pvscsi_reset_adapter(s); 1160881d588aSDmitry Fleytman } 1161881d588aSDmitry Fleytman 1162881d588aSDmitry Fleytman static void 1163881d588aSDmitry Fleytman pvscsi_pre_save(void *opaque) 1164881d588aSDmitry Fleytman { 1165881d588aSDmitry Fleytman PVSCSIState *s = (PVSCSIState *) opaque; 1166881d588aSDmitry Fleytman 1167881d588aSDmitry Fleytman trace_pvscsi_state("presave"); 1168881d588aSDmitry Fleytman 1169881d588aSDmitry Fleytman assert(QTAILQ_EMPTY(&s->pending_queue)); 1170881d588aSDmitry Fleytman assert(QTAILQ_EMPTY(&s->completion_queue)); 1171881d588aSDmitry Fleytman } 1172881d588aSDmitry Fleytman 1173881d588aSDmitry Fleytman static int 1174881d588aSDmitry Fleytman pvscsi_post_load(void *opaque, int version_id) 1175881d588aSDmitry Fleytman { 1176881d588aSDmitry Fleytman trace_pvscsi_state("postload"); 1177881d588aSDmitry Fleytman return 0; 1178881d588aSDmitry Fleytman } 1179881d588aSDmitry Fleytman 11801dd1305eSShmulik Ladkani static bool pvscsi_vmstate_need_pcie_device(void *opaque) 11811dd1305eSShmulik Ladkani { 11821dd1305eSShmulik Ladkani PVSCSIState *s = PVSCSI(opaque); 11831dd1305eSShmulik Ladkani 11841dd1305eSShmulik Ladkani return !(s->compat_flags & PVSCSI_COMPAT_DISABLE_PCIE); 11851dd1305eSShmulik Ladkani } 11861dd1305eSShmulik Ladkani 11871dd1305eSShmulik Ladkani static bool pvscsi_vmstate_test_pci_device(void *opaque, int version_id) 11881dd1305eSShmulik Ladkani { 11891dd1305eSShmulik Ladkani return !pvscsi_vmstate_need_pcie_device(opaque); 11901dd1305eSShmulik Ladkani } 11911dd1305eSShmulik Ladkani 11921dd1305eSShmulik Ladkani static const VMStateDescription vmstate_pvscsi_pcie_device = { 11931dd1305eSShmulik Ladkani .name = "pvscsi/pcie", 11941dd1305eSShmulik Ladkani .needed = pvscsi_vmstate_need_pcie_device, 11951dd1305eSShmulik Ladkani .fields = (VMStateField[]) { 11961dd1305eSShmulik Ladkani VMSTATE_PCIE_DEVICE(parent_obj, PVSCSIState), 11971dd1305eSShmulik Ladkani VMSTATE_END_OF_LIST() 11981dd1305eSShmulik Ladkani } 11991dd1305eSShmulik Ladkani }; 12001dd1305eSShmulik Ladkani 1201881d588aSDmitry Fleytman static const VMStateDescription vmstate_pvscsi = { 12026783ecf1SPeter Maydell .name = "pvscsi", 1203881d588aSDmitry Fleytman .version_id = 0, 1204881d588aSDmitry Fleytman .minimum_version_id = 0, 1205881d588aSDmitry Fleytman .pre_save = pvscsi_pre_save, 1206881d588aSDmitry Fleytman .post_load = pvscsi_post_load, 1207881d588aSDmitry Fleytman .fields = (VMStateField[]) { 12081dd1305eSShmulik Ladkani VMSTATE_STRUCT_TEST(parent_obj, PVSCSIState, 12091dd1305eSShmulik Ladkani pvscsi_vmstate_test_pci_device, 0, 12101dd1305eSShmulik Ladkani vmstate_pci_device, PCIDevice), 1211881d588aSDmitry Fleytman VMSTATE_UINT8(msi_used, PVSCSIState), 1212881d588aSDmitry Fleytman VMSTATE_UINT32(resetting, PVSCSIState), 1213881d588aSDmitry Fleytman VMSTATE_UINT64(reg_interrupt_status, PVSCSIState), 1214881d588aSDmitry Fleytman VMSTATE_UINT64(reg_interrupt_enabled, PVSCSIState), 1215881d588aSDmitry Fleytman VMSTATE_UINT64(reg_command_status, PVSCSIState), 1216881d588aSDmitry Fleytman VMSTATE_UINT64(curr_cmd, PVSCSIState), 1217881d588aSDmitry Fleytman VMSTATE_UINT32(curr_cmd_data_cntr, PVSCSIState), 1218881d588aSDmitry Fleytman VMSTATE_UINT32_ARRAY(curr_cmd_data, PVSCSIState, 1219881d588aSDmitry Fleytman ARRAY_SIZE(((PVSCSIState *)NULL)->curr_cmd_data)), 1220881d588aSDmitry Fleytman VMSTATE_UINT8(rings_info_valid, PVSCSIState), 1221881d588aSDmitry Fleytman VMSTATE_UINT8(msg_ring_info_valid, PVSCSIState), 1222881d588aSDmitry Fleytman VMSTATE_UINT8(use_msg, PVSCSIState), 1223881d588aSDmitry Fleytman 1224881d588aSDmitry Fleytman VMSTATE_UINT64(rings.rs_pa, PVSCSIState), 1225881d588aSDmitry Fleytman VMSTATE_UINT32(rings.txr_len_mask, PVSCSIState), 1226881d588aSDmitry Fleytman VMSTATE_UINT32(rings.rxr_len_mask, PVSCSIState), 1227881d588aSDmitry Fleytman VMSTATE_UINT64_ARRAY(rings.req_ring_pages_pa, PVSCSIState, 1228881d588aSDmitry Fleytman PVSCSI_SETUP_RINGS_MAX_NUM_PAGES), 1229881d588aSDmitry Fleytman VMSTATE_UINT64_ARRAY(rings.cmp_ring_pages_pa, PVSCSIState, 1230881d588aSDmitry Fleytman PVSCSI_SETUP_RINGS_MAX_NUM_PAGES), 1231881d588aSDmitry Fleytman VMSTATE_UINT64(rings.consumed_ptr, PVSCSIState), 1232881d588aSDmitry Fleytman VMSTATE_UINT64(rings.filled_cmp_ptr, PVSCSIState), 1233881d588aSDmitry Fleytman 1234881d588aSDmitry Fleytman VMSTATE_END_OF_LIST() 12351dd1305eSShmulik Ladkani }, 12361dd1305eSShmulik Ladkani .subsections = (const VMStateDescription*[]) { 12371dd1305eSShmulik Ladkani &vmstate_pvscsi_pcie_device, 12381dd1305eSShmulik Ladkani NULL 1239881d588aSDmitry Fleytman } 1240881d588aSDmitry Fleytman }; 1241881d588aSDmitry Fleytman 1242881d588aSDmitry Fleytman static Property pvscsi_properties[] = { 1243881d588aSDmitry Fleytman DEFINE_PROP_UINT8("use_msg", PVSCSIState, use_msg, 1), 1244952970baSShmulik Ladkani DEFINE_PROP_BIT("x-old-pci-configuration", PVSCSIState, compat_flags, 1245952970baSShmulik Ladkani PVSCSI_COMPAT_OLD_PCI_CONFIGURATION_BIT, false), 1246d5da3ef2SShmulik Ladkani DEFINE_PROP_BIT("x-disable-pcie", PVSCSIState, compat_flags, 1247d5da3ef2SShmulik Ladkani PVSCSI_COMPAT_DISABLE_PCIE_BIT, false), 1248881d588aSDmitry Fleytman DEFINE_PROP_END_OF_LIST(), 1249881d588aSDmitry Fleytman }; 1250881d588aSDmitry Fleytman 12511dd1305eSShmulik Ladkani static void pvscsi_realize(DeviceState *qdev, Error **errp) 12521dd1305eSShmulik Ladkani { 12531dd1305eSShmulik Ladkani PVSCSIClass *pvs_c = PVSCSI_DEVICE_GET_CLASS(qdev); 12541dd1305eSShmulik Ladkani PCIDevice *pci_dev = PCI_DEVICE(qdev); 12551dd1305eSShmulik Ladkani PVSCSIState *s = PVSCSI(qdev); 12561dd1305eSShmulik Ladkani 12571dd1305eSShmulik Ladkani if (!(s->compat_flags & PVSCSI_COMPAT_DISABLE_PCIE)) { 12581dd1305eSShmulik Ladkani pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS; 12591dd1305eSShmulik Ladkani } 12601dd1305eSShmulik Ladkani 12611dd1305eSShmulik Ladkani pvs_c->parent_dc_realize(qdev, errp); 12621dd1305eSShmulik Ladkani } 12631dd1305eSShmulik Ladkani 1264881d588aSDmitry Fleytman static void pvscsi_class_init(ObjectClass *klass, void *data) 1265881d588aSDmitry Fleytman { 1266881d588aSDmitry Fleytman DeviceClass *dc = DEVICE_CLASS(klass); 1267881d588aSDmitry Fleytman PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 12681dd1305eSShmulik Ladkani PVSCSIClass *pvs_k = PVSCSI_DEVICE_CLASS(klass); 126991c8daadSIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass); 1270881d588aSDmitry Fleytman 1271881d588aSDmitry Fleytman k->init = pvscsi_init; 1272881d588aSDmitry Fleytman k->exit = pvscsi_uninit; 1273881d588aSDmitry Fleytman k->vendor_id = PCI_VENDOR_ID_VMWARE; 1274881d588aSDmitry Fleytman k->device_id = PCI_DEVICE_ID_VMWARE_PVSCSI; 1275881d588aSDmitry Fleytman k->class_id = PCI_CLASS_STORAGE_SCSI; 1276881d588aSDmitry Fleytman k->subsystem_id = 0x1000; 12771dd1305eSShmulik Ladkani pvs_k->parent_dc_realize = dc->realize; 12781dd1305eSShmulik Ladkani dc->realize = pvscsi_realize; 1279881d588aSDmitry Fleytman dc->reset = pvscsi_reset; 1280881d588aSDmitry Fleytman dc->vmsd = &vmstate_pvscsi; 1281881d588aSDmitry Fleytman dc->props = pvscsi_properties; 1282125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 128391c8daadSIgor Mammedov hc->unplug = pvscsi_hot_unplug; 128491c8daadSIgor Mammedov hc->plug = pvscsi_hotplug; 1285881d588aSDmitry Fleytman } 1286881d588aSDmitry Fleytman 1287881d588aSDmitry Fleytman static const TypeInfo pvscsi_info = { 12886783ecf1SPeter Maydell .name = TYPE_PVSCSI, 1289881d588aSDmitry Fleytman .parent = TYPE_PCI_DEVICE, 1290e2d4f3f7SShmulik Ladkani .class_size = sizeof(PVSCSIClass), 1291881d588aSDmitry Fleytman .instance_size = sizeof(PVSCSIState), 1292881d588aSDmitry Fleytman .class_init = pvscsi_class_init, 129391c8daadSIgor Mammedov .interfaces = (InterfaceInfo[]) { 129491c8daadSIgor Mammedov { TYPE_HOTPLUG_HANDLER }, 129591c8daadSIgor Mammedov { } 129691c8daadSIgor Mammedov } 1297881d588aSDmitry Fleytman }; 1298881d588aSDmitry Fleytman 1299881d588aSDmitry Fleytman static void 1300881d588aSDmitry Fleytman pvscsi_register_types(void) 1301881d588aSDmitry Fleytman { 1302881d588aSDmitry Fleytman type_register_static(&pvscsi_info); 1303881d588aSDmitry Fleytman } 1304881d588aSDmitry Fleytman 1305881d588aSDmitry Fleytman type_init(pvscsi_register_types); 1306