xref: /qemu/hw/scsi/esp.c (revision f87d048705bfc6bd014edc4c19c55e9beeb4723c)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
678d68f31SMark Cave-Ayland  * Copyright (c) 2023 Mark Cave-Ayland
76f7e9aecSbellard  *
86f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
96f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
106f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
116f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
126f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
136f7e9aecSbellard  * furnished to do so, subject to the following conditions:
146f7e9aecSbellard  *
156f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
166f7e9aecSbellard  * all copies or substantial portions of the Software.
176f7e9aecSbellard  *
186f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
196f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
206f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
216f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
226f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
236f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
246f7e9aecSbellard  * THE SOFTWARE.
256f7e9aecSbellard  */
265d20fa6bSblueswir1 
27a4ab4792SPeter Maydell #include "qemu/osdep.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
3064552b6bSMarkus Armbruster #include "hw/irq.h"
310d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
32bf4b9889SBlue Swirl #include "trace.h"
331de7afc9SPaolo Bonzini #include "qemu/log.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
356f7e9aecSbellard 
3667e999beSbellard /*
375ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
385ad6bb97Sblueswir1  * also produced as NCR89C100. See
3967e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
4067e999beSbellard  * and
4167e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4274d71ea1SLaurent Vivier  *
4374d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4467e999beSbellard  */
4567e999beSbellard 
46c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
47c73f96fdSblueswir1 {
48c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
49c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
50c73f96fdSblueswir1         qemu_irq_raise(s->irq);
51bf4b9889SBlue Swirl         trace_esp_raise_irq();
52c73f96fdSblueswir1     }
53c73f96fdSblueswir1 }
54c73f96fdSblueswir1 
55c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
56c73f96fdSblueswir1 {
57c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
58c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
59c73f96fdSblueswir1         qemu_irq_lower(s->irq);
60bf4b9889SBlue Swirl         trace_esp_lower_irq();
61c73f96fdSblueswir1     }
62c73f96fdSblueswir1 }
63c73f96fdSblueswir1 
6474d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6574d71ea1SLaurent Vivier {
66442de89aSMark Cave-Ayland     if (!(s->drq_state)) {
676dec7c0dSMark Cave-Ayland         qemu_irq_raise(s->drq_irq);
68960ebfd9SMark Cave-Ayland         trace_esp_raise_drq();
69442de89aSMark Cave-Ayland         s->drq_state = true;
70442de89aSMark Cave-Ayland     }
7174d71ea1SLaurent Vivier }
7274d71ea1SLaurent Vivier 
7374d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7474d71ea1SLaurent Vivier {
75442de89aSMark Cave-Ayland     if (s->drq_state) {
766dec7c0dSMark Cave-Ayland         qemu_irq_lower(s->drq_irq);
77960ebfd9SMark Cave-Ayland         trace_esp_lower_drq();
78442de89aSMark Cave-Ayland         s->drq_state = false;
79442de89aSMark Cave-Ayland     }
8074d71ea1SLaurent Vivier }
8174d71ea1SLaurent Vivier 
829c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
8373d74342SBlue Swirl {
8473d74342SBlue Swirl     if (level) {
8573d74342SBlue Swirl         s->dma_enabled = 1;
86bf4b9889SBlue Swirl         trace_esp_dma_enable();
8773d74342SBlue Swirl         if (s->dma_cb) {
8873d74342SBlue Swirl             s->dma_cb(s);
8973d74342SBlue Swirl             s->dma_cb = NULL;
9073d74342SBlue Swirl         }
9173d74342SBlue Swirl     } else {
92bf4b9889SBlue Swirl         trace_esp_dma_disable();
9373d74342SBlue Swirl         s->dma_enabled = 0;
9473d74342SBlue Swirl     }
9573d74342SBlue Swirl }
9673d74342SBlue Swirl 
979c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9894d3f98aSPaolo Bonzini {
99e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
10094d3f98aSPaolo Bonzini 
10194d3f98aSPaolo Bonzini     if (req == s->current_req) {
10294d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
10394d3f98aSPaolo Bonzini         s->current_req = NULL;
10494d3f98aSPaolo Bonzini         s->current_dev = NULL;
105324c8809SMark Cave-Ayland         s->async_len = 0;
10694d3f98aSPaolo Bonzini     }
10794d3f98aSPaolo Bonzini }
10894d3f98aSPaolo Bonzini 
109e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
110042879fcSMark Cave-Ayland {
111e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
112042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
113042879fcSMark Cave-Ayland         return;
114042879fcSMark Cave-Ayland     }
115042879fcSMark Cave-Ayland 
116e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
117042879fcSMark Cave-Ayland }
118c5fef911SMark Cave-Ayland 
119c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
120042879fcSMark Cave-Ayland {
121c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
122042879fcSMark Cave-Ayland         return 0;
123042879fcSMark Cave-Ayland     }
124042879fcSMark Cave-Ayland 
125c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
126023666daSMark Cave-Ayland }
127023666daSMark Cave-Ayland 
128d103d0dbSMark Cave-Ayland static uint32_t esp_fifo8_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1297b320a8eSMark Cave-Ayland {
1307b320a8eSMark Cave-Ayland     const uint8_t *buf;
13149c60d16SMark Cave-Ayland     uint32_t n, n2;
13249c60d16SMark Cave-Ayland     int len;
1337b320a8eSMark Cave-Ayland 
1347b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1357b320a8eSMark Cave-Ayland         return 0;
1367b320a8eSMark Cave-Ayland     }
1377b320a8eSMark Cave-Ayland 
13849c60d16SMark Cave-Ayland     len = maxlen;
13949c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1407b320a8eSMark Cave-Ayland     if (dest) {
1417b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1427b320a8eSMark Cave-Ayland     }
1437b320a8eSMark Cave-Ayland 
14449c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
14549c60d16SMark Cave-Ayland     len -= n;
14649c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14749c60d16SMark Cave-Ayland     if (len) {
14849c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14949c60d16SMark Cave-Ayland         if (dest) {
15049c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
15149c60d16SMark Cave-Ayland         }
15249c60d16SMark Cave-Ayland         n += n2;
15349c60d16SMark Cave-Ayland     }
15449c60d16SMark Cave-Ayland 
1557b320a8eSMark Cave-Ayland     return n;
1567b320a8eSMark Cave-Ayland }
1577b320a8eSMark Cave-Ayland 
158d103d0dbSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
159d103d0dbSMark Cave-Ayland {
160d103d0dbSMark Cave-Ayland     return esp_fifo8_pop_buf(fifo, dest, maxlen);
161d103d0dbSMark Cave-Ayland }
162d103d0dbSMark Cave-Ayland 
163c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
164c47b5835SMark Cave-Ayland {
165c47b5835SMark Cave-Ayland     uint32_t dmalen;
166c47b5835SMark Cave-Ayland 
167c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
168c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
169c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
170c47b5835SMark Cave-Ayland 
171c47b5835SMark Cave-Ayland     return dmalen;
172c47b5835SMark Cave-Ayland }
173c47b5835SMark Cave-Ayland 
174c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
175c47b5835SMark Cave-Ayland {
176c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
177c5d7df28SMark Cave-Ayland 
178c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
179c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
180c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
181c5d7df28SMark Cave-Ayland 
182c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
183c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
184c5d7df28SMark Cave-Ayland     }
185c47b5835SMark Cave-Ayland }
186c47b5835SMark Cave-Ayland 
187c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
188c04ed569SMark Cave-Ayland {
189c04ed569SMark Cave-Ayland     uint32_t dmalen;
190c04ed569SMark Cave-Ayland 
191c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
192c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
193c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
194c04ed569SMark Cave-Ayland 
195c04ed569SMark Cave-Ayland     return dmalen;
196c04ed569SMark Cave-Ayland }
197c04ed569SMark Cave-Ayland 
198abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
199abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
200abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
201abc139cdSMark Cave-Ayland };
202abc139cdSMark Cave-Ayland 
203abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
204abc139cdSMark Cave-Ayland {
205abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
206abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
207abc139cdSMark Cave-Ayland 
208abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
209abc139cdSMark Cave-Ayland }
210abc139cdSMark Cave-Ayland 
2115a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2125a83e83eSMark Cave-Ayland {
2135a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2145a83e83eSMark Cave-Ayland }
2155a83e83eSMark Cave-Ayland 
216761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
217761bef75SMark Cave-Ayland {
2188da90e81SMark Cave-Ayland     uint8_t val;
2198da90e81SMark Cave-Ayland 
220c5fef911SMark Cave-Ayland     val = esp_fifo_pop(&s->fifo);
2218da90e81SMark Cave-Ayland     return val;
222761bef75SMark Cave-Ayland }
223761bef75SMark Cave-Ayland 
224761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
225761bef75SMark Cave-Ayland {
2268da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2278da90e81SMark Cave-Ayland 
2283c421400SMark Cave-Ayland     if (dmalen == 0) {
2298da90e81SMark Cave-Ayland         return;
2308da90e81SMark Cave-Ayland     }
2318da90e81SMark Cave-Ayland 
232e5455b8cSMark Cave-Ayland     esp_fifo_push(&s->fifo, val);
2338da90e81SMark Cave-Ayland 
2348da90e81SMark Cave-Ayland     dmalen--;
2358da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
236761bef75SMark Cave-Ayland }
237761bef75SMark Cave-Ayland 
238c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2396130b188SLaurent Vivier {
2406130b188SLaurent Vivier     int target;
2416130b188SLaurent Vivier 
2426130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2436130b188SLaurent Vivier 
2446130b188SLaurent Vivier     s->ti_size = 0;
2459b2cdca2SMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_0;
2466130b188SLaurent Vivier 
247cf40a5e4SMark Cave-Ayland     if (s->current_req) {
248cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
249cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
250cf40a5e4SMark Cave-Ayland     }
251cf40a5e4SMark Cave-Ayland 
2526130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2536130b188SLaurent Vivier     if (!s->current_dev) {
2546130b188SLaurent Vivier         /* No such drive */
2556130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
256cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2576130b188SLaurent Vivier         esp_raise_irq(s);
2586130b188SLaurent Vivier         return -1;
2596130b188SLaurent Vivier     }
2604e78f3bfSMark Cave-Ayland 
2614e78f3bfSMark Cave-Ayland     /*
2624e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
263c90b2792SMark Cave-Ayland      * either in esp_transfer_data() or esp_command_complete()
2644e78f3bfSMark Cave-Ayland      */
2656130b188SLaurent Vivier     return 0;
2666130b188SLaurent Vivier }
2676130b188SLaurent Vivier 
2683ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
2693ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
2703ee9a475SMark Cave-Ayland 
2714eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2729f149aa9Spbrook {
2737b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2749f149aa9Spbrook     int32_t datalen;
275f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2767b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2779f149aa9Spbrook 
2784eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
279023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
28099545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
28199545751SMark Cave-Ayland         return;
28299545751SMark Cave-Ayland     }
283*f87d0487SMark Cave-Ayland     esp_fifo8_pop_buf(&s->cmdfifo, buf, cmdlen);
284023666daSMark Cave-Ayland 
2854eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
286b22f83d8SAlexandra Diupina     if (!current_lun) {
287b22f83d8SAlexandra Diupina         /* No such drive */
288b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
289b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
290b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
291b22f83d8SAlexandra Diupina         esp_raise_irq(s);
292b22f83d8SAlexandra Diupina         return;
293b22f83d8SAlexandra Diupina     }
294b22f83d8SAlexandra Diupina 
295fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
296c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
29767e999beSbellard     s->ti_size = datalen;
298023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
299c90b2792SMark Cave-Ayland     s->data_ready = false;
30067e999beSbellard     if (datalen != 0) {
3014e78f3bfSMark Cave-Ayland         /*
302c90b2792SMark Cave-Ayland          * Switch to DATA phase but wait until initial data xfer is
3034e78f3bfSMark Cave-Ayland          * complete before raising the command completion interrupt
3044e78f3bfSMark Cave-Ayland          */
305c90b2792SMark Cave-Ayland         if (datalen > 0) {
306abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
3074f6200f0Sbellard         } else {
308abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
3092f275b8fSbellard         }
3104e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3114e78f3bfSMark Cave-Ayland         return;
3124e78f3bfSMark Cave-Ayland     }
3134e78f3bfSMark Cave-Ayland }
3142f275b8fSbellard 
3154eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
316f2818f22SArtyom Tarasenko {
3174eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3184eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
319023666daSMark Cave-Ayland 
3204eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3214eb86065SPaolo Bonzini         s->lun = message & 7;
322023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3234eb86065SPaolo Bonzini     }
324f2818f22SArtyom Tarasenko 
325799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
326023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3274eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
328fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
329023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
330023666daSMark Cave-Ayland     }
3314eb86065SPaolo Bonzini }
332023666daSMark Cave-Ayland 
3334eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3344eb86065SPaolo Bonzini {
3354eb86065SPaolo Bonzini     do_message_phase(s);
3364eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3374eb86065SPaolo Bonzini     do_command_phase(s);
338f2818f22SArtyom Tarasenko }
339f2818f22SArtyom Tarasenko 
3409f149aa9Spbrook static void handle_satn(ESPState *s)
3419f149aa9Spbrook {
3421b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
34373d74342SBlue Swirl         s->dma_cb = handle_satn;
34473d74342SBlue Swirl         return;
34573d74342SBlue Swirl     }
346b46a43a2SMark Cave-Ayland 
3471bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3481bcaf71bSMark Cave-Ayland         return;
3491bcaf71bSMark Cave-Ayland     }
3503ee9a475SMark Cave-Ayland 
3513ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3523ee9a475SMark Cave-Ayland 
3533ee9a475SMark Cave-Ayland     if (s->dma) {
3543ee9a475SMark Cave-Ayland         esp_do_dma(s);
3553ee9a475SMark Cave-Ayland     } else {
356d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3579f149aa9Spbrook     }
35894d5c79dSMark Cave-Ayland }
3599f149aa9Spbrook 
360f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
361f2818f22SArtyom Tarasenko {
3621b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
36373d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
36473d74342SBlue Swirl         return;
36573d74342SBlue Swirl     }
366b46a43a2SMark Cave-Ayland 
3671bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3681bcaf71bSMark Cave-Ayland         return;
3691bcaf71bSMark Cave-Ayland     }
3709ff0fd12SMark Cave-Ayland 
371abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_CD);
3729ff0fd12SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
3739ff0fd12SMark Cave-Ayland 
3749ff0fd12SMark Cave-Ayland     if (s->dma) {
3759ff0fd12SMark Cave-Ayland         esp_do_dma(s);
3769ff0fd12SMark Cave-Ayland     } else {
377d39592ffSMark Cave-Ayland         esp_do_nodma(s);
378f2818f22SArtyom Tarasenko     }
379f2818f22SArtyom Tarasenko }
380f2818f22SArtyom Tarasenko 
3819f149aa9Spbrook static void handle_satn_stop(ESPState *s)
3829f149aa9Spbrook {
3831b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
38473d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
38573d74342SBlue Swirl         return;
38673d74342SBlue Swirl     }
387b46a43a2SMark Cave-Ayland 
3881bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3891bcaf71bSMark Cave-Ayland         return;
3901bcaf71bSMark Cave-Ayland     }
391db4d4150SMark Cave-Ayland 
392abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3935d02add4SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
394db4d4150SMark Cave-Ayland 
395db4d4150SMark Cave-Ayland     if (s->dma) {
396db4d4150SMark Cave-Ayland         esp_do_dma(s);
397db4d4150SMark Cave-Ayland     } else {
398d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3999f149aa9Spbrook     }
4009f149aa9Spbrook }
4019f149aa9Spbrook 
402a6cad7cdSMark Cave-Ayland static void handle_pad(ESPState *s)
403a6cad7cdSMark Cave-Ayland {
404a6cad7cdSMark Cave-Ayland     if (s->dma) {
405a6cad7cdSMark Cave-Ayland         esp_do_dma(s);
406a6cad7cdSMark Cave-Ayland     } else {
407a6cad7cdSMark Cave-Ayland         esp_do_nodma(s);
408a6cad7cdSMark Cave-Ayland     }
409a6cad7cdSMark Cave-Ayland }
410a6cad7cdSMark Cave-Ayland 
4110fc5c15aSpbrook static void write_response(ESPState *s)
4122f275b8fSbellard {
413bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
414042879fcSMark Cave-Ayland 
4158baa1472SMark Cave-Ayland     if (s->dma) {
4168baa1472SMark Cave-Ayland         esp_do_dma(s);
4178baa1472SMark Cave-Ayland     } else {
41883428f7aSMark Cave-Ayland         esp_do_nodma(s);
4192f275b8fSbellard     }
4208baa1472SMark Cave-Ayland }
4214f6200f0Sbellard 
4225d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s)
4235d02add4SMark Cave-Ayland {
4245d02add4SMark Cave-Ayland     const uint8_t *pbuf;
4255d02add4SMark Cave-Ayland     int cmdlen, len;
4265d02add4SMark Cave-Ayland 
4275d02add4SMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
4285d02add4SMark Cave-Ayland     if (cmdlen < s->cmdfifo_cdb_offset) {
4295d02add4SMark Cave-Ayland         return 0;
4305d02add4SMark Cave-Ayland     }
4315d02add4SMark Cave-Ayland 
4325d02add4SMark Cave-Ayland     pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
4335d02add4SMark Cave-Ayland     len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
4345d02add4SMark Cave-Ayland 
4355d02add4SMark Cave-Ayland     return len;
4365d02add4SMark Cave-Ayland }
4375d02add4SMark Cave-Ayland 
438004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
4394d611c9aSpbrook {
440af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
441cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
442c73f96fdSblueswir1         esp_raise_irq(s);
443af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
444af74b3c1SMark Cave-Ayland     }
4454d611c9aSpbrook }
446a917d384Spbrook 
447a917d384Spbrook static void esp_do_dma(ESPState *s)
448a917d384Spbrook {
449023666daSMark Cave-Ayland     uint32_t len, cmdlen;
450023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
451a917d384Spbrook 
4526cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
453ad2725afSMark Cave-Ayland 
454ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
455ad2725afSMark Cave-Ayland     case STAT_MO:
45646b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
45746b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
45846b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
45946b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
46046b0c361SMark Cave-Ayland         } else {
46167ea170eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
46267ea170eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
46367ea170eSMark Cave-Ayland             esp_raise_drq(s);
46446b0c361SMark Cave-Ayland         }
46546b0c361SMark Cave-Ayland 
46667ea170eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, len);
46767ea170eSMark Cave-Ayland         s->cmdfifo_cdb_offset += len;
46846b0c361SMark Cave-Ayland 
4693ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
4703ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
4713ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
4723ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
4733ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
4749b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
4753ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
4763ee9a475SMark Cave-Ayland 
4773ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
4783ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
4793ee9a475SMark Cave-Ayland                     esp_do_dma(s);
4803ee9a475SMark Cave-Ayland                 }
4813ee9a475SMark Cave-Ayland             }
4823ee9a475SMark Cave-Ayland             break;
4833ee9a475SMark Cave-Ayland 
484db4d4150SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
485db4d4150SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) == 1) {
486db4d4150SMark Cave-Ayland                 /* First byte received, stop in message out phase */
4879b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
488db4d4150SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
489db4d4150SMark Cave-Ayland 
490db4d4150SMark Cave-Ayland                 /* Raise command completion interrupt */
491db4d4150SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
492db4d4150SMark Cave-Ayland                 esp_raise_irq(s);
493db4d4150SMark Cave-Ayland             }
494db4d4150SMark Cave-Ayland             break;
495db4d4150SMark Cave-Ayland 
4963fd325a2SMark Cave-Ayland         case CMD_TI | CMD_DMA:
49746b0c361SMark Cave-Ayland             /* ATN remains asserted until TC == 0 */
49846b0c361SMark Cave-Ayland             if (esp_get_tc(s) == 0) {
49946b0c361SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
500cb22ce50SMark Cave-Ayland                 s->rregs[ESP_CMD] = 0;
50146b0c361SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
50246b0c361SMark Cave-Ayland                 esp_raise_irq(s);
50346b0c361SMark Cave-Ayland             }
50446b0c361SMark Cave-Ayland             break;
5053fd325a2SMark Cave-Ayland         }
5063fd325a2SMark Cave-Ayland         break;
50746b0c361SMark Cave-Ayland 
508ad2725afSMark Cave-Ayland     case STAT_CD:
509023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
510023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
51174d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5120ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
513023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
514023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
515a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
51674d71ea1SLaurent Vivier         } else {
517406e8a3eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
518406e8a3eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
519406e8a3eSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
52074d71ea1SLaurent Vivier             esp_raise_drq(s);
5213c7f3c8bSMark Cave-Ayland         }
522023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
52315407433SLaurent Vivier         s->ti_size = 0;
52446b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
525799d90d8SMark Cave-Ayland             /* Command has been received */
526c959f218SMark Cave-Ayland             do_cmd(s);
527799d90d8SMark Cave-Ayland         }
528ad2725afSMark Cave-Ayland         break;
5291454dc76SMark Cave-Ayland 
5301454dc76SMark Cave-Ayland     case STAT_DO:
5310db89536SMark Cave-Ayland         if (!s->current_req) {
5320db89536SMark Cave-Ayland             return;
5330db89536SMark Cave-Ayland         }
5344460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
535a917d384Spbrook             /* Defer until data is available.  */
536a917d384Spbrook             return;
537a917d384Spbrook         }
538a917d384Spbrook         if (len > s->async_len) {
539a917d384Spbrook             len = s->async_len;
540a917d384Spbrook         }
5410d17ce82SMark Cave-Ayland 
542a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
543a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
54474d71ea1SLaurent Vivier             if (s->dma_memory_read) {
5458b17de88Sblueswir1                 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
546f3666223SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
5470d17ce82SMark Cave-Ayland             } else {
5480d17ce82SMark Cave-Ayland                 /* Copy FIFO data to device */
5490d17ce82SMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
5500d17ce82SMark Cave-Ayland                 len = MIN(len, fifo8_num_used(&s->fifo));
5510d17ce82SMark Cave-Ayland                 len = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5520d17ce82SMark Cave-Ayland                 esp_raise_drq(s);
5530d17ce82SMark Cave-Ayland             }
5540d17ce82SMark Cave-Ayland 
555f3666223SMark Cave-Ayland             s->async_buf += len;
556f3666223SMark Cave-Ayland             s->async_len -= len;
557f3666223SMark Cave-Ayland             s->ti_size += len;
558a6cad7cdSMark Cave-Ayland             break;
559a6cad7cdSMark Cave-Ayland 
560a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
561a6cad7cdSMark Cave-Ayland             /* Copy TC zero bytes into the incoming stream */
562a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_read) {
563a6cad7cdSMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
564a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
565a6cad7cdSMark Cave-Ayland             }
566a6cad7cdSMark Cave-Ayland 
567a6cad7cdSMark Cave-Ayland             memset(s->async_buf, 0, len);
568a6cad7cdSMark Cave-Ayland 
569a6cad7cdSMark Cave-Ayland             s->async_buf += len;
570a6cad7cdSMark Cave-Ayland             s->async_len -= len;
571a6cad7cdSMark Cave-Ayland             s->ti_size += len;
572a6cad7cdSMark Cave-Ayland             break;
573a6cad7cdSMark Cave-Ayland         }
574f3666223SMark Cave-Ayland 
575e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
576e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
577f3666223SMark Cave-Ayland             scsi_req_continue(s->current_req);
578f3666223SMark Cave-Ayland             return;
579f3666223SMark Cave-Ayland         }
580f3666223SMark Cave-Ayland 
581004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5821454dc76SMark Cave-Ayland         break;
5831454dc76SMark Cave-Ayland 
5841454dc76SMark Cave-Ayland     case STAT_DI:
5851454dc76SMark Cave-Ayland         if (!s->current_req) {
5861454dc76SMark Cave-Ayland             return;
5871454dc76SMark Cave-Ayland         }
5881454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
5891454dc76SMark Cave-Ayland             /* Defer until data is available.  */
5901454dc76SMark Cave-Ayland             return;
5911454dc76SMark Cave-Ayland         }
5921454dc76SMark Cave-Ayland         if (len > s->async_len) {
5931454dc76SMark Cave-Ayland             len = s->async_len;
5941454dc76SMark Cave-Ayland         }
595c37cc88eSMark Cave-Ayland 
596a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
597a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
59874d71ea1SLaurent Vivier             if (s->dma_memory_write) {
5998b17de88Sblueswir1                 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
60074d71ea1SLaurent Vivier             } else {
60182141c8bSMark Cave-Ayland                 /* Copy device data to FIFO */
602042879fcSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
603042879fcSMark Cave-Ayland                 fifo8_push_all(&s->fifo, s->async_buf, len);
604c37cc88eSMark Cave-Ayland                 esp_raise_drq(s);
605c37cc88eSMark Cave-Ayland             }
606c37cc88eSMark Cave-Ayland 
60782141c8bSMark Cave-Ayland             s->async_buf += len;
60882141c8bSMark Cave-Ayland             s->async_len -= len;
60982141c8bSMark Cave-Ayland             s->ti_size -= len;
61082141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
611a6cad7cdSMark Cave-Ayland             break;
612a6cad7cdSMark Cave-Ayland 
613a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
614a6cad7cdSMark Cave-Ayland             /* Drop TC bytes from the incoming stream */
615a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_write) {
616a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
617a6cad7cdSMark Cave-Ayland             }
618a6cad7cdSMark Cave-Ayland 
619a6cad7cdSMark Cave-Ayland             s->async_buf += len;
620a6cad7cdSMark Cave-Ayland             s->async_len -= len;
621a6cad7cdSMark Cave-Ayland             s->ti_size -= len;
622a6cad7cdSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
623a6cad7cdSMark Cave-Ayland             break;
624a6cad7cdSMark Cave-Ayland         }
625e4e166c8SMark Cave-Ayland 
62602a3ce56SMark Cave-Ayland         if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
62702a3ce56SMark Cave-Ayland             /* If the guest underflows TC then terminate SCSI request */
62802a3ce56SMark Cave-Ayland             scsi_req_continue(s->current_req);
62902a3ce56SMark Cave-Ayland             return;
63002a3ce56SMark Cave-Ayland         }
63102a3ce56SMark Cave-Ayland 
632e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
633e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
634e4e166c8SMark Cave-Ayland             scsi_req_continue(s->current_req);
635e4e166c8SMark Cave-Ayland             return;
636e4e166c8SMark Cave-Ayland         }
637e4e166c8SMark Cave-Ayland 
638004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
6391454dc76SMark Cave-Ayland         break;
6408baa1472SMark Cave-Ayland 
6418baa1472SMark Cave-Ayland     case STAT_ST:
6428baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6438baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6448baa1472SMark Cave-Ayland             len = MIN(len, 1);
6458baa1472SMark Cave-Ayland 
6468baa1472SMark Cave-Ayland             if (len) {
6478baa1472SMark Cave-Ayland                 buf[0] = s->status;
6488baa1472SMark Cave-Ayland 
6498baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6508baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6518baa1472SMark Cave-Ayland                 } else {
6528baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6538baa1472SMark Cave-Ayland                 }
6548baa1472SMark Cave-Ayland 
655421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
6568baa1472SMark Cave-Ayland                 esp_set_phase(s, STAT_MI);
6578baa1472SMark Cave-Ayland 
6588baa1472SMark Cave-Ayland                 if (esp_get_tc(s) > 0) {
6598baa1472SMark Cave-Ayland                     /* Process any message in phase data */
6608baa1472SMark Cave-Ayland                     esp_do_dma(s);
6618baa1472SMark Cave-Ayland                 }
6628baa1472SMark Cave-Ayland             }
6638baa1472SMark Cave-Ayland             break;
66402a3ce56SMark Cave-Ayland 
66502a3ce56SMark Cave-Ayland         default:
66602a3ce56SMark Cave-Ayland             /* Consume remaining data if the guest underflows TC */
66702a3ce56SMark Cave-Ayland             if (fifo8_num_used(&s->fifo) < 2) {
66802a3ce56SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
66902a3ce56SMark Cave-Ayland                 esp_raise_irq(s);
67002a3ce56SMark Cave-Ayland                 esp_lower_drq(s);
67102a3ce56SMark Cave-Ayland             }
67202a3ce56SMark Cave-Ayland             break;
6738baa1472SMark Cave-Ayland         }
6748baa1472SMark Cave-Ayland         break;
6758baa1472SMark Cave-Ayland 
6768baa1472SMark Cave-Ayland     case STAT_MI:
6778baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6788baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6798baa1472SMark Cave-Ayland             len = MIN(len, 1);
6808baa1472SMark Cave-Ayland 
6818baa1472SMark Cave-Ayland             if (len) {
6828baa1472SMark Cave-Ayland                 buf[0] = 0;
6838baa1472SMark Cave-Ayland 
6848baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6858baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6868baa1472SMark Cave-Ayland                 } else {
6878baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6888baa1472SMark Cave-Ayland                 }
6898baa1472SMark Cave-Ayland 
690421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
691421d1ca5SMark Cave-Ayland 
6928baa1472SMark Cave-Ayland                 /* Raise end of command interrupt */
6930ee71db4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_FC;
6948baa1472SMark Cave-Ayland                 esp_raise_irq(s);
6958baa1472SMark Cave-Ayland             }
6968baa1472SMark Cave-Ayland             break;
6978baa1472SMark Cave-Ayland         }
6988baa1472SMark Cave-Ayland         break;
69974d71ea1SLaurent Vivier     }
700a917d384Spbrook }
701a917d384Spbrook 
702a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s)
703a1b8d389SMark Cave-Ayland {
704a1b8d389SMark Cave-Ayland     int len;
705a1b8d389SMark Cave-Ayland 
706a1b8d389SMark Cave-Ayland     if (!s->current_req) {
707a1b8d389SMark Cave-Ayland         return;
708a1b8d389SMark Cave-Ayland     }
709a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
710a1b8d389SMark Cave-Ayland         /* Defer until data is available.  */
711a1b8d389SMark Cave-Ayland         return;
712a1b8d389SMark Cave-Ayland     }
713a1b8d389SMark Cave-Ayland     len = MIN(s->async_len, ESP_FIFO_SZ);
714a1b8d389SMark Cave-Ayland     len = MIN(len, fifo8_num_used(&s->fifo));
715a1b8d389SMark Cave-Ayland     esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
716a1b8d389SMark Cave-Ayland     s->async_buf += len;
717a1b8d389SMark Cave-Ayland     s->async_len -= len;
718a1b8d389SMark Cave-Ayland     s->ti_size += len;
719a1b8d389SMark Cave-Ayland 
720a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
721a1b8d389SMark Cave-Ayland         scsi_req_continue(s->current_req);
722a1b8d389SMark Cave-Ayland         return;
723a1b8d389SMark Cave-Ayland     }
724a1b8d389SMark Cave-Ayland 
725a1b8d389SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
726a1b8d389SMark Cave-Ayland     esp_raise_irq(s);
727a1b8d389SMark Cave-Ayland }
728a1b8d389SMark Cave-Ayland 
7291b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7301b9e48a5SMark Cave-Ayland {
7312572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
7327b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7335a857339SMark Cave-Ayland     int len;
7341b9e48a5SMark Cave-Ayland 
73583e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
73683e803deSMark Cave-Ayland     case STAT_MO:
737215d2579SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
738215d2579SMark Cave-Ayland         case CMD_SELATN:
7392572689bSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7405a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7415a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7425a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
7432572689bSMark Cave-Ayland 
7445d02add4SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7455d02add4SMark Cave-Ayland                 /* First byte received, switch to command phase */
7465d02add4SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
7479b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
7485d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7495d02add4SMark Cave-Ayland 
7505d02add4SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
7515d02add4SMark Cave-Ayland                     /* Process any additional command phase data */
7525d02add4SMark Cave-Ayland                     esp_do_nodma(s);
7535d02add4SMark Cave-Ayland                 }
7545d02add4SMark Cave-Ayland             }
7555d02add4SMark Cave-Ayland             break;
7565d02add4SMark Cave-Ayland 
7575d02add4SMark Cave-Ayland         case CMD_SELATNS:
758215d2579SMark Cave-Ayland             /* Copy one byte from FIFO into cmdfifo */
7595a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, 1);
7605a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7615a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
762215d2579SMark Cave-Ayland 
763d39592ffSMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7645d02add4SMark Cave-Ayland                 /* First byte received, stop in message out phase */
7659b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
7665d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7675d02add4SMark Cave-Ayland 
7685d02add4SMark Cave-Ayland                 /* Raise command completion interrupt */
7695d02add4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
7705d02add4SMark Cave-Ayland                 esp_raise_irq(s);
7715d02add4SMark Cave-Ayland             }
7725d02add4SMark Cave-Ayland             break;
7735d02add4SMark Cave-Ayland 
7745d02add4SMark Cave-Ayland         case CMD_TI:
775215d2579SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7765a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7775a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7785a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
779215d2579SMark Cave-Ayland 
7805d02add4SMark Cave-Ayland             /* ATN remains asserted until FIFO empty */
7811b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
782abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
783cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
7841b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7851b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
78679a6c7c6SMark Cave-Ayland             break;
7875d02add4SMark Cave-Ayland         }
7885d02add4SMark Cave-Ayland         break;
78979a6c7c6SMark Cave-Ayland 
79079a6c7c6SMark Cave-Ayland     case STAT_CD:
791acdee66dSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
792acdee66dSMark Cave-Ayland         case CMD_TI:
79379a6c7c6SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7945a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7955a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7965a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
79779a6c7c6SMark Cave-Ayland 
79879a6c7c6SMark Cave-Ayland             cmdlen = fifo8_num_used(&s->cmdfifo);
79979a6c7c6SMark Cave-Ayland             trace_esp_handle_ti_cmd(cmdlen);
80079a6c7c6SMark Cave-Ayland 
8015d02add4SMark Cave-Ayland             /* CDB may be transferred in one or more TI commands */
8025d02add4SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8035d02add4SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
80479a6c7c6SMark Cave-Ayland                     /* Command has been received */
80579a6c7c6SMark Cave-Ayland                     do_cmd(s);
8065d02add4SMark Cave-Ayland             } else {
8075d02add4SMark Cave-Ayland                 /*
8085d02add4SMark Cave-Ayland                  * If data was transferred from the FIFO then raise bus
8095d02add4SMark Cave-Ayland                  * service interrupt to indicate transfer complete. Otherwise
8105d02add4SMark Cave-Ayland                  * defer until the next FIFO write.
8115d02add4SMark Cave-Ayland                  */
8125a857339SMark Cave-Ayland                 if (len) {
8135d02add4SMark Cave-Ayland                     /* Raise interrupt to indicate transfer complete */
8145d02add4SMark Cave-Ayland                     s->rregs[ESP_RINTR] |= INTR_BS;
8155d02add4SMark Cave-Ayland                     esp_raise_irq(s);
8165d02add4SMark Cave-Ayland                 }
8175d02add4SMark Cave-Ayland             }
8185d02add4SMark Cave-Ayland             break;
8195d02add4SMark Cave-Ayland 
8208ba32048SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
8218ba32048SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
822acdee66dSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
8235a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8245a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8255a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
826acdee66dSMark Cave-Ayland 
8278ba32048SMark Cave-Ayland             /* Handle when DMA transfer is terminated by non-DMA FIFO write */
8288ba32048SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8298ba32048SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
8308ba32048SMark Cave-Ayland                     /* Command has been received */
8318ba32048SMark Cave-Ayland                     do_cmd(s);
8328ba32048SMark Cave-Ayland             }
8338ba32048SMark Cave-Ayland             break;
8348ba32048SMark Cave-Ayland 
8355d02add4SMark Cave-Ayland         case CMD_SEL:
8365d02add4SMark Cave-Ayland         case CMD_SELATN:
837acdee66dSMark Cave-Ayland             /* FIFO already contain entire CDB: copy to cmdfifo and execute */
8385a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8395a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8405a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
841acdee66dSMark Cave-Ayland 
8425d02add4SMark Cave-Ayland             do_cmd(s);
8435d02add4SMark Cave-Ayland             break;
8445d02add4SMark Cave-Ayland         }
84583e803deSMark Cave-Ayland         break;
8461b9e48a5SMark Cave-Ayland 
8479d1aa52bSMark Cave-Ayland     case STAT_DO:
8485d02add4SMark Cave-Ayland         /* Accumulate data in FIFO until non-DMA TI is executed */
8499d1aa52bSMark Cave-Ayland         break;
8509d1aa52bSMark Cave-Ayland 
8519d1aa52bSMark Cave-Ayland     case STAT_DI:
8529d1aa52bSMark Cave-Ayland         if (!s->current_req) {
8539d1aa52bSMark Cave-Ayland             return;
8549d1aa52bSMark Cave-Ayland         }
8559d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8569d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8579d1aa52bSMark Cave-Ayland             return;
8589d1aa52bSMark Cave-Ayland         }
8596ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8606ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8616ef2cabcSMark Cave-Ayland             s->async_buf++;
8626ef2cabcSMark Cave-Ayland             s->async_len--;
8636ef2cabcSMark Cave-Ayland             s->ti_size--;
8646ef2cabcSMark Cave-Ayland         }
8651b9e48a5SMark Cave-Ayland 
8661b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8671b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8681b9e48a5SMark Cave-Ayland             return;
8691b9e48a5SMark Cave-Ayland         }
8701b9e48a5SMark Cave-Ayland 
8719655f72cSMark Cave-Ayland         /* If preloading the FIFO, defer until TI command issued */
8729655f72cSMark Cave-Ayland         if (s->rregs[ESP_CMD] != CMD_TI) {
8739655f72cSMark Cave-Ayland             return;
8749655f72cSMark Cave-Ayland         }
8759655f72cSMark Cave-Ayland 
8761b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8771b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
8789d1aa52bSMark Cave-Ayland         break;
87983428f7aSMark Cave-Ayland 
88083428f7aSMark Cave-Ayland     case STAT_ST:
88183428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
88283428f7aSMark Cave-Ayland         case CMD_ICCS:
88383428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, s->status);
88483428f7aSMark Cave-Ayland             esp_set_phase(s, STAT_MI);
88583428f7aSMark Cave-Ayland 
88683428f7aSMark Cave-Ayland             /* Process any message in phase data */
88783428f7aSMark Cave-Ayland             esp_do_nodma(s);
88883428f7aSMark Cave-Ayland             break;
88983428f7aSMark Cave-Ayland         }
89083428f7aSMark Cave-Ayland         break;
89183428f7aSMark Cave-Ayland 
89283428f7aSMark Cave-Ayland     case STAT_MI:
89383428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
89483428f7aSMark Cave-Ayland         case CMD_ICCS:
89583428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, 0);
89683428f7aSMark Cave-Ayland 
8970ee71db4SMark Cave-Ayland             /* Raise end of command interrupt */
8980ee71db4SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
89983428f7aSMark Cave-Ayland             esp_raise_irq(s);
90083428f7aSMark Cave-Ayland             break;
90183428f7aSMark Cave-Ayland         }
90283428f7aSMark Cave-Ayland         break;
9039d1aa52bSMark Cave-Ayland     }
9041b9e48a5SMark Cave-Ayland }
9051b9e48a5SMark Cave-Ayland 
9064aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
907a917d384Spbrook {
9084aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
9095a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
9104aaa6ac3SMark Cave-Ayland 
911bf4b9889SBlue Swirl     trace_esp_command_complete();
9126ef2cabcSMark Cave-Ayland 
9136ef2cabcSMark Cave-Ayland     /*
9146ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
9156ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
9166ef2cabcSMark Cave-Ayland      */
9176ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
918c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
919bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
920c6df7102SPaolo Bonzini         }
9216ef2cabcSMark Cave-Ayland     }
9226ef2cabcSMark Cave-Ayland 
923a917d384Spbrook     s->async_len = 0;
9244aaa6ac3SMark Cave-Ayland     if (req->status) {
925bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
926c6df7102SPaolo Bonzini     }
9274aaa6ac3SMark Cave-Ayland     s->status = req->status;
9286ef2cabcSMark Cave-Ayland 
9296ef2cabcSMark Cave-Ayland     /*
930cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
931cb988199SMark Cave-Ayland      * byte is still in the FIFO
9326ef2cabcSMark Cave-Ayland      */
9338bb22495SMark Cave-Ayland     s->ti_size = 0;
9348bb22495SMark Cave-Ayland 
9358bb22495SMark Cave-Ayland     switch (s->rregs[ESP_CMD]) {
9368bb22495SMark Cave-Ayland     case CMD_SEL | CMD_DMA:
9378bb22495SMark Cave-Ayland     case CMD_SEL:
9388bb22495SMark Cave-Ayland     case CMD_SELATN | CMD_DMA:
9398bb22495SMark Cave-Ayland     case CMD_SELATN:
940cb988199SMark Cave-Ayland         /*
9418bb22495SMark Cave-Ayland          * No data phase for sequencer command so raise deferred bus service
942c90b2792SMark Cave-Ayland          * and function complete interrupt
943cb988199SMark Cave-Ayland          */
944c90b2792SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9459b2cdca2SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
9468bb22495SMark Cave-Ayland         break;
947cb22ce50SMark Cave-Ayland 
948cb22ce50SMark Cave-Ayland     case CMD_TI | CMD_DMA:
949cb22ce50SMark Cave-Ayland     case CMD_TI:
950cb22ce50SMark Cave-Ayland         s->rregs[ESP_CMD] = 0;
951cb22ce50SMark Cave-Ayland         break;
9526ef2cabcSMark Cave-Ayland     }
9536ef2cabcSMark Cave-Ayland 
9548bb22495SMark Cave-Ayland     /* Raise bus service interrupt to indicate change to STATUS phase */
9558bb22495SMark Cave-Ayland     esp_set_phase(s, STAT_ST);
9568bb22495SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
9578bb22495SMark Cave-Ayland     esp_raise_irq(s);
95802a3ce56SMark Cave-Ayland 
95902a3ce56SMark Cave-Ayland     /* Ensure DRQ is set correctly for TC underflow or normal completion */
96002a3ce56SMark Cave-Ayland     esp_dma_ti_check(s);
9618bb22495SMark Cave-Ayland 
9625c6c0e51SHannes Reinecke     if (s->current_req) {
9635c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9645c6c0e51SHannes Reinecke         s->current_req = NULL;
965a917d384Spbrook         s->current_dev = NULL;
9665c6c0e51SHannes Reinecke     }
967c6df7102SPaolo Bonzini }
968c6df7102SPaolo Bonzini 
9699c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
970c6df7102SPaolo Bonzini {
971e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9726cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
973c6df7102SPaolo Bonzini 
9746cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
975aba1f023SPaolo Bonzini     s->async_len = len;
9760c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9774e78f3bfSMark Cave-Ayland 
978c90b2792SMark Cave-Ayland     if (!s->data_ready) {
979a4608fa0SMark Cave-Ayland         s->data_ready = true;
980a4608fa0SMark Cave-Ayland 
981a4608fa0SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
982a4608fa0SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
983a4608fa0SMark Cave-Ayland         case CMD_SEL:
984a4608fa0SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
985a4608fa0SMark Cave-Ayland         case CMD_SELATN:
986c90b2792SMark Cave-Ayland             /*
987c90b2792SMark Cave-Ayland              * Initial incoming data xfer is complete for sequencer command
988c90b2792SMark Cave-Ayland              * so raise deferred bus service and function complete interrupt
989c90b2792SMark Cave-Ayland              */
990c90b2792SMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9919b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_CD;
992c90b2792SMark Cave-Ayland              break;
993c90b2792SMark Cave-Ayland 
994a4608fa0SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
995a4608fa0SMark Cave-Ayland         case CMD_SELATNS:
9964e78f3bfSMark Cave-Ayland             /*
9974e78f3bfSMark Cave-Ayland              * Initial incoming data xfer is complete so raise command
9984e78f3bfSMark Cave-Ayland              * completion interrupt
9994e78f3bfSMark Cave-Ayland              */
10004e78f3bfSMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS;
10019b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_MO;
1002a4608fa0SMark Cave-Ayland              break;
1003a4608fa0SMark Cave-Ayland 
1004a4608fa0SMark Cave-Ayland         case CMD_TI | CMD_DMA:
1005a4608fa0SMark Cave-Ayland         case CMD_TI:
1006a4608fa0SMark Cave-Ayland             /*
1007a4608fa0SMark Cave-Ayland              * Bus service interrupt raised because of initial change to
1008a4608fa0SMark Cave-Ayland              * DATA phase
1009a4608fa0SMark Cave-Ayland              */
1010cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
1011a4608fa0SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
1012a4608fa0SMark Cave-Ayland             break;
1013a4608fa0SMark Cave-Ayland         }
1014c90b2792SMark Cave-Ayland 
1015c90b2792SMark Cave-Ayland         esp_raise_irq(s);
10164e78f3bfSMark Cave-Ayland     }
10174e78f3bfSMark Cave-Ayland 
10181b9e48a5SMark Cave-Ayland     /*
10191b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
10201b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
10211b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
10221b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
10231b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
10241b9e48a5SMark Cave-Ayland      */
10251b9e48a5SMark Cave-Ayland 
102682003450SMark Cave-Ayland     if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
1027a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
1028004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
1029a79e767aSMark Cave-Ayland 
1030a79e767aSMark Cave-Ayland         esp_do_dma(s);
103182003450SMark Cave-Ayland     } else if (s->rregs[ESP_CMD] == CMD_TI) {
10321b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10331b9e48a5SMark Cave-Ayland     }
1034a917d384Spbrook }
10352e5d83bbSpbrook 
10362f275b8fSbellard static void handle_ti(ESPState *s)
10372f275b8fSbellard {
10381b9e48a5SMark Cave-Ayland     uint32_t dmalen;
10392f275b8fSbellard 
10407246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
10417246e160SHervé Poussineau         s->dma_cb = handle_ti;
10427246e160SHervé Poussineau         return;
10437246e160SHervé Poussineau     }
10447246e160SHervé Poussineau 
10454f6200f0Sbellard     if (s->dma) {
10461b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
1047b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
10484d611c9aSpbrook         esp_do_dma(s);
1049799d90d8SMark Cave-Ayland     } else {
10501b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
10511b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10525d02add4SMark Cave-Ayland 
10535d02add4SMark Cave-Ayland         if (esp_get_phase(s) == STAT_DO) {
10545d02add4SMark Cave-Ayland             esp_nodma_ti_dataout(s);
10555d02add4SMark Cave-Ayland         }
10564f6200f0Sbellard     }
10572f275b8fSbellard }
10582f275b8fSbellard 
10599c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10606f7e9aecSbellard {
10615aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10625aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1063c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10644e9aec74Spbrook     s->ti_size = 0;
10653f26c975SMark Cave-Ayland     s->async_len = 0;
1066042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1067023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10684e9aec74Spbrook     s->dma = 0;
106973d74342SBlue Swirl     s->dma_cb = NULL;
10708dea1dd4Sblueswir1 
10718dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10726f7e9aecSbellard }
10736f7e9aecSbellard 
1074a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
107585948643SBlue Swirl {
107685948643SBlue Swirl     qemu_irq_lower(s->irq);
10776dec7c0dSMark Cave-Ayland     qemu_irq_lower(s->drq_irq);
1078a391fdbcSHervé Poussineau     esp_hard_reset(s);
107985948643SBlue Swirl }
108085948643SBlue Swirl 
1081c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1082c6e51f1bSJohn Millikin {
10834a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1084c6e51f1bSJohn Millikin }
1085c6e51f1bSJohn Millikin 
1086a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10872d069babSblueswir1 {
108885948643SBlue Swirl     if (level) {
1089a391fdbcSHervé Poussineau         esp_soft_reset(s);
109085948643SBlue Swirl     }
10912d069babSblueswir1 }
10922d069babSblueswir1 
1093f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1094f21fe39dSMark Cave-Ayland {
1095f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1096f21fe39dSMark Cave-Ayland 
1097f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1098f21fe39dSMark Cave-Ayland         s->dma = 1;
1099f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1100f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1101f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1102f21fe39dSMark Cave-Ayland         } else {
1103f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1104f21fe39dSMark Cave-Ayland         }
1105f21fe39dSMark Cave-Ayland     } else {
1106f21fe39dSMark Cave-Ayland         s->dma = 0;
1107f21fe39dSMark Cave-Ayland     }
1108f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1109f21fe39dSMark Cave-Ayland     case CMD_NOP:
1110f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1111f21fe39dSMark Cave-Ayland         break;
1112f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1113f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1114f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1115f21fe39dSMark Cave-Ayland         break;
1116f21fe39dSMark Cave-Ayland     case CMD_RESET:
1117f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1118f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1119f21fe39dSMark Cave-Ayland         break;
1120f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1121f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1122f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1123f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1124f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1125f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1126f21fe39dSMark Cave-Ayland         }
1127f21fe39dSMark Cave-Ayland         break;
1128f21fe39dSMark Cave-Ayland     case CMD_TI:
1129f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1130f21fe39dSMark Cave-Ayland         handle_ti(s);
1131f21fe39dSMark Cave-Ayland         break;
1132f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1133f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1134f21fe39dSMark Cave-Ayland         write_response(s);
1135f21fe39dSMark Cave-Ayland         break;
1136f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1137f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1138f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1139f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1140f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1141f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1142f21fe39dSMark Cave-Ayland         break;
1143f21fe39dSMark Cave-Ayland     case CMD_PAD:
1144f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1145a6cad7cdSMark Cave-Ayland         handle_pad(s);
1146f21fe39dSMark Cave-Ayland         break;
1147f21fe39dSMark Cave-Ayland     case CMD_SATN:
1148f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1149f21fe39dSMark Cave-Ayland         break;
1150f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1151f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1152f21fe39dSMark Cave-Ayland         break;
1153f21fe39dSMark Cave-Ayland     case CMD_SEL:
1154f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1155f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1156f21fe39dSMark Cave-Ayland         break;
1157f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1158f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1159f21fe39dSMark Cave-Ayland         handle_satn(s);
1160f21fe39dSMark Cave-Ayland         break;
1161f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1162f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1163f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1164f21fe39dSMark Cave-Ayland         break;
1165f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1166f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1167f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1168f21fe39dSMark Cave-Ayland         break;
1169f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1170f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1171f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1172f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1173f21fe39dSMark Cave-Ayland         break;
1174f21fe39dSMark Cave-Ayland     default:
1175f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1176f21fe39dSMark Cave-Ayland         break;
1177f21fe39dSMark Cave-Ayland     }
1178f21fe39dSMark Cave-Ayland }
1179f21fe39dSMark Cave-Ayland 
11809c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
118173d74342SBlue Swirl {
1182b630c075SMark Cave-Ayland     uint32_t val;
118373d74342SBlue Swirl 
11846f7e9aecSbellard     switch (saddr) {
11855ad6bb97Sblueswir1     case ESP_FIFO:
1186c5fef911SMark Cave-Ayland         s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
1187b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11884f6200f0Sbellard         break;
11895ad6bb97Sblueswir1     case ESP_RINTR:
119094d5c79dSMark Cave-Ayland         /*
119194d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
119294d5c79dSMark Cave-Ayland          * except TC
119394d5c79dSMark Cave-Ayland          */
1194b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11952814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
1196d294b77aSMark Cave-Ayland         esp_lower_irq(s);
1197d68212cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] &= STAT_TC | 7;
1198af947a3dSMark Cave-Ayland         /*
1199af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1200af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1201af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1202af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1203af947a3dSMark Cave-Ayland          * transition.
1204af947a3dSMark Cave-Ayland          *
1205af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1206af947a3dSMark Cave-Ayland          */
1207b630c075SMark Cave-Ayland         break;
1208c9cf45c1SHannes Reinecke     case ESP_TCHI:
1209c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1210c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1211b630c075SMark Cave-Ayland             val = s->chip_id;
1212b630c075SMark Cave-Ayland         } else {
1213b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1214c9cf45c1SHannes Reinecke         }
1215b630c075SMark Cave-Ayland         break;
1216238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1217238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1218238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1219238ec4d7SMark Cave-Ayland         break;
12206f7e9aecSbellard     default:
1221b630c075SMark Cave-Ayland         val = s->rregs[saddr];
12226f7e9aecSbellard         break;
12236f7e9aecSbellard     }
1224b630c075SMark Cave-Ayland 
1225b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1226b630c075SMark Cave-Ayland     return val;
12276f7e9aecSbellard }
12286f7e9aecSbellard 
12299c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
12306f7e9aecSbellard {
1231bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
12326f7e9aecSbellard     switch (saddr) {
1233c9cf45c1SHannes Reinecke     case ESP_TCHI:
1234c9cf45c1SHannes Reinecke         s->tchi_written = true;
1235c9cf45c1SHannes Reinecke         /* fall through */
12365ad6bb97Sblueswir1     case ESP_TCLO:
12375ad6bb97Sblueswir1     case ESP_TCMID:
12385ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
12394f6200f0Sbellard         break;
12405ad6bb97Sblueswir1     case ESP_FIFO:
12412572689bSMark Cave-Ayland         if (!fifo8_is_full(&s->fifo)) {
12422572689bSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
12432572689bSMark Cave-Ayland         }
12445d02add4SMark Cave-Ayland         esp_do_nodma(s);
12454f6200f0Sbellard         break;
12465ad6bb97Sblueswir1     case ESP_CMD:
12474f6200f0Sbellard         s->rregs[saddr] = val;
1248f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
12496f7e9aecSbellard         break;
12505ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
12514f6200f0Sbellard         break;
12525ad6bb97Sblueswir1     case ESP_CFG1:
12539ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12549ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12554f6200f0Sbellard         s->rregs[saddr] = val;
12564f6200f0Sbellard         break;
12575ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12584f6200f0Sbellard         break;
12596f7e9aecSbellard     default:
12603af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12618dea1dd4Sblueswir1         return;
12626f7e9aecSbellard     }
12632f275b8fSbellard     s->wregs[saddr] = val;
12646f7e9aecSbellard }
12656f7e9aecSbellard 
1266a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12678372d383SPeter Maydell                             unsigned size, bool is_write,
12688372d383SPeter Maydell                             MemTxAttrs attrs)
126967bb5314SAvi Kivity {
127067bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
127167bb5314SAvi Kivity }
12726f7e9aecSbellard 
12736cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12746cc88d6bSMark Cave-Ayland {
12756cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12766cc88d6bSMark Cave-Ayland 
12776cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12786cc88d6bSMark Cave-Ayland     return version_id < 5;
12796cc88d6bSMark Cave-Ayland }
12806cc88d6bSMark Cave-Ayland 
12814e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12824e78f3bfSMark Cave-Ayland {
12834e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12844e78f3bfSMark Cave-Ayland 
12854e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12860bcd5a18SMark Cave-Ayland     return version_id >= 5;
12874e78f3bfSMark Cave-Ayland }
12884e78f3bfSMark Cave-Ayland 
12894eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12904eb86065SPaolo Bonzini {
12914eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12924eb86065SPaolo Bonzini 
12934eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12944eb86065SPaolo Bonzini     return version_id >= 6;
12954eb86065SPaolo Bonzini }
12964eb86065SPaolo Bonzini 
129782003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
129882003450SMark Cave-Ayland {
129982003450SMark Cave-Ayland     ESPState *s = ESP(opaque);
130082003450SMark Cave-Ayland 
130182003450SMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
130282003450SMark Cave-Ayland     return version_id >= 5 && version_id <= 6;
130382003450SMark Cave-Ayland }
130482003450SMark Cave-Ayland 
1305ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
13060bd005beSMark Cave-Ayland {
1307ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1308ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
13090bd005beSMark Cave-Ayland 
13100bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13110bd005beSMark Cave-Ayland     return 0;
13120bd005beSMark Cave-Ayland }
13130bd005beSMark Cave-Ayland 
13140bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
13150bd005beSMark Cave-Ayland {
13160bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1317042879fcSMark Cave-Ayland     int len, i;
13180bd005beSMark Cave-Ayland 
13196cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
13206cc88d6bSMark Cave-Ayland 
13216cc88d6bSMark Cave-Ayland     if (version_id < 5) {
13226cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1323042879fcSMark Cave-Ayland 
1324042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1325042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1326042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1327042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1328042879fcSMark Cave-Ayland         }
1329023666daSMark Cave-Ayland 
1330023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1331023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1332023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1333023666daSMark Cave-Ayland         }
13346cc88d6bSMark Cave-Ayland     }
13356cc88d6bSMark Cave-Ayland 
13360bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13370bd005beSMark Cave-Ayland     return 0;
13380bd005beSMark Cave-Ayland }
13390bd005beSMark Cave-Ayland 
13409c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1341cc9952f3SBlue Swirl     .name = "esp",
134282003450SMark Cave-Ayland     .version_id = 7,
1343cc9952f3SBlue Swirl     .minimum_version_id = 3,
13440bd005beSMark Cave-Ayland     .post_load = esp_post_load,
13452d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1346cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1347cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1348cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1349042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1350042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1351042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13523944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13534aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13544aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13554aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13564aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1357cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1358023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1359023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1360023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1361023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1362023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1363023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1364cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13656cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13668dded6deSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
1367023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1368042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1369023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
137082003450SMark Cave-Ayland         VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
137182003450SMark Cave-Ayland                            esp_is_between_version_5_and_6),
13724eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1373442de89aSMark Cave-Ayland         VMSTATE_BOOL(drq_state, ESPState),
1374cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
137574d71ea1SLaurent Vivier     },
1376cc9952f3SBlue Swirl };
13776f7e9aecSbellard 
1378a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1379a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1380a391fdbcSHervé Poussineau {
1381a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1382eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1383a391fdbcSHervé Poussineau     uint32_t saddr;
1384a391fdbcSHervé Poussineau 
1385a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1386eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1387a391fdbcSHervé Poussineau }
1388a391fdbcSHervé Poussineau 
1389a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1390a391fdbcSHervé Poussineau                                     unsigned int size)
1391a391fdbcSHervé Poussineau {
1392a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1393eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1394a391fdbcSHervé Poussineau     uint32_t saddr;
1395a391fdbcSHervé Poussineau 
1396a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1397eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1398a391fdbcSHervé Poussineau }
1399a391fdbcSHervé Poussineau 
1400a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1401a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1402a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1403a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1404a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1405a391fdbcSHervé Poussineau };
1406a391fdbcSHervé Poussineau 
140774d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
140874d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
140974d71ea1SLaurent Vivier {
141074d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1411eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
141274d71ea1SLaurent Vivier 
1413960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1414960ebfd9SMark Cave-Ayland 
141574d71ea1SLaurent Vivier     switch (size) {
141674d71ea1SLaurent Vivier     case 1:
1417761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
141874d71ea1SLaurent Vivier         break;
141974d71ea1SLaurent Vivier     case 2:
1420761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1421761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
142274d71ea1SLaurent Vivier         break;
142374d71ea1SLaurent Vivier     }
1424b46a43a2SMark Cave-Ayland     esp_do_dma(s);
142574d71ea1SLaurent Vivier }
142674d71ea1SLaurent Vivier 
142774d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
142874d71ea1SLaurent Vivier                                      unsigned int size)
142974d71ea1SLaurent Vivier {
143074d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1431eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
143274d71ea1SLaurent Vivier     uint64_t val = 0;
143374d71ea1SLaurent Vivier 
1434960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1435960ebfd9SMark Cave-Ayland 
143674d71ea1SLaurent Vivier     switch (size) {
143774d71ea1SLaurent Vivier     case 1:
1438761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
143974d71ea1SLaurent Vivier         break;
144074d71ea1SLaurent Vivier     case 2:
1441761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1442761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
144374d71ea1SLaurent Vivier         break;
144474d71ea1SLaurent Vivier     }
1445b46a43a2SMark Cave-Ayland     esp_do_dma(s);
144674d71ea1SLaurent Vivier     return val;
144774d71ea1SLaurent Vivier }
144874d71ea1SLaurent Vivier 
1449a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1450a7a22088SMark Cave-Ayland {
1451a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1452a7a22088SMark Cave-Ayland 
1453a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1454a7a22088SMark Cave-Ayland     s->current_req = req;
1455a7a22088SMark Cave-Ayland     return s;
1456a7a22088SMark Cave-Ayland }
1457a7a22088SMark Cave-Ayland 
145874d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
145974d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
146074d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
146174d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
146274d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1463cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1464cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1465cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
146674d71ea1SLaurent Vivier };
146774d71ea1SLaurent Vivier 
1468afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1469afd4030cSPaolo Bonzini     .tcq = false,
14707e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14717e0380b9SPaolo Bonzini     .max_lun = 7,
1472afd4030cSPaolo Bonzini 
1473a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1474c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
147594d3f98aSPaolo Bonzini     .complete = esp_command_complete,
147694d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1477cfdc1bb0SPaolo Bonzini };
1478cfdc1bb0SPaolo Bonzini 
1479a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1480cfb9de9cSPaul Brook {
148184fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1482eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1483a391fdbcSHervé Poussineau 
1484a391fdbcSHervé Poussineau     switch (irq) {
1485a391fdbcSHervé Poussineau     case 0:
1486a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1487a391fdbcSHervé Poussineau         break;
1488a391fdbcSHervé Poussineau     case 1:
1489b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1490a391fdbcSHervé Poussineau         break;
1491a391fdbcSHervé Poussineau     }
1492a391fdbcSHervé Poussineau }
1493a391fdbcSHervé Poussineau 
1494b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1495a391fdbcSHervé Poussineau {
1496b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
149784fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1498eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1499eb169c76SMark Cave-Ayland 
1500eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1501eb169c76SMark Cave-Ayland         return;
1502eb169c76SMark Cave-Ayland     }
15036f7e9aecSbellard 
1504b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
15056dec7c0dSMark Cave-Ayland     sysbus_init_irq(sbd, &s->drq_irq);
1506a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
15076f7e9aecSbellard 
1508d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
150929776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
151074d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1511b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
151274d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1513cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
151474d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
15156f7e9aecSbellard 
1516b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
15172d069babSblueswir1 
1518739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
151967e999beSbellard }
1520cfb9de9cSPaul Brook 
1521a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1522a391fdbcSHervé Poussineau {
152384fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1524eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1525eb169c76SMark Cave-Ayland 
1526eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1527eb169c76SMark Cave-Ayland }
1528eb169c76SMark Cave-Ayland 
1529eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1530eb169c76SMark Cave-Ayland {
1531eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1532eb169c76SMark Cave-Ayland 
1533eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1534a391fdbcSHervé Poussineau }
1535a391fdbcSHervé Poussineau 
1536a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1537a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
15380bd005beSMark Cave-Ayland     .version_id = 2,
1539ea84a442SGuenter Roeck     .minimum_version_id = 1,
1540ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
15412d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15420bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1543a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1544a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1545a391fdbcSHervé Poussineau     }
1546999e12bbSAnthony Liguori };
1547999e12bbSAnthony Liguori 
1548a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1549999e12bbSAnthony Liguori {
155039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1551999e12bbSAnthony Liguori 
1552b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1553a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1554a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1555125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
155663235df8SBlue Swirl }
1557999e12bbSAnthony Liguori 
1558042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1559042879fcSMark Cave-Ayland {
1560042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1561042879fcSMark Cave-Ayland 
1562042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1563023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1564042879fcSMark Cave-Ayland }
1565042879fcSMark Cave-Ayland 
1566042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1567042879fcSMark Cave-Ayland {
1568042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1569042879fcSMark Cave-Ayland 
1570042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1571023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1572042879fcSMark Cave-Ayland }
1573042879fcSMark Cave-Ayland 
1574eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1575eb169c76SMark Cave-Ayland {
1576eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1577eb169c76SMark Cave-Ayland 
1578eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1579eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1580eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1581eb169c76SMark Cave-Ayland }
1582eb169c76SMark Cave-Ayland 
1583499f4089SMark Cave-Ayland static const TypeInfo esp_info_types[] = {
1584499f4089SMark Cave-Ayland     {
1585499f4089SMark Cave-Ayland         .name          = TYPE_SYSBUS_ESP,
1586499f4089SMark Cave-Ayland         .parent        = TYPE_SYS_BUS_DEVICE,
1587499f4089SMark Cave-Ayland         .instance_init = sysbus_esp_init,
1588499f4089SMark Cave-Ayland         .instance_size = sizeof(SysBusESPState),
1589499f4089SMark Cave-Ayland         .class_init    = sysbus_esp_class_init,
1590499f4089SMark Cave-Ayland     },
1591499f4089SMark Cave-Ayland     {
1592eb169c76SMark Cave-Ayland         .name = TYPE_ESP,
1593eb169c76SMark Cave-Ayland         .parent = TYPE_DEVICE,
1594042879fcSMark Cave-Ayland         .instance_init = esp_init,
1595042879fcSMark Cave-Ayland         .instance_finalize = esp_finalize,
1596eb169c76SMark Cave-Ayland         .instance_size = sizeof(ESPState),
1597eb169c76SMark Cave-Ayland         .class_init = esp_class_init,
1598499f4089SMark Cave-Ayland     },
1599eb169c76SMark Cave-Ayland };
1600eb169c76SMark Cave-Ayland 
1601499f4089SMark Cave-Ayland DEFINE_TYPES(esp_info_types)
1602