xref: /qemu/hw/scsi/esp.c (revision f366622366807ce7e11cd74e501620840d8a3cda)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
12449c60d16SMark Cave-Ayland     uint32_t n, n2;
12549c60d16SMark Cave-Ayland     int len;
1267b320a8eSMark Cave-Ayland 
1277b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1287b320a8eSMark Cave-Ayland         return 0;
1297b320a8eSMark Cave-Ayland     }
1307b320a8eSMark Cave-Ayland 
13149c60d16SMark Cave-Ayland     len = maxlen;
13249c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1337b320a8eSMark Cave-Ayland     if (dest) {
1347b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1357b320a8eSMark Cave-Ayland     }
1367b320a8eSMark Cave-Ayland 
13749c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
13849c60d16SMark Cave-Ayland     len -= n;
13949c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14049c60d16SMark Cave-Ayland     if (len) {
14149c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14249c60d16SMark Cave-Ayland         if (dest) {
14349c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
14449c60d16SMark Cave-Ayland         }
14549c60d16SMark Cave-Ayland         n += n2;
14649c60d16SMark Cave-Ayland     }
14749c60d16SMark Cave-Ayland 
1487b320a8eSMark Cave-Ayland     return n;
1497b320a8eSMark Cave-Ayland }
1507b320a8eSMark Cave-Ayland 
151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
152c47b5835SMark Cave-Ayland {
153c47b5835SMark Cave-Ayland     uint32_t dmalen;
154c47b5835SMark Cave-Ayland 
155c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
156c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
157c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
158c47b5835SMark Cave-Ayland 
159c47b5835SMark Cave-Ayland     return dmalen;
160c47b5835SMark Cave-Ayland }
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
163c47b5835SMark Cave-Ayland {
164c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
165c5d7df28SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
167c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
168c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
169c5d7df28SMark Cave-Ayland 
170c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
171c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
172c5d7df28SMark Cave-Ayland     }
173c47b5835SMark Cave-Ayland }
174c47b5835SMark Cave-Ayland 
175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
176c04ed569SMark Cave-Ayland {
177c04ed569SMark Cave-Ayland     uint32_t dmalen;
178c04ed569SMark Cave-Ayland 
179c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
180c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
181c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
182c04ed569SMark Cave-Ayland 
183c04ed569SMark Cave-Ayland     return dmalen;
184c04ed569SMark Cave-Ayland }
185c04ed569SMark Cave-Ayland 
186761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
187761bef75SMark Cave-Ayland {
1888da90e81SMark Cave-Ayland     uint8_t val;
1898da90e81SMark Cave-Ayland 
19002abe246SMark Cave-Ayland     if (s->do_cmd) {
191c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->cmdfifo);
19202abe246SMark Cave-Ayland     } else {
193c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->fifo);
19402abe246SMark Cave-Ayland     }
1958da90e81SMark Cave-Ayland 
1968da90e81SMark Cave-Ayland     return val;
197761bef75SMark Cave-Ayland }
198761bef75SMark Cave-Ayland 
199761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
200761bef75SMark Cave-Ayland {
2018da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2028da90e81SMark Cave-Ayland 
2033c421400SMark Cave-Ayland     if (dmalen == 0) {
2048da90e81SMark Cave-Ayland         return;
2058da90e81SMark Cave-Ayland     }
2068da90e81SMark Cave-Ayland 
20702abe246SMark Cave-Ayland     if (s->do_cmd) {
208e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->cmdfifo, val);
20902abe246SMark Cave-Ayland     } else {
210e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->fifo, val);
21102abe246SMark Cave-Ayland     }
2128da90e81SMark Cave-Ayland 
2138da90e81SMark Cave-Ayland     dmalen--;
2148da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
215761bef75SMark Cave-Ayland }
216761bef75SMark Cave-Ayland 
21777987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb)
2181e794c51SMark Cave-Ayland {
2191e794c51SMark Cave-Ayland     s->pdma_cb = cb;
2201e794c51SMark Cave-Ayland }
2211e794c51SMark Cave-Ayland 
222c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2236130b188SLaurent Vivier {
2246130b188SLaurent Vivier     int target;
2256130b188SLaurent Vivier 
2266130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2276130b188SLaurent Vivier 
2286130b188SLaurent Vivier     s->ti_size = 0;
2296130b188SLaurent Vivier 
230cf40a5e4SMark Cave-Ayland     if (s->current_req) {
231cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
232cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
233cf40a5e4SMark Cave-Ayland     }
234cf40a5e4SMark Cave-Ayland 
2356130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2366130b188SLaurent Vivier     if (!s->current_dev) {
2376130b188SLaurent Vivier         /* No such drive */
2386130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
239cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2406130b188SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_0;
2416130b188SLaurent Vivier         esp_raise_irq(s);
2426130b188SLaurent Vivier         return -1;
2436130b188SLaurent Vivier     }
2444e78f3bfSMark Cave-Ayland 
2454e78f3bfSMark Cave-Ayland     /*
2464e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
2474eb86065SPaolo Bonzini      * either in do_command_phase() for DATA OUT transfers or by the deferred
2484e78f3bfSMark Cave-Ayland      * IRQ mechanism in esp_transfer_data() for DATA IN transfers
2494e78f3bfSMark Cave-Ayland      */
2504e78f3bfSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_FC;
2514e78f3bfSMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_CD;
2526130b188SLaurent Vivier     return 0;
2536130b188SLaurent Vivier }
2546130b188SLaurent Vivier 
25520c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
2562f275b8fSbellard {
257023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
258042879fcSMark Cave-Ayland     uint32_t dmalen, n;
2592f275b8fSbellard     int target;
2602f275b8fSbellard 
2618dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2624f6200f0Sbellard     if (s->dma) {
26320c8d2edSMark Cave-Ayland         dmalen = MIN(esp_get_tc(s), maxlen);
26420c8d2edSMark Cave-Ayland         if (dmalen == 0) {
2656c1fef6bSPrasad J Pandit             return 0;
2666c1fef6bSPrasad J Pandit         }
26774d71ea1SLaurent Vivier         if (s->dma_memory_read) {
2688b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, buf, dmalen);
269fbc6510eSMark Cave-Ayland             dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
270023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, dmalen);
2714f6200f0Sbellard         } else {
27274d71ea1SLaurent Vivier             return 0;
27374d71ea1SLaurent Vivier         }
27474d71ea1SLaurent Vivier     } else {
275023666daSMark Cave-Ayland         dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
27620c8d2edSMark Cave-Ayland         if (dmalen == 0) {
277d3cdc491SPrasad J Pandit             return 0;
278d3cdc491SPrasad J Pandit         }
2797b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
280fbc6510eSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
2817b320a8eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
28220c8d2edSMark Cave-Ayland     }
283bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
2842e5d83bbSpbrook 
2859f149aa9Spbrook     return dmalen;
2869f149aa9Spbrook }
2879f149aa9Spbrook 
2884eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2899f149aa9Spbrook {
2907b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2919f149aa9Spbrook     int32_t datalen;
292f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2937b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2949f149aa9Spbrook 
2954eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
296023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
29799545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
29899545751SMark Cave-Ayland         return;
29999545751SMark Cave-Ayland     }
3007b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
301023666daSMark Cave-Ayland 
3024eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
303b22f83d8SAlexandra Diupina     if (!current_lun) {
304b22f83d8SAlexandra Diupina         /* No such drive */
305b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
306b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
307b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
308b22f83d8SAlexandra Diupina         esp_raise_irq(s);
309b22f83d8SAlexandra Diupina         return;
310b22f83d8SAlexandra Diupina     }
311b22f83d8SAlexandra Diupina 
312fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
313c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
31467e999beSbellard     s->ti_size = datalen;
315023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
31667e999beSbellard     if (datalen != 0) {
317c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
3184e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
3191b9e48a5SMark Cave-Ayland         s->ti_cmd = 0;
3206cc88d6bSMark Cave-Ayland         esp_set_tc(s, 0);
3212e5d83bbSpbrook         if (datalen > 0) {
3224e78f3bfSMark Cave-Ayland             /*
3234e78f3bfSMark Cave-Ayland              * Switch to DATA IN phase but wait until initial data xfer is
3244e78f3bfSMark Cave-Ayland              * complete before raising the command completion interrupt
3254e78f3bfSMark Cave-Ayland              */
3264e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
3275ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
3284f6200f0Sbellard         } else {
3295ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
330cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
331c73f96fdSblueswir1             esp_raise_irq(s);
33282141c8bSMark Cave-Ayland             esp_lower_drq(s);
3332f275b8fSbellard         }
3344e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3354e78f3bfSMark Cave-Ayland         return;
3364e78f3bfSMark Cave-Ayland     }
3374e78f3bfSMark Cave-Ayland }
3382f275b8fSbellard 
3394eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
340f2818f22SArtyom Tarasenko {
3414eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3424eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
343023666daSMark Cave-Ayland 
3444eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3454eb86065SPaolo Bonzini         s->lun = message & 7;
346023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3474eb86065SPaolo Bonzini     }
348f2818f22SArtyom Tarasenko 
349799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
350023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3514eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
352fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
353023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
354023666daSMark Cave-Ayland     }
3554eb86065SPaolo Bonzini }
356023666daSMark Cave-Ayland 
3574eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3584eb86065SPaolo Bonzini {
3594eb86065SPaolo Bonzini     do_message_phase(s);
3604eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3614eb86065SPaolo Bonzini     do_command_phase(s);
362f2818f22SArtyom Tarasenko }
363f2818f22SArtyom Tarasenko 
36474d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s)
36574d71ea1SLaurent Vivier {
366e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
367023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
368e62a959aSMark Cave-Ayland         s->do_cmd = 0;
369c959f218SMark Cave-Ayland         do_cmd(s);
37074d71ea1SLaurent Vivier     }
37174d71ea1SLaurent Vivier }
37274d71ea1SLaurent Vivier 
3739f149aa9Spbrook static void handle_satn(ESPState *s)
3749f149aa9Spbrook {
37549691315SMark Cave-Ayland     int32_t cmdlen;
37649691315SMark Cave-Ayland 
3771b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37873d74342SBlue Swirl         s->dma_cb = handle_satn;
37973d74342SBlue Swirl         return;
38073d74342SBlue Swirl     }
38177987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_PDMA_CB);
3821bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3831bcaf71bSMark Cave-Ayland         return;
3841bcaf71bSMark Cave-Ayland     }
385023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
38649691315SMark Cave-Ayland     if (cmdlen > 0) {
387023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
38860720694SMark Cave-Ayland         s->do_cmd = 0;
389c959f218SMark Cave-Ayland         do_cmd(s);
39049691315SMark Cave-Ayland     } else if (cmdlen == 0) {
3911bcaf71bSMark Cave-Ayland         if (s->dma) {
3921bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
3931bcaf71bSMark Cave-Ayland         }
394bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
39549691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
39649691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
39749691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
3989f149aa9Spbrook     }
39994d5c79dSMark Cave-Ayland }
4009f149aa9Spbrook 
40174d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s)
40274d71ea1SLaurent Vivier {
403e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
404023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
405e62a959aSMark Cave-Ayland         s->do_cmd = 0;
4064eb86065SPaolo Bonzini         do_cmd(s);
40774d71ea1SLaurent Vivier     }
40874d71ea1SLaurent Vivier }
40974d71ea1SLaurent Vivier 
410f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
411f2818f22SArtyom Tarasenko {
41249691315SMark Cave-Ayland     int32_t cmdlen;
41349691315SMark Cave-Ayland 
4141b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
41573d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
41673d74342SBlue Swirl         return;
41773d74342SBlue Swirl     }
41877987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB);
4191bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4201bcaf71bSMark Cave-Ayland         return;
4211bcaf71bSMark Cave-Ayland     }
422023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
42349691315SMark Cave-Ayland     if (cmdlen > 0) {
424023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
42560720694SMark Cave-Ayland         s->do_cmd = 0;
4264eb86065SPaolo Bonzini         do_cmd(s);
42749691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4281bcaf71bSMark Cave-Ayland         if (s->dma) {
4291bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4301bcaf71bSMark Cave-Ayland         }
431bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
43249691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
43349691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
43449691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
435f2818f22SArtyom Tarasenko     }
436f2818f22SArtyom Tarasenko }
437f2818f22SArtyom Tarasenko 
43874d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s)
43974d71ea1SLaurent Vivier {
440e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
441023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
44274d71ea1SLaurent Vivier         s->do_cmd = 1;
443023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
44474d71ea1SLaurent Vivier         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
445cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
44674d71ea1SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_CD;
44774d71ea1SLaurent Vivier         esp_raise_irq(s);
44874d71ea1SLaurent Vivier     }
44974d71ea1SLaurent Vivier }
45074d71ea1SLaurent Vivier 
4519f149aa9Spbrook static void handle_satn_stop(ESPState *s)
4529f149aa9Spbrook {
45349691315SMark Cave-Ayland     int32_t cmdlen;
45449691315SMark Cave-Ayland 
4551b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
45673d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
45773d74342SBlue Swirl         return;
45873d74342SBlue Swirl     }
45977987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_STOP_PDMA_CB);
4601bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4611bcaf71bSMark Cave-Ayland         return;
4621bcaf71bSMark Cave-Ayland     }
463799d90d8SMark Cave-Ayland     cmdlen = get_cmd(s, 1);
46449691315SMark Cave-Ayland     if (cmdlen > 0) {
465023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
4669f149aa9Spbrook         s->do_cmd = 1;
467023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
468799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
469cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
470799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
471c73f96fdSblueswir1         esp_raise_irq(s);
47249691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4731bcaf71bSMark Cave-Ayland         if (s->dma) {
4741bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4751bcaf71bSMark Cave-Ayland         }
476bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
477799d90d8SMark Cave-Ayland         /* Target present, switch to message out phase */
478799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
479799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
4809f149aa9Spbrook     }
4819f149aa9Spbrook }
4829f149aa9Spbrook 
48374d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s)
48474d71ea1SLaurent Vivier {
48574d71ea1SLaurent Vivier     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
486cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
48774d71ea1SLaurent Vivier     s->rregs[ESP_RSEQ] = SEQ_CD;
48874d71ea1SLaurent Vivier     esp_raise_irq(s);
48974d71ea1SLaurent Vivier }
49074d71ea1SLaurent Vivier 
4910fc5c15aSpbrook static void write_response(ESPState *s)
4922f275b8fSbellard {
493e3922557SMark Cave-Ayland     uint8_t buf[2];
494042879fcSMark Cave-Ayland 
495bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
496042879fcSMark Cave-Ayland 
497e3922557SMark Cave-Ayland     buf[0] = s->status;
498e3922557SMark Cave-Ayland     buf[1] = 0;
499042879fcSMark Cave-Ayland 
5004f6200f0Sbellard     if (s->dma) {
50174d71ea1SLaurent Vivier         if (s->dma_memory_write) {
502e3922557SMark Cave-Ayland             s->dma_memory_write(s->dma_opaque, buf, 2);
503c73f96fdSblueswir1             s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
504cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
5055ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = SEQ_CD;
5064f6200f0Sbellard         } else {
50777987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB);
50874d71ea1SLaurent Vivier             esp_raise_drq(s);
50974d71ea1SLaurent Vivier             return;
51074d71ea1SLaurent Vivier         }
51174d71ea1SLaurent Vivier     } else {
512e3922557SMark Cave-Ayland         fifo8_reset(&s->fifo);
513e3922557SMark Cave-Ayland         fifo8_push_all(&s->fifo, buf, 2);
5145ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
5154f6200f0Sbellard     }
516c73f96fdSblueswir1     esp_raise_irq(s);
5172f275b8fSbellard }
5184f6200f0Sbellard 
519a917d384Spbrook static void esp_dma_done(ESPState *s)
5204d611c9aSpbrook {
521c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
522cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
5235ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
524c47b5835SMark Cave-Ayland     esp_set_tc(s, 0);
525c73f96fdSblueswir1     esp_raise_irq(s);
5264d611c9aSpbrook }
527a917d384Spbrook 
52874d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s)
52974d71ea1SLaurent Vivier {
5304ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
53182141c8bSMark Cave-Ayland     int len;
532042879fcSMark Cave-Ayland     uint32_t n;
5336cc88d6bSMark Cave-Ayland 
53474d71ea1SLaurent Vivier     if (s->do_cmd) {
535e62a959aSMark Cave-Ayland         /* Ensure we have received complete command after SATN and stop */
536e62a959aSMark Cave-Ayland         if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) {
537e62a959aSMark Cave-Ayland             return;
538e62a959aSMark Cave-Ayland         }
539e62a959aSMark Cave-Ayland 
54074d71ea1SLaurent Vivier         s->ti_size = 0;
541c348458fSMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
542c348458fSMark Cave-Ayland             /* No command received */
543c348458fSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
544c348458fSMark Cave-Ayland                 return;
545c348458fSMark Cave-Ayland             }
546c348458fSMark Cave-Ayland 
547c348458fSMark Cave-Ayland             /* Command has been received */
54874d71ea1SLaurent Vivier             s->do_cmd = 0;
549c959f218SMark Cave-Ayland             do_cmd(s);
550c348458fSMark Cave-Ayland         } else {
551c348458fSMark Cave-Ayland             /*
552c348458fSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
5532cb40d44SStefan Weil              * and then switch to command phase
554c348458fSMark Cave-Ayland              */
555c348458fSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
556c348458fSMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
557c348458fSMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
558c348458fSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
559c348458fSMark Cave-Ayland             esp_raise_irq(s);
560c348458fSMark Cave-Ayland         }
56174d71ea1SLaurent Vivier         return;
56274d71ea1SLaurent Vivier     }
56382141c8bSMark Cave-Ayland 
5640db89536SMark Cave-Ayland     if (!s->current_req) {
5650db89536SMark Cave-Ayland         return;
5660db89536SMark Cave-Ayland     }
5670db89536SMark Cave-Ayland 
56882141c8bSMark Cave-Ayland     if (to_device) {
56982141c8bSMark Cave-Ayland         /* Copy FIFO data to device */
5707aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
5717aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
5727b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5737aa6baeeSMark Cave-Ayland         s->async_buf += n;
5747aa6baeeSMark Cave-Ayland         s->async_len -= n;
5757aa6baeeSMark Cave-Ayland         s->ti_size += n;
5767aa6baeeSMark Cave-Ayland 
5777aa6baeeSMark Cave-Ayland         if (n < len) {
5787aa6baeeSMark Cave-Ayland             /* Unaligned accesses can cause FIFO wraparound */
5797aa6baeeSMark Cave-Ayland             len = len - n;
5807b320a8eSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5817aa6baeeSMark Cave-Ayland             s->async_buf += n;
5827aa6baeeSMark Cave-Ayland             s->async_len -= n;
5837aa6baeeSMark Cave-Ayland             s->ti_size += n;
5847aa6baeeSMark Cave-Ayland         }
5857aa6baeeSMark Cave-Ayland 
58674d71ea1SLaurent Vivier         if (s->async_len == 0) {
58774d71ea1SLaurent Vivier             scsi_req_continue(s->current_req);
58882141c8bSMark Cave-Ayland             return;
58982141c8bSMark Cave-Ayland         }
59082141c8bSMark Cave-Ayland 
59182141c8bSMark Cave-Ayland         if (esp_get_tc(s) == 0) {
59282141c8bSMark Cave-Ayland             esp_lower_drq(s);
59382141c8bSMark Cave-Ayland             esp_dma_done(s);
59482141c8bSMark Cave-Ayland         }
59582141c8bSMark Cave-Ayland 
59682141c8bSMark Cave-Ayland         return;
59782141c8bSMark Cave-Ayland     } else {
59882141c8bSMark Cave-Ayland         if (s->async_len == 0) {
5994e78f3bfSMark Cave-Ayland             /* Defer until the scsi layer has completed */
60082141c8bSMark Cave-Ayland             scsi_req_continue(s->current_req);
6014e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
60274d71ea1SLaurent Vivier             return;
60374d71ea1SLaurent Vivier         }
60474d71ea1SLaurent Vivier 
6050f2eb110SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
6060f2eb110SMark Cave-Ayland             esp_lower_drq(s);
6070f2eb110SMark Cave-Ayland             esp_dma_done(s);
6080f2eb110SMark Cave-Ayland         }
6090f2eb110SMark Cave-Ayland 
61082141c8bSMark Cave-Ayland         /* Copy device data to FIFO */
6117aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, esp_get_tc(s));
6127aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_free(&s->fifo));
613042879fcSMark Cave-Ayland         fifo8_push_all(&s->fifo, s->async_buf, len);
61482141c8bSMark Cave-Ayland         s->async_buf += len;
61582141c8bSMark Cave-Ayland         s->async_len -= len;
61682141c8bSMark Cave-Ayland         s->ti_size -= len;
61782141c8bSMark Cave-Ayland         esp_set_tc(s, esp_get_tc(s) - len);
61874d71ea1SLaurent Vivier     }
61982141c8bSMark Cave-Ayland }
62074d71ea1SLaurent Vivier 
621a917d384Spbrook static void esp_do_dma(ESPState *s)
622a917d384Spbrook {
623023666daSMark Cave-Ayland     uint32_t len, cmdlen;
6244ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
625023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
626a917d384Spbrook 
6276cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
628a917d384Spbrook     if (s->do_cmd) {
62915407433SLaurent Vivier         /*
63015407433SLaurent Vivier          * handle_ti_cmd() case: esp_do_dma() is called only from
63115407433SLaurent Vivier          * handle_ti_cmd() with do_cmd != NULL (see the assert())
63215407433SLaurent Vivier          */
633023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
634023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
63574d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6360ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
637023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
638023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
63974d71ea1SLaurent Vivier         } else {
64077987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
64174d71ea1SLaurent Vivier             esp_raise_drq(s);
64274d71ea1SLaurent Vivier             return;
64374d71ea1SLaurent Vivier         }
644023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
64515407433SLaurent Vivier         s->ti_size = 0;
646799d90d8SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
647799d90d8SMark Cave-Ayland             /* No command received */
648023666daSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
649799d90d8SMark Cave-Ayland                 return;
650799d90d8SMark Cave-Ayland             }
651799d90d8SMark Cave-Ayland 
652799d90d8SMark Cave-Ayland             /* Command has been received */
65315407433SLaurent Vivier             s->do_cmd = 0;
654c959f218SMark Cave-Ayland             do_cmd(s);
655799d90d8SMark Cave-Ayland         } else {
656799d90d8SMark Cave-Ayland             /*
657023666daSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
6582cb40d44SStefan Weil              * and then switch to command phase
659799d90d8SMark Cave-Ayland              */
660023666daSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
661799d90d8SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
662799d90d8SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
663799d90d8SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
664799d90d8SMark Cave-Ayland             esp_raise_irq(s);
665799d90d8SMark Cave-Ayland         }
666a917d384Spbrook         return;
667a917d384Spbrook     }
6680db89536SMark Cave-Ayland     if (!s->current_req) {
6690db89536SMark Cave-Ayland         return;
6700db89536SMark Cave-Ayland     }
671a917d384Spbrook     if (s->async_len == 0) {
672a917d384Spbrook         /* Defer until data is available.  */
673a917d384Spbrook         return;
674a917d384Spbrook     }
675a917d384Spbrook     if (len > s->async_len) {
676a917d384Spbrook         len = s->async_len;
677a917d384Spbrook     }
678a917d384Spbrook     if (to_device) {
67974d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6808b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
681*f3666223SMark Cave-Ayland 
682*f3666223SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
683*f3666223SMark Cave-Ayland             s->async_buf += len;
684*f3666223SMark Cave-Ayland             s->async_len -= len;
685*f3666223SMark Cave-Ayland             s->ti_size += len;
686*f3666223SMark Cave-Ayland 
687*f3666223SMark Cave-Ayland             if (s->async_len == 0) {
688*f3666223SMark Cave-Ayland                 scsi_req_continue(s->current_req);
689*f3666223SMark Cave-Ayland                 /*
690*f3666223SMark Cave-Ayland                  * If there is still data to be read from the device then
691*f3666223SMark Cave-Ayland                  * complete the DMA operation immediately.  Otherwise defer
692*f3666223SMark Cave-Ayland                  * until the scsi layer has completed.
693*f3666223SMark Cave-Ayland                  */
694*f3666223SMark Cave-Ayland                 return;
695*f3666223SMark Cave-Ayland             }
696*f3666223SMark Cave-Ayland 
697*f3666223SMark Cave-Ayland             /* Partially filled a scsi buffer. Complete immediately.  */
698*f3666223SMark Cave-Ayland             esp_dma_done(s);
699*f3666223SMark Cave-Ayland             esp_lower_drq(s);
700a917d384Spbrook         } else {
70177987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
70274d71ea1SLaurent Vivier             esp_raise_drq(s);
70374d71ea1SLaurent Vivier         }
70474d71ea1SLaurent Vivier     } else {
70574d71ea1SLaurent Vivier         if (s->dma_memory_write) {
7068b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
707*f3666223SMark Cave-Ayland 
708*f3666223SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
709*f3666223SMark Cave-Ayland             s->async_buf += len;
710*f3666223SMark Cave-Ayland             s->async_len -= len;
711*f3666223SMark Cave-Ayland             s->ti_size -= len;
712*f3666223SMark Cave-Ayland 
713*f3666223SMark Cave-Ayland             if (s->async_len == 0) {
714*f3666223SMark Cave-Ayland                 scsi_req_continue(s->current_req);
715*f3666223SMark Cave-Ayland                 /*
716*f3666223SMark Cave-Ayland                  * If there is still data to be read from the device then
717*f3666223SMark Cave-Ayland                  * complete the DMA operation immediately.  Otherwise defer
718*f3666223SMark Cave-Ayland                  * until the scsi layer has completed.
719*f3666223SMark Cave-Ayland                  */
720*f3666223SMark Cave-Ayland                 if (esp_get_tc(s) != 0 || s->ti_size == 0) {
721*f3666223SMark Cave-Ayland                     return;
722*f3666223SMark Cave-Ayland                 }
723*f3666223SMark Cave-Ayland             }
724*f3666223SMark Cave-Ayland 
725*f3666223SMark Cave-Ayland             /* Partially filled a scsi buffer. Complete immediately.  */
726*f3666223SMark Cave-Ayland             esp_dma_done(s);
727*f3666223SMark Cave-Ayland             esp_lower_drq(s);
72874d71ea1SLaurent Vivier         } else {
7297aa6baeeSMark Cave-Ayland             /* Adjust TC for any leftover data in the FIFO */
7307aa6baeeSMark Cave-Ayland             if (!fifo8_is_empty(&s->fifo)) {
7317aa6baeeSMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
7327aa6baeeSMark Cave-Ayland             }
7337aa6baeeSMark Cave-Ayland 
73482141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
735042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
736042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
73782141c8bSMark Cave-Ayland             s->async_buf += len;
73882141c8bSMark Cave-Ayland             s->async_len -= len;
73982141c8bSMark Cave-Ayland             s->ti_size -= len;
7407aa6baeeSMark Cave-Ayland 
7417aa6baeeSMark Cave-Ayland             /*
7427aa6baeeSMark Cave-Ayland              * MacOS toolbox uses a TI length of 16 bytes for all commands, so
7437aa6baeeSMark Cave-Ayland              * commands shorter than this must be padded accordingly
7447aa6baeeSMark Cave-Ayland              */
7457aa6baeeSMark Cave-Ayland             if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
7467aa6baeeSMark Cave-Ayland                 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
747e5455b8cSMark Cave-Ayland                     esp_fifo_push(&s->fifo, 0);
7487aa6baeeSMark Cave-Ayland                     len++;
7497aa6baeeSMark Cave-Ayland                 }
7507aa6baeeSMark Cave-Ayland             }
7517aa6baeeSMark Cave-Ayland 
75282141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
75377987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
75474d71ea1SLaurent Vivier             esp_raise_drq(s);
75574d71ea1SLaurent Vivier         }
756a917d384Spbrook     }
757a917d384Spbrook }
758a917d384Spbrook 
7591b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7601b9e48a5SMark Cave-Ayland {
7611b9e48a5SMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
7627b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7631b9e48a5SMark Cave-Ayland     int len;
7641b9e48a5SMark Cave-Ayland 
7651b9e48a5SMark Cave-Ayland     if (s->do_cmd) {
7661b9e48a5SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
7671b9e48a5SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
7681b9e48a5SMark Cave-Ayland         s->ti_size = 0;
7691b9e48a5SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
7701b9e48a5SMark Cave-Ayland             /* No command received */
7711b9e48a5SMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
7721b9e48a5SMark Cave-Ayland                 return;
7731b9e48a5SMark Cave-Ayland             }
7741b9e48a5SMark Cave-Ayland 
7751b9e48a5SMark Cave-Ayland             /* Command has been received */
7761b9e48a5SMark Cave-Ayland             s->do_cmd = 0;
7771b9e48a5SMark Cave-Ayland             do_cmd(s);
7781b9e48a5SMark Cave-Ayland         } else {
7791b9e48a5SMark Cave-Ayland             /*
7801b9e48a5SMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
7812cb40d44SStefan Weil              * and then switch to command phase
7821b9e48a5SMark Cave-Ayland              */
7831b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
7841b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
7851b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
7861b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7871b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
7881b9e48a5SMark Cave-Ayland         }
7891b9e48a5SMark Cave-Ayland         return;
7901b9e48a5SMark Cave-Ayland     }
7911b9e48a5SMark Cave-Ayland 
7920db89536SMark Cave-Ayland     if (!s->current_req) {
7930db89536SMark Cave-Ayland         return;
7940db89536SMark Cave-Ayland     }
7950db89536SMark Cave-Ayland 
7961b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7971b9e48a5SMark Cave-Ayland         /* Defer until data is available.  */
7981b9e48a5SMark Cave-Ayland         return;
7991b9e48a5SMark Cave-Ayland     }
8001b9e48a5SMark Cave-Ayland 
8011b9e48a5SMark Cave-Ayland     if (to_device) {
80277668e4bSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
80377668e4bSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
8047b320a8eSMark Cave-Ayland         esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
8051b9e48a5SMark Cave-Ayland         s->async_buf += len;
8061b9e48a5SMark Cave-Ayland         s->async_len -= len;
8071b9e48a5SMark Cave-Ayland         s->ti_size += len;
8081b9e48a5SMark Cave-Ayland     } else {
8096ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8106ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8116ef2cabcSMark Cave-Ayland             s->async_buf++;
8126ef2cabcSMark Cave-Ayland             s->async_len--;
8136ef2cabcSMark Cave-Ayland             s->ti_size--;
8146ef2cabcSMark Cave-Ayland         }
8151b9e48a5SMark Cave-Ayland     }
8161b9e48a5SMark Cave-Ayland 
8171b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
8181b9e48a5SMark Cave-Ayland         scsi_req_continue(s->current_req);
8191b9e48a5SMark Cave-Ayland         return;
8201b9e48a5SMark Cave-Ayland     }
8211b9e48a5SMark Cave-Ayland 
8221b9e48a5SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
8231b9e48a5SMark Cave-Ayland     esp_raise_irq(s);
8241b9e48a5SMark Cave-Ayland }
8251b9e48a5SMark Cave-Ayland 
82677987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s)
82777987ef5SMark Cave-Ayland {
82877987ef5SMark Cave-Ayland     switch (s->pdma_cb) {
82977987ef5SMark Cave-Ayland     case SATN_PDMA_CB:
83077987ef5SMark Cave-Ayland         satn_pdma_cb(s);
83177987ef5SMark Cave-Ayland         break;
83277987ef5SMark Cave-Ayland     case S_WITHOUT_SATN_PDMA_CB:
83377987ef5SMark Cave-Ayland         s_without_satn_pdma_cb(s);
83477987ef5SMark Cave-Ayland         break;
83577987ef5SMark Cave-Ayland     case SATN_STOP_PDMA_CB:
83677987ef5SMark Cave-Ayland         satn_stop_pdma_cb(s);
83777987ef5SMark Cave-Ayland         break;
83877987ef5SMark Cave-Ayland     case WRITE_RESPONSE_PDMA_CB:
83977987ef5SMark Cave-Ayland         write_response_pdma_cb(s);
84077987ef5SMark Cave-Ayland         break;
84177987ef5SMark Cave-Ayland     case DO_DMA_PDMA_CB:
84277987ef5SMark Cave-Ayland         do_dma_pdma_cb(s);
84377987ef5SMark Cave-Ayland         break;
84477987ef5SMark Cave-Ayland     default:
84577987ef5SMark Cave-Ayland         g_assert_not_reached();
84677987ef5SMark Cave-Ayland     }
84777987ef5SMark Cave-Ayland }
84877987ef5SMark Cave-Ayland 
8494aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
850a917d384Spbrook {
8514aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
8526ef2cabcSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8534aaa6ac3SMark Cave-Ayland 
854bf4b9889SBlue Swirl     trace_esp_command_complete();
8556ef2cabcSMark Cave-Ayland 
8566ef2cabcSMark Cave-Ayland     /*
8576ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
8586ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
8596ef2cabcSMark Cave-Ayland      */
8606ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
861c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
862bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
863c6df7102SPaolo Bonzini         }
864a917d384Spbrook         s->ti_size = 0;
8656ef2cabcSMark Cave-Ayland     }
8666ef2cabcSMark Cave-Ayland 
867a917d384Spbrook     s->async_len = 0;
8684aaa6ac3SMark Cave-Ayland     if (req->status) {
869bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
870c6df7102SPaolo Bonzini     }
8714aaa6ac3SMark Cave-Ayland     s->status = req->status;
8726ef2cabcSMark Cave-Ayland 
8736ef2cabcSMark Cave-Ayland     /*
8746ef2cabcSMark Cave-Ayland      * If the transfer is finished, switch to status phase. For non-DMA
8756ef2cabcSMark Cave-Ayland      * transfers from the target the last byte is still in the FIFO
8766ef2cabcSMark Cave-Ayland      */
8776ef2cabcSMark Cave-Ayland     if (s->ti_size == 0) {
8780c5ae734SMark Cave-Ayland         s->rregs[ESP_RSTAT] &= ~7;
8790c5ae734SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_ST;
880a917d384Spbrook         esp_dma_done(s);
88182141c8bSMark Cave-Ayland         esp_lower_drq(s);
8826ef2cabcSMark Cave-Ayland     }
8836ef2cabcSMark Cave-Ayland 
8845c6c0e51SHannes Reinecke     if (s->current_req) {
8855c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
8865c6c0e51SHannes Reinecke         s->current_req = NULL;
887a917d384Spbrook         s->current_dev = NULL;
8885c6c0e51SHannes Reinecke     }
889c6df7102SPaolo Bonzini }
890c6df7102SPaolo Bonzini 
8919c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
892c6df7102SPaolo Bonzini {
893e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
8944e78f3bfSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8956cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
896c6df7102SPaolo Bonzini 
8977f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
8986cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
899aba1f023SPaolo Bonzini     s->async_len = len;
9000c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9014e78f3bfSMark Cave-Ayland 
9024e78f3bfSMark Cave-Ayland     if (!to_device && !s->data_in_ready) {
9034e78f3bfSMark Cave-Ayland         /*
9044e78f3bfSMark Cave-Ayland          * Initial incoming data xfer is complete so raise command
9054e78f3bfSMark Cave-Ayland          * completion interrupt
9064e78f3bfSMark Cave-Ayland          */
9074e78f3bfSMark Cave-Ayland         s->data_in_ready = true;
9084e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
9094e78f3bfSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
9104e78f3bfSMark Cave-Ayland         esp_raise_irq(s);
9114e78f3bfSMark Cave-Ayland     }
9124e78f3bfSMark Cave-Ayland 
9131b9e48a5SMark Cave-Ayland     if (s->ti_cmd == 0) {
9141b9e48a5SMark Cave-Ayland         /*
9151b9e48a5SMark Cave-Ayland          * Always perform the initial transfer upon reception of the next TI
9161b9e48a5SMark Cave-Ayland          * command to ensure the DMA/non-DMA status of the command is correct.
9171b9e48a5SMark Cave-Ayland          * It is not possible to use s->dma directly in the section below as
9181b9e48a5SMark Cave-Ayland          * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
9191b9e48a5SMark Cave-Ayland          * async data transfer is delayed then s->dma is set incorrectly.
9201b9e48a5SMark Cave-Ayland          */
9211b9e48a5SMark Cave-Ayland         return;
9221b9e48a5SMark Cave-Ayland     }
9231b9e48a5SMark Cave-Ayland 
924880d3089SMark Cave-Ayland     if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
9256cc88d6bSMark Cave-Ayland         if (dmalen) {
926a917d384Spbrook             esp_do_dma(s);
9275eb7a23fSMark Cave-Ayland         } else if (s->ti_size <= 0) {
92894d5c79dSMark Cave-Ayland             /*
92994d5c79dSMark Cave-Ayland              * If this was the last part of a DMA transfer then the
93094d5c79dSMark Cave-Ayland              * completion interrupt is deferred to here.
93194d5c79dSMark Cave-Ayland              */
9326787f5faSpbrook             esp_dma_done(s);
93382141c8bSMark Cave-Ayland             esp_lower_drq(s);
9346787f5faSpbrook         }
935880d3089SMark Cave-Ayland     } else if (s->ti_cmd == CMD_TI) {
9361b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9371b9e48a5SMark Cave-Ayland     }
938a917d384Spbrook }
9392e5d83bbSpbrook 
9402f275b8fSbellard static void handle_ti(ESPState *s)
9412f275b8fSbellard {
9421b9e48a5SMark Cave-Ayland     uint32_t dmalen;
9432f275b8fSbellard 
9447246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
9457246e160SHervé Poussineau         s->dma_cb = handle_ti;
9467246e160SHervé Poussineau         return;
9477246e160SHervé Poussineau     }
9487246e160SHervé Poussineau 
9491b9e48a5SMark Cave-Ayland     s->ti_cmd = s->rregs[ESP_CMD];
9504f6200f0Sbellard     if (s->dma) {
9511b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
952b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
9535ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
9544d611c9aSpbrook         esp_do_dma(s);
955799d90d8SMark Cave-Ayland     } else {
9561b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
9571b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9584f6200f0Sbellard     }
9592f275b8fSbellard }
9602f275b8fSbellard 
9619c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
9626f7e9aecSbellard {
9635aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
9645aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
965c9cf45c1SHannes Reinecke     s->tchi_written = 0;
9664e9aec74Spbrook     s->ti_size = 0;
9673f26c975SMark Cave-Ayland     s->async_len = 0;
968042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
969023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
9704e9aec74Spbrook     s->dma = 0;
9719f149aa9Spbrook     s->do_cmd = 0;
97273d74342SBlue Swirl     s->dma_cb = NULL;
9738dea1dd4Sblueswir1 
9748dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
9756f7e9aecSbellard }
9766f7e9aecSbellard 
977a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
97885948643SBlue Swirl {
97985948643SBlue Swirl     qemu_irq_lower(s->irq);
98074d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
981a391fdbcSHervé Poussineau     esp_hard_reset(s);
98285948643SBlue Swirl }
98385948643SBlue Swirl 
984c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
985c6e51f1bSJohn Millikin {
9864a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
987c6e51f1bSJohn Millikin }
988c6e51f1bSJohn Millikin 
989a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
9902d069babSblueswir1 {
99185948643SBlue Swirl     if (level) {
992a391fdbcSHervé Poussineau         esp_soft_reset(s);
99385948643SBlue Swirl     }
9942d069babSblueswir1 }
9952d069babSblueswir1 
996f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
997f21fe39dSMark Cave-Ayland {
998f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
999f21fe39dSMark Cave-Ayland 
1000f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1001f21fe39dSMark Cave-Ayland         s->dma = 1;
1002f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1003f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1004f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1005f21fe39dSMark Cave-Ayland         } else {
1006f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1007f21fe39dSMark Cave-Ayland         }
1008f21fe39dSMark Cave-Ayland     } else {
1009f21fe39dSMark Cave-Ayland         s->dma = 0;
1010f21fe39dSMark Cave-Ayland     }
1011f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1012f21fe39dSMark Cave-Ayland     case CMD_NOP:
1013f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1014f21fe39dSMark Cave-Ayland         break;
1015f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1016f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1017f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1018f21fe39dSMark Cave-Ayland         break;
1019f21fe39dSMark Cave-Ayland     case CMD_RESET:
1020f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1021f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1022f21fe39dSMark Cave-Ayland         break;
1023f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1024f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1025f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1026f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1027f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1028f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1029f21fe39dSMark Cave-Ayland         }
1030f21fe39dSMark Cave-Ayland         break;
1031f21fe39dSMark Cave-Ayland     case CMD_TI:
1032f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1033f21fe39dSMark Cave-Ayland         handle_ti(s);
1034f21fe39dSMark Cave-Ayland         break;
1035f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1036f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1037f21fe39dSMark Cave-Ayland         write_response(s);
1038f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_FC;
1039f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_MI;
1040f21fe39dSMark Cave-Ayland         break;
1041f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1042f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1043f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1044f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1045f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1046f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1047f21fe39dSMark Cave-Ayland         break;
1048f21fe39dSMark Cave-Ayland     case CMD_PAD:
1049f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1050f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC;
1051f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_FC;
1052f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1053f21fe39dSMark Cave-Ayland         break;
1054f21fe39dSMark Cave-Ayland     case CMD_SATN:
1055f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1056f21fe39dSMark Cave-Ayland         break;
1057f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1058f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1059f21fe39dSMark Cave-Ayland         break;
1060f21fe39dSMark Cave-Ayland     case CMD_SEL:
1061f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1062f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1063f21fe39dSMark Cave-Ayland         break;
1064f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1065f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1066f21fe39dSMark Cave-Ayland         handle_satn(s);
1067f21fe39dSMark Cave-Ayland         break;
1068f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1069f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1070f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1071f21fe39dSMark Cave-Ayland         break;
1072f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1073f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1074f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1075f21fe39dSMark Cave-Ayland         break;
1076f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1077f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1078f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1079f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1080f21fe39dSMark Cave-Ayland         break;
1081f21fe39dSMark Cave-Ayland     default:
1082f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1083f21fe39dSMark Cave-Ayland         break;
1084f21fe39dSMark Cave-Ayland     }
1085f21fe39dSMark Cave-Ayland }
1086f21fe39dSMark Cave-Ayland 
10879c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
108873d74342SBlue Swirl {
1089b630c075SMark Cave-Ayland     uint32_t val;
109073d74342SBlue Swirl 
10916f7e9aecSbellard     switch (saddr) {
10925ad6bb97Sblueswir1     case ESP_FIFO:
10931b9e48a5SMark Cave-Ayland         if (s->dma_memory_read && s->dma_memory_write &&
10941b9e48a5SMark Cave-Ayland                 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
10958dea1dd4Sblueswir1             /* Data out.  */
1096ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
10975ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
1098042879fcSMark Cave-Ayland         } else {
10996ef2cabcSMark Cave-Ayland             if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) {
11006ef2cabcSMark Cave-Ayland                 if (s->ti_size) {
11016ef2cabcSMark Cave-Ayland                     esp_do_nodma(s);
11026ef2cabcSMark Cave-Ayland                 } else {
11036ef2cabcSMark Cave-Ayland                     /*
11046ef2cabcSMark Cave-Ayland                      * The last byte of a non-DMA transfer has been read out
11056ef2cabcSMark Cave-Ayland                      * of the FIFO so switch to status phase
11066ef2cabcSMark Cave-Ayland                      */
11076ef2cabcSMark Cave-Ayland                     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
11086ef2cabcSMark Cave-Ayland                 }
11096ef2cabcSMark Cave-Ayland             }
1110c5fef911SMark Cave-Ayland             s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
11114f6200f0Sbellard         }
1112b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11134f6200f0Sbellard         break;
11145ad6bb97Sblueswir1     case ESP_RINTR:
111594d5c79dSMark Cave-Ayland         /*
111694d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
111794d5c79dSMark Cave-Ayland          * except TC
111894d5c79dSMark Cave-Ayland          */
1119b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11202814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
11212814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
1122af947a3dSMark Cave-Ayland         /*
1123af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1124af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1125af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1126af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1127af947a3dSMark Cave-Ayland          * transition.
1128af947a3dSMark Cave-Ayland          *
1129af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1130af947a3dSMark Cave-Ayland          */
1131c73f96fdSblueswir1         esp_lower_irq(s);
1132b630c075SMark Cave-Ayland         break;
1133c9cf45c1SHannes Reinecke     case ESP_TCHI:
1134c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1135c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1136b630c075SMark Cave-Ayland             val = s->chip_id;
1137b630c075SMark Cave-Ayland         } else {
1138b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1139c9cf45c1SHannes Reinecke         }
1140b630c075SMark Cave-Ayland         break;
1141238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1142238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1143238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1144238ec4d7SMark Cave-Ayland         break;
11456f7e9aecSbellard     default:
1146b630c075SMark Cave-Ayland         val = s->rregs[saddr];
11476f7e9aecSbellard         break;
11486f7e9aecSbellard     }
1149b630c075SMark Cave-Ayland 
1150b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1151b630c075SMark Cave-Ayland     return val;
11526f7e9aecSbellard }
11536f7e9aecSbellard 
11549c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
11556f7e9aecSbellard {
1156bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
11576f7e9aecSbellard     switch (saddr) {
1158c9cf45c1SHannes Reinecke     case ESP_TCHI:
1159c9cf45c1SHannes Reinecke         s->tchi_written = true;
1160c9cf45c1SHannes Reinecke         /* fall through */
11615ad6bb97Sblueswir1     case ESP_TCLO:
11625ad6bb97Sblueswir1     case ESP_TCMID:
11635ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
11644f6200f0Sbellard         break;
11655ad6bb97Sblueswir1     case ESP_FIFO:
11669f149aa9Spbrook         if (s->do_cmd) {
1167e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->cmdfifo, val);
11686ef2cabcSMark Cave-Ayland 
11696ef2cabcSMark Cave-Ayland             /*
11706ef2cabcSMark Cave-Ayland              * If any unexpected message out/command phase data is
11716ef2cabcSMark Cave-Ayland              * transferred using non-DMA, raise the interrupt
11726ef2cabcSMark Cave-Ayland              */
11736ef2cabcSMark Cave-Ayland             if (s->rregs[ESP_CMD] == CMD_TI) {
11746ef2cabcSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
11756ef2cabcSMark Cave-Ayland                 esp_raise_irq(s);
11766ef2cabcSMark Cave-Ayland             }
11772e5d83bbSpbrook         } else {
1178e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
11792e5d83bbSpbrook         }
11804f6200f0Sbellard         break;
11815ad6bb97Sblueswir1     case ESP_CMD:
11824f6200f0Sbellard         s->rregs[saddr] = val;
1183f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
11846f7e9aecSbellard         break;
11855ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
11864f6200f0Sbellard         break;
11875ad6bb97Sblueswir1     case ESP_CFG1:
11889ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
11899ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
11904f6200f0Sbellard         s->rregs[saddr] = val;
11914f6200f0Sbellard         break;
11925ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
11934f6200f0Sbellard         break;
11946f7e9aecSbellard     default:
11953af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
11968dea1dd4Sblueswir1         return;
11976f7e9aecSbellard     }
11982f275b8fSbellard     s->wregs[saddr] = val;
11996f7e9aecSbellard }
12006f7e9aecSbellard 
1201a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12028372d383SPeter Maydell                             unsigned size, bool is_write,
12038372d383SPeter Maydell                             MemTxAttrs attrs)
120467bb5314SAvi Kivity {
120567bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
120667bb5314SAvi Kivity }
12076f7e9aecSbellard 
12086cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12096cc88d6bSMark Cave-Ayland {
12106cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12116cc88d6bSMark Cave-Ayland 
12126cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12136cc88d6bSMark Cave-Ayland     return version_id < 5;
12146cc88d6bSMark Cave-Ayland }
12156cc88d6bSMark Cave-Ayland 
12164e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12174e78f3bfSMark Cave-Ayland {
12184e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12194e78f3bfSMark Cave-Ayland 
12204e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12210bcd5a18SMark Cave-Ayland     return version_id >= 5;
12224e78f3bfSMark Cave-Ayland }
12234e78f3bfSMark Cave-Ayland 
12244eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12254eb86065SPaolo Bonzini {
12264eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12274eb86065SPaolo Bonzini 
12284eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12294eb86065SPaolo Bonzini     return version_id >= 6;
12304eb86065SPaolo Bonzini }
12314eb86065SPaolo Bonzini 
1232ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
12330bd005beSMark Cave-Ayland {
1234ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1235ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
12360bd005beSMark Cave-Ayland 
12370bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12380bd005beSMark Cave-Ayland     return 0;
12390bd005beSMark Cave-Ayland }
12400bd005beSMark Cave-Ayland 
12410bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
12420bd005beSMark Cave-Ayland {
12430bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1244042879fcSMark Cave-Ayland     int len, i;
12450bd005beSMark Cave-Ayland 
12466cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12476cc88d6bSMark Cave-Ayland 
12486cc88d6bSMark Cave-Ayland     if (version_id < 5) {
12496cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1250042879fcSMark Cave-Ayland 
1251042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1252042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1253042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1254042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1255042879fcSMark Cave-Ayland         }
1256023666daSMark Cave-Ayland 
1257023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1258023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1259023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1260023666daSMark Cave-Ayland         }
12616cc88d6bSMark Cave-Ayland     }
12626cc88d6bSMark Cave-Ayland 
12630bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12640bd005beSMark Cave-Ayland     return 0;
12650bd005beSMark Cave-Ayland }
12660bd005beSMark Cave-Ayland 
1267eda59b39SMark Cave-Ayland /*
1268eda59b39SMark Cave-Ayland  * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the
1269eda59b39SMark Cave-Ayland  * guest CPU to perform the transfers between the SCSI bus and memory
1270eda59b39SMark Cave-Ayland  * itself. This is indicated by the dma_memory_read and dma_memory_write
1271eda59b39SMark Cave-Ayland  * functions being NULL (in contrast to the ESP PCI device) whilst
1272eda59b39SMark Cave-Ayland  * dma_enabled is still set.
1273eda59b39SMark Cave-Ayland  */
1274eda59b39SMark Cave-Ayland 
1275eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque)
1276eda59b39SMark Cave-Ayland {
1277eda59b39SMark Cave-Ayland     ESPState *s = ESP(opaque);
1278eda59b39SMark Cave-Ayland 
1279eda59b39SMark Cave-Ayland     return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
1280eda59b39SMark Cave-Ayland            s->dma_enabled;
1281eda59b39SMark Cave-Ayland }
1282eda59b39SMark Cave-Ayland 
1283eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = {
1284eda59b39SMark Cave-Ayland     .name = "esp/pdma",
1285eda59b39SMark Cave-Ayland     .version_id = 0,
1286eda59b39SMark Cave-Ayland     .minimum_version_id = 0,
1287eda59b39SMark Cave-Ayland     .needed = esp_pdma_needed,
12882d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1289eda59b39SMark Cave-Ayland         VMSTATE_UINT8(pdma_cb, ESPState),
1290eda59b39SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1291eda59b39SMark Cave-Ayland     }
1292eda59b39SMark Cave-Ayland };
1293eda59b39SMark Cave-Ayland 
12949c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1295cc9952f3SBlue Swirl     .name = "esp",
12964eb86065SPaolo Bonzini     .version_id = 6,
1297cc9952f3SBlue Swirl     .minimum_version_id = 3,
12980bd005beSMark Cave-Ayland     .post_load = esp_post_load,
12992d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1300cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1301cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1302cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1303042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1304042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1305042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13063944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13074aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13084aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13094aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13104aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1311cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1312023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1313023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1314023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1315023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1316023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1317023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1318cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13196cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13204e78f3bfSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
1321023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1322042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1323023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
13241b9e48a5SMark Cave-Ayland         VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
13254eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1326cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
132774d71ea1SLaurent Vivier     },
13282d7b39a6SRichard Henderson     .subsections = (const VMStateDescription * const []) {
1329eda59b39SMark Cave-Ayland         &vmstate_esp_pdma,
1330eda59b39SMark Cave-Ayland         NULL
1331eda59b39SMark Cave-Ayland     }
1332cc9952f3SBlue Swirl };
13336f7e9aecSbellard 
1334a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1335a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1336a391fdbcSHervé Poussineau {
1337a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1338eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1339a391fdbcSHervé Poussineau     uint32_t saddr;
1340a391fdbcSHervé Poussineau 
1341a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1342eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1343a391fdbcSHervé Poussineau }
1344a391fdbcSHervé Poussineau 
1345a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1346a391fdbcSHervé Poussineau                                     unsigned int size)
1347a391fdbcSHervé Poussineau {
1348a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1349eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1350a391fdbcSHervé Poussineau     uint32_t saddr;
1351a391fdbcSHervé Poussineau 
1352a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1353eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1354a391fdbcSHervé Poussineau }
1355a391fdbcSHervé Poussineau 
1356a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1357a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1358a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1359a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1360a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1361a391fdbcSHervé Poussineau };
1362a391fdbcSHervé Poussineau 
136374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
136474d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
136574d71ea1SLaurent Vivier {
136674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1367eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
136874d71ea1SLaurent Vivier 
1369960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1370960ebfd9SMark Cave-Ayland 
137174d71ea1SLaurent Vivier     switch (size) {
137274d71ea1SLaurent Vivier     case 1:
1373761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
137474d71ea1SLaurent Vivier         break;
137574d71ea1SLaurent Vivier     case 2:
1376761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1377761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
137874d71ea1SLaurent Vivier         break;
137974d71ea1SLaurent Vivier     }
1380d0243b09SMark Cave-Ayland     esp_pdma_cb(s);
138174d71ea1SLaurent Vivier }
138274d71ea1SLaurent Vivier 
138374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
138474d71ea1SLaurent Vivier                                      unsigned int size)
138574d71ea1SLaurent Vivier {
138674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1387eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
138874d71ea1SLaurent Vivier     uint64_t val = 0;
138974d71ea1SLaurent Vivier 
1390960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1391960ebfd9SMark Cave-Ayland 
139274d71ea1SLaurent Vivier     switch (size) {
139374d71ea1SLaurent Vivier     case 1:
1394761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
139574d71ea1SLaurent Vivier         break;
139674d71ea1SLaurent Vivier     case 2:
1397761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1398761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
139974d71ea1SLaurent Vivier         break;
140074d71ea1SLaurent Vivier     }
14017aa6baeeSMark Cave-Ayland     if (fifo8_num_used(&s->fifo) < 2) {
1402d0243b09SMark Cave-Ayland         esp_pdma_cb(s);
140374d71ea1SLaurent Vivier     }
140474d71ea1SLaurent Vivier     return val;
140574d71ea1SLaurent Vivier }
140674d71ea1SLaurent Vivier 
1407a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1408a7a22088SMark Cave-Ayland {
1409a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1410a7a22088SMark Cave-Ayland 
1411a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1412a7a22088SMark Cave-Ayland     s->current_req = req;
1413a7a22088SMark Cave-Ayland     return s;
1414a7a22088SMark Cave-Ayland }
1415a7a22088SMark Cave-Ayland 
141674d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
141774d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
141874d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
141974d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
142074d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1421cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1422cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1423cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
142474d71ea1SLaurent Vivier };
142574d71ea1SLaurent Vivier 
1426afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1427afd4030cSPaolo Bonzini     .tcq = false,
14287e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14297e0380b9SPaolo Bonzini     .max_lun = 7,
1430afd4030cSPaolo Bonzini 
1431a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1432c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
143394d3f98aSPaolo Bonzini     .complete = esp_command_complete,
143494d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1435cfdc1bb0SPaolo Bonzini };
1436cfdc1bb0SPaolo Bonzini 
1437a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1438cfb9de9cSPaul Brook {
143984fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1440eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1441a391fdbcSHervé Poussineau 
1442a391fdbcSHervé Poussineau     switch (irq) {
1443a391fdbcSHervé Poussineau     case 0:
1444a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1445a391fdbcSHervé Poussineau         break;
1446a391fdbcSHervé Poussineau     case 1:
1447b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1448a391fdbcSHervé Poussineau         break;
1449a391fdbcSHervé Poussineau     }
1450a391fdbcSHervé Poussineau }
1451a391fdbcSHervé Poussineau 
1452b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1453a391fdbcSHervé Poussineau {
1454b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
145584fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1456eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1457eb169c76SMark Cave-Ayland 
1458eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1459eb169c76SMark Cave-Ayland         return;
1460eb169c76SMark Cave-Ayland     }
14616f7e9aecSbellard 
1462b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
146374d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1464a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
14656f7e9aecSbellard 
1466d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
146729776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
146874d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1469b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
147074d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1471cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
147274d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
14736f7e9aecSbellard 
1474b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
14752d069babSblueswir1 
1476739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
147767e999beSbellard }
1478cfb9de9cSPaul Brook 
1479a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1480a391fdbcSHervé Poussineau {
148184fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1482eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1483eb169c76SMark Cave-Ayland 
1484eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1485eb169c76SMark Cave-Ayland }
1486eb169c76SMark Cave-Ayland 
1487eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1488eb169c76SMark Cave-Ayland {
1489eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1490eb169c76SMark Cave-Ayland 
1491eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1492a391fdbcSHervé Poussineau }
1493a391fdbcSHervé Poussineau 
1494a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1495a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
14960bd005beSMark Cave-Ayland     .version_id = 2,
1497ea84a442SGuenter Roeck     .minimum_version_id = 1,
1498ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
14992d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15000bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1501a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1502a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1503a391fdbcSHervé Poussineau     }
1504999e12bbSAnthony Liguori };
1505999e12bbSAnthony Liguori 
1506a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1507999e12bbSAnthony Liguori {
150839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1509999e12bbSAnthony Liguori 
1510b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1511a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1512a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1513125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
151463235df8SBlue Swirl }
1515999e12bbSAnthony Liguori 
15161f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
151784fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
151839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1519eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1520a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1521a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
152263235df8SBlue Swirl };
152363235df8SBlue Swirl 
1524042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1525042879fcSMark Cave-Ayland {
1526042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1527042879fcSMark Cave-Ayland 
1528042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1529023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1530042879fcSMark Cave-Ayland }
1531042879fcSMark Cave-Ayland 
1532042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1533042879fcSMark Cave-Ayland {
1534042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1535042879fcSMark Cave-Ayland 
1536042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1537023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1538042879fcSMark Cave-Ayland }
1539042879fcSMark Cave-Ayland 
1540eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1541eb169c76SMark Cave-Ayland {
1542eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1543eb169c76SMark Cave-Ayland 
1544eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1545eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1546eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1547eb169c76SMark Cave-Ayland }
1548eb169c76SMark Cave-Ayland 
1549eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1550eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1551eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1552042879fcSMark Cave-Ayland     .instance_init = esp_init,
1553042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1554eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1555eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1556eb169c76SMark Cave-Ayland };
1557eb169c76SMark Cave-Ayland 
155883f7d43aSAndreas Färber static void esp_register_types(void)
1559cfb9de9cSPaul Brook {
1560a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1561eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1562cfb9de9cSPaul Brook }
1563cfb9de9cSPaul Brook 
156483f7d43aSAndreas Färber type_init(esp_register_types)
1565