xref: /qemu/hw/scsi/esp.c (revision eda59b392d63bf9a766dedcae54ee160e8ce1b57)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
1247b320a8eSMark Cave-Ayland     uint32_t n;
1257b320a8eSMark Cave-Ayland 
1267b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1277b320a8eSMark Cave-Ayland         return 0;
1287b320a8eSMark Cave-Ayland     }
1297b320a8eSMark Cave-Ayland 
1307b320a8eSMark Cave-Ayland     buf = fifo8_pop_buf(fifo, maxlen, &n);
1317b320a8eSMark Cave-Ayland     if (dest) {
1327b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1337b320a8eSMark Cave-Ayland     }
1347b320a8eSMark Cave-Ayland 
1357b320a8eSMark Cave-Ayland     return n;
1367b320a8eSMark Cave-Ayland }
1377b320a8eSMark Cave-Ayland 
138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
139c47b5835SMark Cave-Ayland {
140c47b5835SMark Cave-Ayland     uint32_t dmalen;
141c47b5835SMark Cave-Ayland 
142c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
143c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
144c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
145c47b5835SMark Cave-Ayland 
146c47b5835SMark Cave-Ayland     return dmalen;
147c47b5835SMark Cave-Ayland }
148c47b5835SMark Cave-Ayland 
149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
150c47b5835SMark Cave-Ayland {
151c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
152c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
153c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
154c47b5835SMark Cave-Ayland }
155c47b5835SMark Cave-Ayland 
156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
157c04ed569SMark Cave-Ayland {
158c04ed569SMark Cave-Ayland     uint32_t dmalen;
159c04ed569SMark Cave-Ayland 
160c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
161c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
162c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
163c04ed569SMark Cave-Ayland 
164c04ed569SMark Cave-Ayland     return dmalen;
165c04ed569SMark Cave-Ayland }
166c04ed569SMark Cave-Ayland 
167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
168761bef75SMark Cave-Ayland {
1698da90e81SMark Cave-Ayland     uint8_t val;
1708da90e81SMark Cave-Ayland 
17102abe246SMark Cave-Ayland     if (s->do_cmd) {
172c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->cmdfifo);
17302abe246SMark Cave-Ayland     } else {
174c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->fifo);
17502abe246SMark Cave-Ayland     }
1768da90e81SMark Cave-Ayland 
1778da90e81SMark Cave-Ayland     return val;
178761bef75SMark Cave-Ayland }
179761bef75SMark Cave-Ayland 
180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
181761bef75SMark Cave-Ayland {
1828da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
1838da90e81SMark Cave-Ayland 
1843c421400SMark Cave-Ayland     if (dmalen == 0) {
1858da90e81SMark Cave-Ayland         return;
1868da90e81SMark Cave-Ayland     }
1878da90e81SMark Cave-Ayland 
18802abe246SMark Cave-Ayland     if (s->do_cmd) {
189e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->cmdfifo, val);
19002abe246SMark Cave-Ayland     } else {
191e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->fifo, val);
19202abe246SMark Cave-Ayland     }
1938da90e81SMark Cave-Ayland 
1948da90e81SMark Cave-Ayland     dmalen--;
1958da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
196761bef75SMark Cave-Ayland }
197761bef75SMark Cave-Ayland 
19877987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb)
1991e794c51SMark Cave-Ayland {
2001e794c51SMark Cave-Ayland     s->pdma_cb = cb;
2011e794c51SMark Cave-Ayland }
2021e794c51SMark Cave-Ayland 
203c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2046130b188SLaurent Vivier {
2056130b188SLaurent Vivier     int target;
2066130b188SLaurent Vivier 
2076130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2086130b188SLaurent Vivier 
2096130b188SLaurent Vivier     s->ti_size = 0;
210042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
2116130b188SLaurent Vivier 
2126130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2136130b188SLaurent Vivier     if (!s->current_dev) {
2146130b188SLaurent Vivier         /* No such drive */
2156130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
216cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2176130b188SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_0;
2186130b188SLaurent Vivier         esp_raise_irq(s);
2196130b188SLaurent Vivier         return -1;
2206130b188SLaurent Vivier     }
2214e78f3bfSMark Cave-Ayland 
2224e78f3bfSMark Cave-Ayland     /*
2234e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
2244eb86065SPaolo Bonzini      * either in do_command_phase() for DATA OUT transfers or by the deferred
2254e78f3bfSMark Cave-Ayland      * IRQ mechanism in esp_transfer_data() for DATA IN transfers
2264e78f3bfSMark Cave-Ayland      */
2274e78f3bfSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_FC;
2284e78f3bfSMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_CD;
2296130b188SLaurent Vivier     return 0;
2306130b188SLaurent Vivier }
2316130b188SLaurent Vivier 
23220c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
2332f275b8fSbellard {
234023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
235042879fcSMark Cave-Ayland     uint32_t dmalen, n;
2362f275b8fSbellard     int target;
2372f275b8fSbellard 
238de7e2cb1SMark Cave-Ayland     if (s->current_req) {
239de7e2cb1SMark Cave-Ayland         /* Started a new command before the old one finished.  Cancel it.  */
240de7e2cb1SMark Cave-Ayland         scsi_req_cancel(s->current_req);
241de7e2cb1SMark Cave-Ayland     }
242de7e2cb1SMark Cave-Ayland 
2438dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2444f6200f0Sbellard     if (s->dma) {
24520c8d2edSMark Cave-Ayland         dmalen = MIN(esp_get_tc(s), maxlen);
24620c8d2edSMark Cave-Ayland         if (dmalen == 0) {
2476c1fef6bSPrasad J Pandit             return 0;
2486c1fef6bSPrasad J Pandit         }
24974d71ea1SLaurent Vivier         if (s->dma_memory_read) {
2508b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, buf, dmalen);
251fbc6510eSMark Cave-Ayland             dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
252023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, dmalen);
2534f6200f0Sbellard         } else {
25449691315SMark Cave-Ayland             if (esp_select(s) < 0) {
255023666daSMark Cave-Ayland                 fifo8_reset(&s->cmdfifo);
25649691315SMark Cave-Ayland                 return -1;
25749691315SMark Cave-Ayland             }
25874d71ea1SLaurent Vivier             esp_raise_drq(s);
259023666daSMark Cave-Ayland             fifo8_reset(&s->cmdfifo);
26074d71ea1SLaurent Vivier             return 0;
26174d71ea1SLaurent Vivier         }
26274d71ea1SLaurent Vivier     } else {
263023666daSMark Cave-Ayland         dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
26420c8d2edSMark Cave-Ayland         if (dmalen == 0) {
265d3cdc491SPrasad J Pandit             return 0;
266d3cdc491SPrasad J Pandit         }
2677b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
268fbc6510eSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
2697b320a8eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
27020c8d2edSMark Cave-Ayland     }
271bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
2722e5d83bbSpbrook 
273c7bce09cSMark Cave-Ayland     if (esp_select(s) < 0) {
274023666daSMark Cave-Ayland         fifo8_reset(&s->cmdfifo);
27549691315SMark Cave-Ayland         return -1;
2762f275b8fSbellard     }
2779f149aa9Spbrook     return dmalen;
2789f149aa9Spbrook }
2799f149aa9Spbrook 
2804eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2819f149aa9Spbrook {
2827b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2839f149aa9Spbrook     int32_t datalen;
284f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2857b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2869f149aa9Spbrook 
2874eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
288023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
28999545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
29099545751SMark Cave-Ayland         return;
29199545751SMark Cave-Ayland     }
2927b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
293023666daSMark Cave-Ayland 
2944eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
2954eb86065SPaolo Bonzini     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, s);
296c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
29767e999beSbellard     s->ti_size = datalen;
298023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
29967e999beSbellard     if (datalen != 0) {
300c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
3014e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
3021b9e48a5SMark Cave-Ayland         s->ti_cmd = 0;
3036cc88d6bSMark Cave-Ayland         esp_set_tc(s, 0);
3042e5d83bbSpbrook         if (datalen > 0) {
3054e78f3bfSMark Cave-Ayland             /*
3064e78f3bfSMark Cave-Ayland              * Switch to DATA IN phase but wait until initial data xfer is
3074e78f3bfSMark Cave-Ayland              * complete before raising the command completion interrupt
3084e78f3bfSMark Cave-Ayland              */
3094e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
3105ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
3114f6200f0Sbellard         } else {
3125ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
313cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
314c73f96fdSblueswir1             esp_raise_irq(s);
31582141c8bSMark Cave-Ayland             esp_lower_drq(s);
3162f275b8fSbellard         }
3174e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3184e78f3bfSMark Cave-Ayland         return;
3194e78f3bfSMark Cave-Ayland     }
3204e78f3bfSMark Cave-Ayland }
3212f275b8fSbellard 
3224eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
323f2818f22SArtyom Tarasenko {
3244eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3254eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
326023666daSMark Cave-Ayland 
3274eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3284eb86065SPaolo Bonzini         s->lun = message & 7;
329023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3304eb86065SPaolo Bonzini     }
331f2818f22SArtyom Tarasenko 
332799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
333023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3344eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
335fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
336023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
337023666daSMark Cave-Ayland     }
3384eb86065SPaolo Bonzini }
339023666daSMark Cave-Ayland 
3404eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3414eb86065SPaolo Bonzini {
3424eb86065SPaolo Bonzini     do_message_phase(s);
3434eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3444eb86065SPaolo Bonzini     do_command_phase(s);
345f2818f22SArtyom Tarasenko }
346f2818f22SArtyom Tarasenko 
34774d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s)
34874d71ea1SLaurent Vivier {
349e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
350023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
351e62a959aSMark Cave-Ayland         s->do_cmd = 0;
352c959f218SMark Cave-Ayland         do_cmd(s);
35374d71ea1SLaurent Vivier     }
35474d71ea1SLaurent Vivier }
35574d71ea1SLaurent Vivier 
3569f149aa9Spbrook static void handle_satn(ESPState *s)
3579f149aa9Spbrook {
35849691315SMark Cave-Ayland     int32_t cmdlen;
35949691315SMark Cave-Ayland 
3601b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
36173d74342SBlue Swirl         s->dma_cb = handle_satn;
36273d74342SBlue Swirl         return;
36373d74342SBlue Swirl     }
36477987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_PDMA_CB);
365023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
36649691315SMark Cave-Ayland     if (cmdlen > 0) {
367023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
36860720694SMark Cave-Ayland         s->do_cmd = 0;
369c959f218SMark Cave-Ayland         do_cmd(s);
37049691315SMark Cave-Ayland     } else if (cmdlen == 0) {
371bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
37249691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
37349691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
37449691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
3759f149aa9Spbrook     }
37694d5c79dSMark Cave-Ayland }
3779f149aa9Spbrook 
37874d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s)
37974d71ea1SLaurent Vivier {
380e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
381023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
382e62a959aSMark Cave-Ayland         s->do_cmd = 0;
3834eb86065SPaolo Bonzini         do_cmd(s);
38474d71ea1SLaurent Vivier     }
38574d71ea1SLaurent Vivier }
38674d71ea1SLaurent Vivier 
387f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
388f2818f22SArtyom Tarasenko {
38949691315SMark Cave-Ayland     int32_t cmdlen;
39049691315SMark Cave-Ayland 
3911b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
39273d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
39373d74342SBlue Swirl         return;
39473d74342SBlue Swirl     }
39577987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB);
396023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
39749691315SMark Cave-Ayland     if (cmdlen > 0) {
398023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
39960720694SMark Cave-Ayland         s->do_cmd = 0;
4004eb86065SPaolo Bonzini         do_cmd(s);
40149691315SMark Cave-Ayland     } else if (cmdlen == 0) {
402bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
40349691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
40449691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
40549691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
406f2818f22SArtyom Tarasenko     }
407f2818f22SArtyom Tarasenko }
408f2818f22SArtyom Tarasenko 
40974d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s)
41074d71ea1SLaurent Vivier {
411e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
412023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
41374d71ea1SLaurent Vivier         s->do_cmd = 1;
414023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
41574d71ea1SLaurent Vivier         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
416cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
41774d71ea1SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_CD;
41874d71ea1SLaurent Vivier         esp_raise_irq(s);
41974d71ea1SLaurent Vivier     }
42074d71ea1SLaurent Vivier }
42174d71ea1SLaurent Vivier 
4229f149aa9Spbrook static void handle_satn_stop(ESPState *s)
4239f149aa9Spbrook {
42449691315SMark Cave-Ayland     int32_t cmdlen;
42549691315SMark Cave-Ayland 
4261b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
42773d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
42873d74342SBlue Swirl         return;
42973d74342SBlue Swirl     }
43077987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_STOP_PDMA_CB);
431799d90d8SMark Cave-Ayland     cmdlen = get_cmd(s, 1);
43249691315SMark Cave-Ayland     if (cmdlen > 0) {
433023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
4349f149aa9Spbrook         s->do_cmd = 1;
435023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
436799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
437cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
438799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
439c73f96fdSblueswir1         esp_raise_irq(s);
44049691315SMark Cave-Ayland     } else if (cmdlen == 0) {
441bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
442799d90d8SMark Cave-Ayland         /* Target present, switch to message out phase */
443799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
444799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
4459f149aa9Spbrook     }
4469f149aa9Spbrook }
4479f149aa9Spbrook 
44874d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s)
44974d71ea1SLaurent Vivier {
45074d71ea1SLaurent Vivier     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
451cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
45274d71ea1SLaurent Vivier     s->rregs[ESP_RSEQ] = SEQ_CD;
45374d71ea1SLaurent Vivier     esp_raise_irq(s);
45474d71ea1SLaurent Vivier }
45574d71ea1SLaurent Vivier 
4560fc5c15aSpbrook static void write_response(ESPState *s)
4572f275b8fSbellard {
458e3922557SMark Cave-Ayland     uint8_t buf[2];
459042879fcSMark Cave-Ayland 
460bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
461042879fcSMark Cave-Ayland 
462e3922557SMark Cave-Ayland     buf[0] = s->status;
463e3922557SMark Cave-Ayland     buf[1] = 0;
464042879fcSMark Cave-Ayland 
4654f6200f0Sbellard     if (s->dma) {
46674d71ea1SLaurent Vivier         if (s->dma_memory_write) {
467e3922557SMark Cave-Ayland             s->dma_memory_write(s->dma_opaque, buf, 2);
468c73f96fdSblueswir1             s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
469cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
4705ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = SEQ_CD;
4714f6200f0Sbellard         } else {
47277987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB);
47374d71ea1SLaurent Vivier             esp_raise_drq(s);
47474d71ea1SLaurent Vivier             return;
47574d71ea1SLaurent Vivier         }
47674d71ea1SLaurent Vivier     } else {
477e3922557SMark Cave-Ayland         fifo8_reset(&s->fifo);
478e3922557SMark Cave-Ayland         fifo8_push_all(&s->fifo, buf, 2);
4795ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
4804f6200f0Sbellard     }
481c73f96fdSblueswir1     esp_raise_irq(s);
4822f275b8fSbellard }
4834f6200f0Sbellard 
484a917d384Spbrook static void esp_dma_done(ESPState *s)
4854d611c9aSpbrook {
486c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
487cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
4885ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
489c47b5835SMark Cave-Ayland     esp_set_tc(s, 0);
490c73f96fdSblueswir1     esp_raise_irq(s);
4914d611c9aSpbrook }
492a917d384Spbrook 
49374d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s)
49474d71ea1SLaurent Vivier {
4954ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
49682141c8bSMark Cave-Ayland     int len;
497042879fcSMark Cave-Ayland     uint32_t n;
4986cc88d6bSMark Cave-Ayland 
49974d71ea1SLaurent Vivier     if (s->do_cmd) {
500e62a959aSMark Cave-Ayland         /* Ensure we have received complete command after SATN and stop */
501e62a959aSMark Cave-Ayland         if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) {
502e62a959aSMark Cave-Ayland             return;
503e62a959aSMark Cave-Ayland         }
504e62a959aSMark Cave-Ayland 
50574d71ea1SLaurent Vivier         s->ti_size = 0;
506c348458fSMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
507c348458fSMark Cave-Ayland             /* No command received */
508c348458fSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
509c348458fSMark Cave-Ayland                 return;
510c348458fSMark Cave-Ayland             }
511c348458fSMark Cave-Ayland 
512c348458fSMark Cave-Ayland             /* Command has been received */
51374d71ea1SLaurent Vivier             s->do_cmd = 0;
514c959f218SMark Cave-Ayland             do_cmd(s);
515c348458fSMark Cave-Ayland         } else {
516c348458fSMark Cave-Ayland             /*
517c348458fSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
518c348458fSMark Cave-Ayland              * and then switch to commmand phase
519c348458fSMark Cave-Ayland              */
520c348458fSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
521c348458fSMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
522c348458fSMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
523c348458fSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
524c348458fSMark Cave-Ayland             esp_raise_irq(s);
525c348458fSMark Cave-Ayland         }
52674d71ea1SLaurent Vivier         return;
52774d71ea1SLaurent Vivier     }
52882141c8bSMark Cave-Ayland 
5290db89536SMark Cave-Ayland     if (!s->current_req) {
5300db89536SMark Cave-Ayland         return;
5310db89536SMark Cave-Ayland     }
5320db89536SMark Cave-Ayland 
53382141c8bSMark Cave-Ayland     if (to_device) {
53482141c8bSMark Cave-Ayland         /* Copy FIFO data to device */
5357aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
5367aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
5377b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5387aa6baeeSMark Cave-Ayland         s->async_buf += n;
5397aa6baeeSMark Cave-Ayland         s->async_len -= n;
5407aa6baeeSMark Cave-Ayland         s->ti_size += n;
5417aa6baeeSMark Cave-Ayland 
5427aa6baeeSMark Cave-Ayland         if (n < len) {
5437aa6baeeSMark Cave-Ayland             /* Unaligned accesses can cause FIFO wraparound */
5447aa6baeeSMark Cave-Ayland             len = len - n;
5457b320a8eSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5467aa6baeeSMark Cave-Ayland             s->async_buf += n;
5477aa6baeeSMark Cave-Ayland             s->async_len -= n;
5487aa6baeeSMark Cave-Ayland             s->ti_size += n;
5497aa6baeeSMark Cave-Ayland         }
5507aa6baeeSMark Cave-Ayland 
55174d71ea1SLaurent Vivier         if (s->async_len == 0) {
55274d71ea1SLaurent Vivier             scsi_req_continue(s->current_req);
55382141c8bSMark Cave-Ayland             return;
55482141c8bSMark Cave-Ayland         }
55582141c8bSMark Cave-Ayland 
55682141c8bSMark Cave-Ayland         if (esp_get_tc(s) == 0) {
55782141c8bSMark Cave-Ayland             esp_lower_drq(s);
55882141c8bSMark Cave-Ayland             esp_dma_done(s);
55982141c8bSMark Cave-Ayland         }
56082141c8bSMark Cave-Ayland 
56182141c8bSMark Cave-Ayland         return;
56282141c8bSMark Cave-Ayland     } else {
56382141c8bSMark Cave-Ayland         if (s->async_len == 0) {
5644e78f3bfSMark Cave-Ayland             /* Defer until the scsi layer has completed */
56582141c8bSMark Cave-Ayland             scsi_req_continue(s->current_req);
5664e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
56774d71ea1SLaurent Vivier             return;
56874d71ea1SLaurent Vivier         }
56974d71ea1SLaurent Vivier 
57082141c8bSMark Cave-Ayland         if (esp_get_tc(s) != 0) {
57182141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
5727aa6baeeSMark Cave-Ayland             len = MIN(s->async_len, esp_get_tc(s));
5737aa6baeeSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
574042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
57582141c8bSMark Cave-Ayland             s->async_buf += len;
57682141c8bSMark Cave-Ayland             s->async_len -= len;
57782141c8bSMark Cave-Ayland             s->ti_size -= len;
57882141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
5797aa6baeeSMark Cave-Ayland 
5807aa6baeeSMark Cave-Ayland             if (esp_get_tc(s) == 0) {
5817aa6baeeSMark Cave-Ayland                 /* Indicate transfer to FIFO is complete */
5827aa6baeeSMark Cave-Ayland                  s->rregs[ESP_RSTAT] |= STAT_TC;
5837aa6baeeSMark Cave-Ayland             }
58482141c8bSMark Cave-Ayland             return;
58582141c8bSMark Cave-Ayland         }
58682141c8bSMark Cave-Ayland 
58774d71ea1SLaurent Vivier         /* Partially filled a scsi buffer. Complete immediately.  */
58882141c8bSMark Cave-Ayland         esp_lower_drq(s);
58974d71ea1SLaurent Vivier         esp_dma_done(s);
59074d71ea1SLaurent Vivier     }
59182141c8bSMark Cave-Ayland }
59274d71ea1SLaurent Vivier 
593a917d384Spbrook static void esp_do_dma(ESPState *s)
594a917d384Spbrook {
595023666daSMark Cave-Ayland     uint32_t len, cmdlen;
5964ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
597023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
598a917d384Spbrook 
5996cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
600a917d384Spbrook     if (s->do_cmd) {
60115407433SLaurent Vivier         /*
60215407433SLaurent Vivier          * handle_ti_cmd() case: esp_do_dma() is called only from
60315407433SLaurent Vivier          * handle_ti_cmd() with do_cmd != NULL (see the assert())
60415407433SLaurent Vivier          */
605023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
606023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
60774d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6080ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
609023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
610023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
61174d71ea1SLaurent Vivier         } else {
61277987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
61374d71ea1SLaurent Vivier             esp_raise_drq(s);
61474d71ea1SLaurent Vivier             return;
61574d71ea1SLaurent Vivier         }
616023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
61715407433SLaurent Vivier         s->ti_size = 0;
618799d90d8SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
619799d90d8SMark Cave-Ayland             /* No command received */
620023666daSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
621799d90d8SMark Cave-Ayland                 return;
622799d90d8SMark Cave-Ayland             }
623799d90d8SMark Cave-Ayland 
624799d90d8SMark Cave-Ayland             /* Command has been received */
62515407433SLaurent Vivier             s->do_cmd = 0;
626c959f218SMark Cave-Ayland             do_cmd(s);
627799d90d8SMark Cave-Ayland         } else {
628799d90d8SMark Cave-Ayland             /*
629023666daSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
630799d90d8SMark Cave-Ayland              * and then switch to commmand phase
631799d90d8SMark Cave-Ayland              */
632023666daSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
633799d90d8SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
634799d90d8SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
635799d90d8SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
636799d90d8SMark Cave-Ayland             esp_raise_irq(s);
637799d90d8SMark Cave-Ayland         }
638a917d384Spbrook         return;
639a917d384Spbrook     }
6400db89536SMark Cave-Ayland     if (!s->current_req) {
6410db89536SMark Cave-Ayland         return;
6420db89536SMark Cave-Ayland     }
643a917d384Spbrook     if (s->async_len == 0) {
644a917d384Spbrook         /* Defer until data is available.  */
645a917d384Spbrook         return;
646a917d384Spbrook     }
647a917d384Spbrook     if (len > s->async_len) {
648a917d384Spbrook         len = s->async_len;
649a917d384Spbrook     }
650a917d384Spbrook     if (to_device) {
65174d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6528b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
653a917d384Spbrook         } else {
65477987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
65574d71ea1SLaurent Vivier             esp_raise_drq(s);
65674d71ea1SLaurent Vivier             return;
65774d71ea1SLaurent Vivier         }
65874d71ea1SLaurent Vivier     } else {
65974d71ea1SLaurent Vivier         if (s->dma_memory_write) {
6608b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
66174d71ea1SLaurent Vivier         } else {
6627aa6baeeSMark Cave-Ayland             /* Adjust TC for any leftover data in the FIFO */
6637aa6baeeSMark Cave-Ayland             if (!fifo8_is_empty(&s->fifo)) {
6647aa6baeeSMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
6657aa6baeeSMark Cave-Ayland             }
6667aa6baeeSMark Cave-Ayland 
66782141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
668042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
669042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
67082141c8bSMark Cave-Ayland             s->async_buf += len;
67182141c8bSMark Cave-Ayland             s->async_len -= len;
67282141c8bSMark Cave-Ayland             s->ti_size -= len;
6737aa6baeeSMark Cave-Ayland 
6747aa6baeeSMark Cave-Ayland             /*
6757aa6baeeSMark Cave-Ayland              * MacOS toolbox uses a TI length of 16 bytes for all commands, so
6767aa6baeeSMark Cave-Ayland              * commands shorter than this must be padded accordingly
6777aa6baeeSMark Cave-Ayland              */
6787aa6baeeSMark Cave-Ayland             if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
6797aa6baeeSMark Cave-Ayland                 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
680e5455b8cSMark Cave-Ayland                     esp_fifo_push(&s->fifo, 0);
6817aa6baeeSMark Cave-Ayland                     len++;
6827aa6baeeSMark Cave-Ayland                 }
6837aa6baeeSMark Cave-Ayland             }
6847aa6baeeSMark Cave-Ayland 
68582141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
68677987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
68774d71ea1SLaurent Vivier             esp_raise_drq(s);
68882141c8bSMark Cave-Ayland 
68982141c8bSMark Cave-Ayland             /* Indicate transfer to FIFO is complete */
69082141c8bSMark Cave-Ayland             s->rregs[ESP_RSTAT] |= STAT_TC;
69174d71ea1SLaurent Vivier             return;
69274d71ea1SLaurent Vivier         }
693a917d384Spbrook     }
6946cc88d6bSMark Cave-Ayland     esp_set_tc(s, esp_get_tc(s) - len);
695a917d384Spbrook     s->async_buf += len;
696a917d384Spbrook     s->async_len -= len;
69794d5c79dSMark Cave-Ayland     if (to_device) {
6986787f5faSpbrook         s->ti_size += len;
69994d5c79dSMark Cave-Ayland     } else {
7006787f5faSpbrook         s->ti_size -= len;
70194d5c79dSMark Cave-Ayland     }
702a917d384Spbrook     if (s->async_len == 0) {
703ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
70494d5c79dSMark Cave-Ayland         /*
70594d5c79dSMark Cave-Ayland          * If there is still data to be read from the device then
70694d5c79dSMark Cave-Ayland          * complete the DMA operation immediately.  Otherwise defer
70794d5c79dSMark Cave-Ayland          * until the scsi layer has completed.
70894d5c79dSMark Cave-Ayland          */
7096cc88d6bSMark Cave-Ayland         if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
710ad3376ccSPaolo Bonzini             return;
711a917d384Spbrook         }
712a917d384Spbrook     }
713ad3376ccSPaolo Bonzini 
7146787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
715a917d384Spbrook     esp_dma_done(s);
71682141c8bSMark Cave-Ayland     esp_lower_drq(s);
717a917d384Spbrook }
718a917d384Spbrook 
7191b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7201b9e48a5SMark Cave-Ayland {
7211b9e48a5SMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
7227b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7231b9e48a5SMark Cave-Ayland     int len;
7241b9e48a5SMark Cave-Ayland 
7251b9e48a5SMark Cave-Ayland     if (s->do_cmd) {
7261b9e48a5SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
7271b9e48a5SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
7281b9e48a5SMark Cave-Ayland         s->ti_size = 0;
7291b9e48a5SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
7301b9e48a5SMark Cave-Ayland             /* No command received */
7311b9e48a5SMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
7321b9e48a5SMark Cave-Ayland                 return;
7331b9e48a5SMark Cave-Ayland             }
7341b9e48a5SMark Cave-Ayland 
7351b9e48a5SMark Cave-Ayland             /* Command has been received */
7361b9e48a5SMark Cave-Ayland             s->do_cmd = 0;
7371b9e48a5SMark Cave-Ayland             do_cmd(s);
7381b9e48a5SMark Cave-Ayland         } else {
7391b9e48a5SMark Cave-Ayland             /*
7401b9e48a5SMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
7411b9e48a5SMark Cave-Ayland              * and then switch to commmand phase
7421b9e48a5SMark Cave-Ayland              */
7431b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
7441b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
7451b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
7461b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7471b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
7481b9e48a5SMark Cave-Ayland         }
7491b9e48a5SMark Cave-Ayland         return;
7501b9e48a5SMark Cave-Ayland     }
7511b9e48a5SMark Cave-Ayland 
7520db89536SMark Cave-Ayland     if (!s->current_req) {
7530db89536SMark Cave-Ayland         return;
7540db89536SMark Cave-Ayland     }
7550db89536SMark Cave-Ayland 
7561b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7571b9e48a5SMark Cave-Ayland         /* Defer until data is available.  */
7581b9e48a5SMark Cave-Ayland         return;
7591b9e48a5SMark Cave-Ayland     }
7601b9e48a5SMark Cave-Ayland 
7611b9e48a5SMark Cave-Ayland     if (to_device) {
7621b9e48a5SMark Cave-Ayland         len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ);
7637b320a8eSMark Cave-Ayland         esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
7641b9e48a5SMark Cave-Ayland         s->async_buf += len;
7651b9e48a5SMark Cave-Ayland         s->async_len -= len;
7661b9e48a5SMark Cave-Ayland         s->ti_size += len;
7671b9e48a5SMark Cave-Ayland     } else {
7686ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
7696ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
7706ef2cabcSMark Cave-Ayland             s->async_buf++;
7716ef2cabcSMark Cave-Ayland             s->async_len--;
7726ef2cabcSMark Cave-Ayland             s->ti_size--;
7736ef2cabcSMark Cave-Ayland         }
7741b9e48a5SMark Cave-Ayland     }
7751b9e48a5SMark Cave-Ayland 
7761b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7771b9e48a5SMark Cave-Ayland         scsi_req_continue(s->current_req);
7781b9e48a5SMark Cave-Ayland         return;
7791b9e48a5SMark Cave-Ayland     }
7801b9e48a5SMark Cave-Ayland 
7811b9e48a5SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
7821b9e48a5SMark Cave-Ayland     esp_raise_irq(s);
7831b9e48a5SMark Cave-Ayland }
7841b9e48a5SMark Cave-Ayland 
78577987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s)
78677987ef5SMark Cave-Ayland {
78777987ef5SMark Cave-Ayland     switch (s->pdma_cb) {
78877987ef5SMark Cave-Ayland     case SATN_PDMA_CB:
78977987ef5SMark Cave-Ayland         satn_pdma_cb(s);
79077987ef5SMark Cave-Ayland         break;
79177987ef5SMark Cave-Ayland     case S_WITHOUT_SATN_PDMA_CB:
79277987ef5SMark Cave-Ayland         s_without_satn_pdma_cb(s);
79377987ef5SMark Cave-Ayland         break;
79477987ef5SMark Cave-Ayland     case SATN_STOP_PDMA_CB:
79577987ef5SMark Cave-Ayland         satn_stop_pdma_cb(s);
79677987ef5SMark Cave-Ayland         break;
79777987ef5SMark Cave-Ayland     case WRITE_RESPONSE_PDMA_CB:
79877987ef5SMark Cave-Ayland         write_response_pdma_cb(s);
79977987ef5SMark Cave-Ayland         break;
80077987ef5SMark Cave-Ayland     case DO_DMA_PDMA_CB:
80177987ef5SMark Cave-Ayland         do_dma_pdma_cb(s);
80277987ef5SMark Cave-Ayland         break;
80377987ef5SMark Cave-Ayland     default:
80477987ef5SMark Cave-Ayland         g_assert_not_reached();
80577987ef5SMark Cave-Ayland     }
80677987ef5SMark Cave-Ayland }
80777987ef5SMark Cave-Ayland 
8084aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
809a917d384Spbrook {
8104aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
8116ef2cabcSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8124aaa6ac3SMark Cave-Ayland 
813bf4b9889SBlue Swirl     trace_esp_command_complete();
8146ef2cabcSMark Cave-Ayland 
8156ef2cabcSMark Cave-Ayland     /*
8166ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
8176ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
8186ef2cabcSMark Cave-Ayland      */
8196ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
820c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
821bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
822c6df7102SPaolo Bonzini         }
823a917d384Spbrook         s->ti_size = 0;
8246ef2cabcSMark Cave-Ayland     }
8256ef2cabcSMark Cave-Ayland 
826a917d384Spbrook     s->async_len = 0;
8274aaa6ac3SMark Cave-Ayland     if (req->status) {
828bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
829c6df7102SPaolo Bonzini     }
8304aaa6ac3SMark Cave-Ayland     s->status = req->status;
8316ef2cabcSMark Cave-Ayland 
8326ef2cabcSMark Cave-Ayland     /*
8336ef2cabcSMark Cave-Ayland      * If the transfer is finished, switch to status phase. For non-DMA
8346ef2cabcSMark Cave-Ayland      * transfers from the target the last byte is still in the FIFO
8356ef2cabcSMark Cave-Ayland      */
8366ef2cabcSMark Cave-Ayland     if (s->ti_size == 0) {
8376ef2cabcSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
838a917d384Spbrook         esp_dma_done(s);
83982141c8bSMark Cave-Ayland         esp_lower_drq(s);
8406ef2cabcSMark Cave-Ayland     }
8416ef2cabcSMark Cave-Ayland 
8425c6c0e51SHannes Reinecke     if (s->current_req) {
8435c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
8445c6c0e51SHannes Reinecke         s->current_req = NULL;
845a917d384Spbrook         s->current_dev = NULL;
8465c6c0e51SHannes Reinecke     }
847c6df7102SPaolo Bonzini }
848c6df7102SPaolo Bonzini 
8499c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
850c6df7102SPaolo Bonzini {
851e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
8524e78f3bfSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8536cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
854c6df7102SPaolo Bonzini 
8557f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
8566cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
857aba1f023SPaolo Bonzini     s->async_len = len;
8580c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
8594e78f3bfSMark Cave-Ayland 
8604e78f3bfSMark Cave-Ayland     if (!to_device && !s->data_in_ready) {
8614e78f3bfSMark Cave-Ayland         /*
8624e78f3bfSMark Cave-Ayland          * Initial incoming data xfer is complete so raise command
8634e78f3bfSMark Cave-Ayland          * completion interrupt
8644e78f3bfSMark Cave-Ayland          */
8654e78f3bfSMark Cave-Ayland         s->data_in_ready = true;
8664e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
8674e78f3bfSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8684e78f3bfSMark Cave-Ayland         esp_raise_irq(s);
8694e78f3bfSMark Cave-Ayland     }
8704e78f3bfSMark Cave-Ayland 
8711b9e48a5SMark Cave-Ayland     if (s->ti_cmd == 0) {
8721b9e48a5SMark Cave-Ayland         /*
8731b9e48a5SMark Cave-Ayland          * Always perform the initial transfer upon reception of the next TI
8741b9e48a5SMark Cave-Ayland          * command to ensure the DMA/non-DMA status of the command is correct.
8751b9e48a5SMark Cave-Ayland          * It is not possible to use s->dma directly in the section below as
8761b9e48a5SMark Cave-Ayland          * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
8771b9e48a5SMark Cave-Ayland          * async data transfer is delayed then s->dma is set incorrectly.
8781b9e48a5SMark Cave-Ayland          */
8791b9e48a5SMark Cave-Ayland         return;
8801b9e48a5SMark Cave-Ayland     }
8811b9e48a5SMark Cave-Ayland 
882880d3089SMark Cave-Ayland     if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
8836cc88d6bSMark Cave-Ayland         if (dmalen) {
884a917d384Spbrook             esp_do_dma(s);
8855eb7a23fSMark Cave-Ayland         } else if (s->ti_size <= 0) {
88694d5c79dSMark Cave-Ayland             /*
88794d5c79dSMark Cave-Ayland              * If this was the last part of a DMA transfer then the
88894d5c79dSMark Cave-Ayland              * completion interrupt is deferred to here.
88994d5c79dSMark Cave-Ayland              */
8906787f5faSpbrook             esp_dma_done(s);
89182141c8bSMark Cave-Ayland             esp_lower_drq(s);
8926787f5faSpbrook         }
893880d3089SMark Cave-Ayland     } else if (s->ti_cmd == CMD_TI) {
8941b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
8951b9e48a5SMark Cave-Ayland     }
896a917d384Spbrook }
8972e5d83bbSpbrook 
8982f275b8fSbellard static void handle_ti(ESPState *s)
8992f275b8fSbellard {
9001b9e48a5SMark Cave-Ayland     uint32_t dmalen;
9012f275b8fSbellard 
9027246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
9037246e160SHervé Poussineau         s->dma_cb = handle_ti;
9047246e160SHervé Poussineau         return;
9057246e160SHervé Poussineau     }
9067246e160SHervé Poussineau 
9071b9e48a5SMark Cave-Ayland     s->ti_cmd = s->rregs[ESP_CMD];
9084f6200f0Sbellard     if (s->dma) {
9091b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
910b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
9115ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
9124d611c9aSpbrook         esp_do_dma(s);
913799d90d8SMark Cave-Ayland     } else {
9141b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
9151b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9164f6200f0Sbellard     }
9172f275b8fSbellard }
9182f275b8fSbellard 
9199c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
9206f7e9aecSbellard {
9215aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
9225aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
923c9cf45c1SHannes Reinecke     s->tchi_written = 0;
9244e9aec74Spbrook     s->ti_size = 0;
9253f26c975SMark Cave-Ayland     s->async_len = 0;
926042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
927023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
9284e9aec74Spbrook     s->dma = 0;
9299f149aa9Spbrook     s->do_cmd = 0;
93073d74342SBlue Swirl     s->dma_cb = NULL;
9318dea1dd4Sblueswir1 
9328dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
9336f7e9aecSbellard }
9346f7e9aecSbellard 
935a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
93685948643SBlue Swirl {
93785948643SBlue Swirl     qemu_irq_lower(s->irq);
93874d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
939a391fdbcSHervé Poussineau     esp_hard_reset(s);
94085948643SBlue Swirl }
94185948643SBlue Swirl 
942a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
9432d069babSblueswir1 {
94485948643SBlue Swirl     if (level) {
945a391fdbcSHervé Poussineau         esp_soft_reset(s);
94685948643SBlue Swirl     }
9472d069babSblueswir1 }
9482d069babSblueswir1 
9499c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
95073d74342SBlue Swirl {
951b630c075SMark Cave-Ayland     uint32_t val;
95273d74342SBlue Swirl 
9536f7e9aecSbellard     switch (saddr) {
9545ad6bb97Sblueswir1     case ESP_FIFO:
9551b9e48a5SMark Cave-Ayland         if (s->dma_memory_read && s->dma_memory_write &&
9561b9e48a5SMark Cave-Ayland                 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
9578dea1dd4Sblueswir1             /* Data out.  */
958ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
9595ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
960042879fcSMark Cave-Ayland         } else {
9616ef2cabcSMark Cave-Ayland             if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) {
9626ef2cabcSMark Cave-Ayland                 if (s->ti_size) {
9636ef2cabcSMark Cave-Ayland                     esp_do_nodma(s);
9646ef2cabcSMark Cave-Ayland                 } else {
9656ef2cabcSMark Cave-Ayland                     /*
9666ef2cabcSMark Cave-Ayland                      * The last byte of a non-DMA transfer has been read out
9676ef2cabcSMark Cave-Ayland                      * of the FIFO so switch to status phase
9686ef2cabcSMark Cave-Ayland                      */
9696ef2cabcSMark Cave-Ayland                     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
9706ef2cabcSMark Cave-Ayland                 }
9716ef2cabcSMark Cave-Ayland             }
972c5fef911SMark Cave-Ayland             s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
9734f6200f0Sbellard         }
974b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
9754f6200f0Sbellard         break;
9765ad6bb97Sblueswir1     case ESP_RINTR:
97794d5c79dSMark Cave-Ayland         /*
97894d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
97994d5c79dSMark Cave-Ayland          * except TC
98094d5c79dSMark Cave-Ayland          */
981b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
9822814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
9832814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
984af947a3dSMark Cave-Ayland         /*
985af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
986af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
987af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
988af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
989af947a3dSMark Cave-Ayland          * transition.
990af947a3dSMark Cave-Ayland          *
991af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
992af947a3dSMark Cave-Ayland          */
993c73f96fdSblueswir1         esp_lower_irq(s);
994b630c075SMark Cave-Ayland         break;
995c9cf45c1SHannes Reinecke     case ESP_TCHI:
996c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
997c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
998b630c075SMark Cave-Ayland             val = s->chip_id;
999b630c075SMark Cave-Ayland         } else {
1000b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1001c9cf45c1SHannes Reinecke         }
1002b630c075SMark Cave-Ayland         break;
1003238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1004238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1005238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1006238ec4d7SMark Cave-Ayland         break;
10076f7e9aecSbellard     default:
1008b630c075SMark Cave-Ayland         val = s->rregs[saddr];
10096f7e9aecSbellard         break;
10106f7e9aecSbellard     }
1011b630c075SMark Cave-Ayland 
1012b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1013b630c075SMark Cave-Ayland     return val;
10146f7e9aecSbellard }
10156f7e9aecSbellard 
10169c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
10176f7e9aecSbellard {
1018bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
10196f7e9aecSbellard     switch (saddr) {
1020c9cf45c1SHannes Reinecke     case ESP_TCHI:
1021c9cf45c1SHannes Reinecke         s->tchi_written = true;
1022c9cf45c1SHannes Reinecke         /* fall through */
10235ad6bb97Sblueswir1     case ESP_TCLO:
10245ad6bb97Sblueswir1     case ESP_TCMID:
10255ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
10264f6200f0Sbellard         break;
10275ad6bb97Sblueswir1     case ESP_FIFO:
10289f149aa9Spbrook         if (s->do_cmd) {
1029e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->cmdfifo, val);
10306ef2cabcSMark Cave-Ayland 
10316ef2cabcSMark Cave-Ayland             /*
10326ef2cabcSMark Cave-Ayland              * If any unexpected message out/command phase data is
10336ef2cabcSMark Cave-Ayland              * transferred using non-DMA, raise the interrupt
10346ef2cabcSMark Cave-Ayland              */
10356ef2cabcSMark Cave-Ayland             if (s->rregs[ESP_CMD] == CMD_TI) {
10366ef2cabcSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
10376ef2cabcSMark Cave-Ayland                 esp_raise_irq(s);
10386ef2cabcSMark Cave-Ayland             }
10392e5d83bbSpbrook         } else {
1040e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
10412e5d83bbSpbrook         }
10424f6200f0Sbellard         break;
10435ad6bb97Sblueswir1     case ESP_CMD:
10444f6200f0Sbellard         s->rregs[saddr] = val;
10455ad6bb97Sblueswir1         if (val & CMD_DMA) {
10464f6200f0Sbellard             s->dma = 1;
10476787f5faSpbrook             /* Reload DMA counter.  */
104896676c2fSMark Cave-Ayland             if (esp_get_stc(s) == 0) {
104996676c2fSMark Cave-Ayland                 esp_set_tc(s, 0x10000);
105096676c2fSMark Cave-Ayland             } else {
1051c04ed569SMark Cave-Ayland                 esp_set_tc(s, esp_get_stc(s));
105296676c2fSMark Cave-Ayland             }
10534f6200f0Sbellard         } else {
10544f6200f0Sbellard             s->dma = 0;
10554f6200f0Sbellard         }
10565ad6bb97Sblueswir1         switch (val & CMD_CMD) {
10575ad6bb97Sblueswir1         case CMD_NOP:
1058bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
10592f275b8fSbellard             break;
10605ad6bb97Sblueswir1         case CMD_FLUSH:
1061bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
1062042879fcSMark Cave-Ayland             fifo8_reset(&s->fifo);
10636f7e9aecSbellard             break;
10645ad6bb97Sblueswir1         case CMD_RESET:
1065bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
1066a391fdbcSHervé Poussineau             esp_soft_reset(s);
10676f7e9aecSbellard             break;
10685ad6bb97Sblueswir1         case CMD_BUSRESET:
1069bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
10705ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1071cf47a41eSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_RST;
1072c73f96fdSblueswir1                 esp_raise_irq(s);
10739e61bde5Sbellard             }
10742f275b8fSbellard             break;
10755ad6bb97Sblueswir1         case CMD_TI:
10760097d3ecSMark Cave-Ayland             trace_esp_mem_writeb_cmd_ti(val);
10772f275b8fSbellard             handle_ti(s);
10782f275b8fSbellard             break;
10795ad6bb97Sblueswir1         case CMD_ICCS:
1080bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
10810fc5c15aSpbrook             write_response(s);
1082cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
10834bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
10842f275b8fSbellard             break;
10855ad6bb97Sblueswir1         case CMD_MSGACC:
1086bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
1087cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_DC;
10885ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
10894e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
10904e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
10916f7e9aecSbellard             break;
10920fd0eb21SBlue Swirl         case CMD_PAD:
1093bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
10940fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
1095cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
10960fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
10970fd0eb21SBlue Swirl             break;
10985ad6bb97Sblueswir1         case CMD_SATN:
1099bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
11006f7e9aecSbellard             break;
11016915bff1SHervé Poussineau         case CMD_RSTATN:
11026915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
11036915bff1SHervé Poussineau             break;
11045e1e0a3bSBlue Swirl         case CMD_SEL:
1105bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
1106f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
11075e1e0a3bSBlue Swirl             break;
11085ad6bb97Sblueswir1         case CMD_SELATN:
1109bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
11102f275b8fSbellard             handle_satn(s);
11112f275b8fSbellard             break;
11125ad6bb97Sblueswir1         case CMD_SELATNS:
1113bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
11149f149aa9Spbrook             handle_satn_stop(s);
11152f275b8fSbellard             break;
11165ad6bb97Sblueswir1         case CMD_ENSEL:
1117bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
1118e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
111974ec6048Sblueswir1             break;
11206fe84c18SHervé Poussineau         case CMD_DISSEL:
11216fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
11226fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
11236fe84c18SHervé Poussineau             esp_raise_irq(s);
11246fe84c18SHervé Poussineau             break;
11252f275b8fSbellard         default:
11263af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
11276f7e9aecSbellard             break;
11286f7e9aecSbellard         }
11296f7e9aecSbellard         break;
11305ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
11314f6200f0Sbellard         break;
11325ad6bb97Sblueswir1     case ESP_CFG1:
11339ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
11349ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
11354f6200f0Sbellard         s->rregs[saddr] = val;
11364f6200f0Sbellard         break;
11375ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
11384f6200f0Sbellard         break;
11396f7e9aecSbellard     default:
11403af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
11418dea1dd4Sblueswir1         return;
11426f7e9aecSbellard     }
11432f275b8fSbellard     s->wregs[saddr] = val;
11446f7e9aecSbellard }
11456f7e9aecSbellard 
1146a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
11478372d383SPeter Maydell                             unsigned size, bool is_write,
11488372d383SPeter Maydell                             MemTxAttrs attrs)
114967bb5314SAvi Kivity {
115067bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
115167bb5314SAvi Kivity }
11526f7e9aecSbellard 
11536cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
11546cc88d6bSMark Cave-Ayland {
11556cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
11566cc88d6bSMark Cave-Ayland 
11576cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11586cc88d6bSMark Cave-Ayland     return version_id < 5;
11596cc88d6bSMark Cave-Ayland }
11606cc88d6bSMark Cave-Ayland 
11614e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
11624e78f3bfSMark Cave-Ayland {
11634e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
11644e78f3bfSMark Cave-Ayland 
11654e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11660bcd5a18SMark Cave-Ayland     return version_id >= 5;
11674e78f3bfSMark Cave-Ayland }
11684e78f3bfSMark Cave-Ayland 
11694eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
11704eb86065SPaolo Bonzini {
11714eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
11724eb86065SPaolo Bonzini 
11734eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
11744eb86065SPaolo Bonzini     return version_id >= 6;
11754eb86065SPaolo Bonzini }
11764eb86065SPaolo Bonzini 
1177ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
11780bd005beSMark Cave-Ayland {
1179ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1180ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
11810bd005beSMark Cave-Ayland 
11820bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
11830bd005beSMark Cave-Ayland     return 0;
11840bd005beSMark Cave-Ayland }
11850bd005beSMark Cave-Ayland 
11860bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
11870bd005beSMark Cave-Ayland {
11880bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1189042879fcSMark Cave-Ayland     int len, i;
11900bd005beSMark Cave-Ayland 
11916cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11926cc88d6bSMark Cave-Ayland 
11936cc88d6bSMark Cave-Ayland     if (version_id < 5) {
11946cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1195042879fcSMark Cave-Ayland 
1196042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1197042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1198042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1199042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1200042879fcSMark Cave-Ayland         }
1201023666daSMark Cave-Ayland 
1202023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1203023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1204023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1205023666daSMark Cave-Ayland         }
12066cc88d6bSMark Cave-Ayland     }
12076cc88d6bSMark Cave-Ayland 
12080bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12090bd005beSMark Cave-Ayland     return 0;
12100bd005beSMark Cave-Ayland }
12110bd005beSMark Cave-Ayland 
1212*eda59b39SMark Cave-Ayland /*
1213*eda59b39SMark Cave-Ayland  * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the
1214*eda59b39SMark Cave-Ayland  * guest CPU to perform the transfers between the SCSI bus and memory
1215*eda59b39SMark Cave-Ayland  * itself. This is indicated by the dma_memory_read and dma_memory_write
1216*eda59b39SMark Cave-Ayland  * functions being NULL (in contrast to the ESP PCI device) whilst
1217*eda59b39SMark Cave-Ayland  * dma_enabled is still set.
1218*eda59b39SMark Cave-Ayland  */
1219*eda59b39SMark Cave-Ayland 
1220*eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque)
1221*eda59b39SMark Cave-Ayland {
1222*eda59b39SMark Cave-Ayland     ESPState *s = ESP(opaque);
1223*eda59b39SMark Cave-Ayland 
1224*eda59b39SMark Cave-Ayland     return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
1225*eda59b39SMark Cave-Ayland            s->dma_enabled;
1226*eda59b39SMark Cave-Ayland }
1227*eda59b39SMark Cave-Ayland 
1228*eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = {
1229*eda59b39SMark Cave-Ayland     .name = "esp/pdma",
1230*eda59b39SMark Cave-Ayland     .version_id = 0,
1231*eda59b39SMark Cave-Ayland     .minimum_version_id = 0,
1232*eda59b39SMark Cave-Ayland     .needed = esp_pdma_needed,
1233*eda59b39SMark Cave-Ayland     .fields = (VMStateField[]) {
1234*eda59b39SMark Cave-Ayland         VMSTATE_UINT8(pdma_cb, ESPState),
1235*eda59b39SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1236*eda59b39SMark Cave-Ayland     }
1237*eda59b39SMark Cave-Ayland };
1238*eda59b39SMark Cave-Ayland 
12399c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1240cc9952f3SBlue Swirl     .name = "esp",
12414eb86065SPaolo Bonzini     .version_id = 6,
1242cc9952f3SBlue Swirl     .minimum_version_id = 3,
12430bd005beSMark Cave-Ayland     .post_load = esp_post_load,
1244cc9952f3SBlue Swirl     .fields = (VMStateField[]) {
1245cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1246cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1247cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1248042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1249042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1250042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
12513944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
12524aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
12534aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
12544aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
12554aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1256cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1257023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1258023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1259023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1260023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1261023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1262023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1263cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
12646cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
12654e78f3bfSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
1266023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1267042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1268023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
12691b9e48a5SMark Cave-Ayland         VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
12704eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1271cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
127274d71ea1SLaurent Vivier     },
1273*eda59b39SMark Cave-Ayland     .subsections = (const VMStateDescription * []) {
1274*eda59b39SMark Cave-Ayland         &vmstate_esp_pdma,
1275*eda59b39SMark Cave-Ayland         NULL
1276*eda59b39SMark Cave-Ayland     }
1277cc9952f3SBlue Swirl };
12786f7e9aecSbellard 
1279a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1280a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1281a391fdbcSHervé Poussineau {
1282a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1283eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1284a391fdbcSHervé Poussineau     uint32_t saddr;
1285a391fdbcSHervé Poussineau 
1286a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1287eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1288a391fdbcSHervé Poussineau }
1289a391fdbcSHervé Poussineau 
1290a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1291a391fdbcSHervé Poussineau                                     unsigned int size)
1292a391fdbcSHervé Poussineau {
1293a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1294eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1295a391fdbcSHervé Poussineau     uint32_t saddr;
1296a391fdbcSHervé Poussineau 
1297a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1298eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1299a391fdbcSHervé Poussineau }
1300a391fdbcSHervé Poussineau 
1301a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1302a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1303a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1304a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1305a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1306a391fdbcSHervé Poussineau };
1307a391fdbcSHervé Poussineau 
130874d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
130974d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
131074d71ea1SLaurent Vivier {
131174d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1312eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
131374d71ea1SLaurent Vivier 
1314960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1315960ebfd9SMark Cave-Ayland 
131674d71ea1SLaurent Vivier     switch (size) {
131774d71ea1SLaurent Vivier     case 1:
1318761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
131974d71ea1SLaurent Vivier         break;
132074d71ea1SLaurent Vivier     case 2:
1321761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1322761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
132374d71ea1SLaurent Vivier         break;
132474d71ea1SLaurent Vivier     }
1325d0243b09SMark Cave-Ayland     esp_pdma_cb(s);
132674d71ea1SLaurent Vivier }
132774d71ea1SLaurent Vivier 
132874d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
132974d71ea1SLaurent Vivier                                      unsigned int size)
133074d71ea1SLaurent Vivier {
133174d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1332eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
133374d71ea1SLaurent Vivier     uint64_t val = 0;
133474d71ea1SLaurent Vivier 
1335960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1336960ebfd9SMark Cave-Ayland 
133774d71ea1SLaurent Vivier     switch (size) {
133874d71ea1SLaurent Vivier     case 1:
1339761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
134074d71ea1SLaurent Vivier         break;
134174d71ea1SLaurent Vivier     case 2:
1342761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1343761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
134474d71ea1SLaurent Vivier         break;
134574d71ea1SLaurent Vivier     }
13467aa6baeeSMark Cave-Ayland     if (fifo8_num_used(&s->fifo) < 2) {
1347d0243b09SMark Cave-Ayland         esp_pdma_cb(s);
134874d71ea1SLaurent Vivier     }
134974d71ea1SLaurent Vivier     return val;
135074d71ea1SLaurent Vivier }
135174d71ea1SLaurent Vivier 
135274d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
135374d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
135474d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
135574d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
135674d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1357cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1358cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1359cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
136074d71ea1SLaurent Vivier };
136174d71ea1SLaurent Vivier 
1362afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1363afd4030cSPaolo Bonzini     .tcq = false,
13647e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
13657e0380b9SPaolo Bonzini     .max_lun = 7,
1366afd4030cSPaolo Bonzini 
1367c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
136894d3f98aSPaolo Bonzini     .complete = esp_command_complete,
136994d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1370cfdc1bb0SPaolo Bonzini };
1371cfdc1bb0SPaolo Bonzini 
1372a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1373cfb9de9cSPaul Brook {
137484fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1375eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1376a391fdbcSHervé Poussineau 
1377a391fdbcSHervé Poussineau     switch (irq) {
1378a391fdbcSHervé Poussineau     case 0:
1379a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1380a391fdbcSHervé Poussineau         break;
1381a391fdbcSHervé Poussineau     case 1:
1382a391fdbcSHervé Poussineau         esp_dma_enable(opaque, irq, level);
1383a391fdbcSHervé Poussineau         break;
1384a391fdbcSHervé Poussineau     }
1385a391fdbcSHervé Poussineau }
1386a391fdbcSHervé Poussineau 
1387b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1388a391fdbcSHervé Poussineau {
1389b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
139084fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1391eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1392eb169c76SMark Cave-Ayland 
1393eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1394eb169c76SMark Cave-Ayland         return;
1395eb169c76SMark Cave-Ayland     }
13966f7e9aecSbellard 
1397b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
139874d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1399a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
14006f7e9aecSbellard 
1401d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
140229776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
140374d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1404b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
140574d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1406cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
140774d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
14086f7e9aecSbellard 
1409b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
14102d069babSblueswir1 
1411739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
141267e999beSbellard }
1413cfb9de9cSPaul Brook 
1414a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1415a391fdbcSHervé Poussineau {
141684fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1417eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1418eb169c76SMark Cave-Ayland 
1419eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1420eb169c76SMark Cave-Ayland }
1421eb169c76SMark Cave-Ayland 
1422eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1423eb169c76SMark Cave-Ayland {
1424eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1425eb169c76SMark Cave-Ayland 
1426eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1427a391fdbcSHervé Poussineau }
1428a391fdbcSHervé Poussineau 
1429a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1430a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
14310bd005beSMark Cave-Ayland     .version_id = 2,
1432ea84a442SGuenter Roeck     .minimum_version_id = 1,
1433ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
1434a391fdbcSHervé Poussineau     .fields = (VMStateField[]) {
14350bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1436a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1437a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1438a391fdbcSHervé Poussineau     }
1439999e12bbSAnthony Liguori };
1440999e12bbSAnthony Liguori 
1441a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1442999e12bbSAnthony Liguori {
144339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1444999e12bbSAnthony Liguori 
1445b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1446a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1447a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1448125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
144963235df8SBlue Swirl }
1450999e12bbSAnthony Liguori 
14511f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
145284fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
145339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1454eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1455a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1456a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
145763235df8SBlue Swirl };
145863235df8SBlue Swirl 
1459042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1460042879fcSMark Cave-Ayland {
1461042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1462042879fcSMark Cave-Ayland 
1463042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1464023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1465042879fcSMark Cave-Ayland }
1466042879fcSMark Cave-Ayland 
1467042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1468042879fcSMark Cave-Ayland {
1469042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1470042879fcSMark Cave-Ayland 
1471042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1472023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1473042879fcSMark Cave-Ayland }
1474042879fcSMark Cave-Ayland 
1475eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1476eb169c76SMark Cave-Ayland {
1477eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1478eb169c76SMark Cave-Ayland 
1479eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1480eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1481eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1482eb169c76SMark Cave-Ayland }
1483eb169c76SMark Cave-Ayland 
1484eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1485eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1486eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1487042879fcSMark Cave-Ayland     .instance_init = esp_init,
1488042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1489eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1490eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1491eb169c76SMark Cave-Ayland };
1492eb169c76SMark Cave-Ayland 
149383f7d43aSAndreas Färber static void esp_register_types(void)
1494cfb9de9cSPaul Brook {
1495a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1496eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1497cfb9de9cSPaul Brook }
1498cfb9de9cSPaul Brook 
149983f7d43aSAndreas Färber type_init(esp_register_types)
1500