xref: /qemu/hw/scsi/esp.c (revision ea84a44250f79566484692bb000e97776ac66047)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
280d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
29bf4b9889SBlue Swirl #include "trace.h"
301de7afc9SPaolo Bonzini #include "qemu/log.h"
316f7e9aecSbellard 
3267e999beSbellard /*
335ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
345ad6bb97Sblueswir1  * also produced as NCR89C100. See
3567e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3667e999beSbellard  * and
3767e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
3867e999beSbellard  */
3967e999beSbellard 
40c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
41c73f96fdSblueswir1 {
42c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
43c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
44c73f96fdSblueswir1         qemu_irq_raise(s->irq);
45bf4b9889SBlue Swirl         trace_esp_raise_irq();
46c73f96fdSblueswir1     }
47c73f96fdSblueswir1 }
48c73f96fdSblueswir1 
49c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
50c73f96fdSblueswir1 {
51c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
52c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
53c73f96fdSblueswir1         qemu_irq_lower(s->irq);
54bf4b9889SBlue Swirl         trace_esp_lower_irq();
55c73f96fdSblueswir1     }
56c73f96fdSblueswir1 }
57c73f96fdSblueswir1 
589c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
5973d74342SBlue Swirl {
6073d74342SBlue Swirl     if (level) {
6173d74342SBlue Swirl         s->dma_enabled = 1;
62bf4b9889SBlue Swirl         trace_esp_dma_enable();
6373d74342SBlue Swirl         if (s->dma_cb) {
6473d74342SBlue Swirl             s->dma_cb(s);
6573d74342SBlue Swirl             s->dma_cb = NULL;
6673d74342SBlue Swirl         }
6773d74342SBlue Swirl     } else {
68bf4b9889SBlue Swirl         trace_esp_dma_disable();
6973d74342SBlue Swirl         s->dma_enabled = 0;
7073d74342SBlue Swirl     }
7173d74342SBlue Swirl }
7273d74342SBlue Swirl 
739c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
7494d3f98aSPaolo Bonzini {
75e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
7694d3f98aSPaolo Bonzini 
7794d3f98aSPaolo Bonzini     if (req == s->current_req) {
7894d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
7994d3f98aSPaolo Bonzini         s->current_req = NULL;
8094d3f98aSPaolo Bonzini         s->current_dev = NULL;
8194d3f98aSPaolo Bonzini     }
8294d3f98aSPaolo Bonzini }
8394d3f98aSPaolo Bonzini 
846c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
852f275b8fSbellard {
86a917d384Spbrook     uint32_t dmalen;
872f275b8fSbellard     int target;
882f275b8fSbellard 
898dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
904f6200f0Sbellard     if (s->dma) {
919ea73f8bSPaolo Bonzini         dmalen = s->rregs[ESP_TCLO];
929ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCMID] << 8;
939ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCHI] << 16;
946c1fef6bSPrasad J Pandit         if (dmalen > buflen) {
956c1fef6bSPrasad J Pandit             return 0;
966c1fef6bSPrasad J Pandit         }
978b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, buf, dmalen);
984f6200f0Sbellard     } else {
99fc4d65daSblueswir1         dmalen = s->ti_size;
100d3cdc491SPrasad J Pandit         if (dmalen > TI_BUFSZ) {
101d3cdc491SPrasad J Pandit             return 0;
102d3cdc491SPrasad J Pandit         }
103fc4d65daSblueswir1         memcpy(buf, s->ti_buf, dmalen);
10475ef8496SHervé Poussineau         buf[0] = buf[2] >> 5;
1054f6200f0Sbellard     }
106bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
1072e5d83bbSpbrook 
1082f275b8fSbellard     s->ti_size = 0;
1094f6200f0Sbellard     s->ti_rptr = 0;
1104f6200f0Sbellard     s->ti_wptr = 0;
1112f275b8fSbellard 
112429bef69SHervé Poussineau     if (s->current_req) {
113a917d384Spbrook         /* Started a new command before the old one finished.  Cancel it.  */
11494d3f98aSPaolo Bonzini         scsi_req_cancel(s->current_req);
115a917d384Spbrook         s->async_len = 0;
116a917d384Spbrook     }
117a917d384Spbrook 
1180d3545e7SPaolo Bonzini     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
119f48a7a6eSPaolo Bonzini     if (!s->current_dev) {
1202e5d83bbSpbrook         // No such drive
121c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = 0;
1225ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_DC;
1235ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_0;
124c73f96fdSblueswir1         esp_raise_irq(s);
1259f149aa9Spbrook         return 0;
1262f275b8fSbellard     }
1279f149aa9Spbrook     return dmalen;
1289f149aa9Spbrook }
1299f149aa9Spbrook 
130f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
1319f149aa9Spbrook {
1329f149aa9Spbrook     int32_t datalen;
1339f149aa9Spbrook     int lun;
134f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
1359f149aa9Spbrook 
136bf4b9889SBlue Swirl     trace_esp_do_busid_cmd(busid);
137f2818f22SArtyom Tarasenko     lun = busid & 7;
1380d3545e7SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
139e6810db8SHervé Poussineau     s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
140c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
14167e999beSbellard     s->ti_size = datalen;
14267e999beSbellard     if (datalen != 0) {
143c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
144a917d384Spbrook         s->dma_left = 0;
1456787f5faSpbrook         s->dma_counter = 0;
1462e5d83bbSpbrook         if (datalen > 0) {
1475ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
1484f6200f0Sbellard         } else {
1495ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
1504f6200f0Sbellard         }
151ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
1524e9aec74Spbrook     }
1535ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
1545ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = SEQ_CD;
155c73f96fdSblueswir1     esp_raise_irq(s);
1562f275b8fSbellard }
1572f275b8fSbellard 
158f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf)
159f2818f22SArtyom Tarasenko {
160f2818f22SArtyom Tarasenko     uint8_t busid = buf[0];
161f2818f22SArtyom Tarasenko 
162f2818f22SArtyom Tarasenko     do_busid_cmd(s, &buf[1], busid);
163f2818f22SArtyom Tarasenko }
164f2818f22SArtyom Tarasenko 
1659f149aa9Spbrook static void handle_satn(ESPState *s)
1669f149aa9Spbrook {
1679f149aa9Spbrook     uint8_t buf[32];
1689f149aa9Spbrook     int len;
1699f149aa9Spbrook 
1701b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
17173d74342SBlue Swirl         s->dma_cb = handle_satn;
17273d74342SBlue Swirl         return;
17373d74342SBlue Swirl     }
1746c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
1759f149aa9Spbrook     if (len)
1769f149aa9Spbrook         do_cmd(s, buf);
1779f149aa9Spbrook }
1789f149aa9Spbrook 
179f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
180f2818f22SArtyom Tarasenko {
181f2818f22SArtyom Tarasenko     uint8_t buf[32];
182f2818f22SArtyom Tarasenko     int len;
183f2818f22SArtyom Tarasenko 
1841b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
18573d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
18673d74342SBlue Swirl         return;
18773d74342SBlue Swirl     }
1886c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
189f2818f22SArtyom Tarasenko     if (len) {
190f2818f22SArtyom Tarasenko         do_busid_cmd(s, buf, 0);
191f2818f22SArtyom Tarasenko     }
192f2818f22SArtyom Tarasenko }
193f2818f22SArtyom Tarasenko 
1949f149aa9Spbrook static void handle_satn_stop(ESPState *s)
1959f149aa9Spbrook {
1961b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
19773d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
19873d74342SBlue Swirl         return;
19973d74342SBlue Swirl     }
2006c1fef6bSPrasad J Pandit     s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
2019f149aa9Spbrook     if (s->cmdlen) {
202bf4b9889SBlue Swirl         trace_esp_handle_satn_stop(s->cmdlen);
2039f149aa9Spbrook         s->do_cmd = 1;
204c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
2055ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2065ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
207c73f96fdSblueswir1         esp_raise_irq(s);
2089f149aa9Spbrook     }
2099f149aa9Spbrook }
2109f149aa9Spbrook 
2110fc5c15aSpbrook static void write_response(ESPState *s)
2122f275b8fSbellard {
213bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
2143944966dSPaolo Bonzini     s->ti_buf[0] = s->status;
2150fc5c15aSpbrook     s->ti_buf[1] = 0;
2164f6200f0Sbellard     if (s->dma) {
2178b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
218c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
2195ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2205ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
2214f6200f0Sbellard     } else {
2220fc5c15aSpbrook         s->ti_size = 2;
2234f6200f0Sbellard         s->ti_rptr = 0;
224d020aa50SPaolo Bonzini         s->ti_wptr = 2;
2255ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
2264f6200f0Sbellard     }
227c73f96fdSblueswir1     esp_raise_irq(s);
2282f275b8fSbellard }
2294f6200f0Sbellard 
230a917d384Spbrook static void esp_dma_done(ESPState *s)
2314d611c9aSpbrook {
232c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
2335ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS;
2345ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = 0;
2355ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
2365ad6bb97Sblueswir1     s->rregs[ESP_TCLO] = 0;
2375ad6bb97Sblueswir1     s->rregs[ESP_TCMID] = 0;
2389ea73f8bSPaolo Bonzini     s->rregs[ESP_TCHI] = 0;
239c73f96fdSblueswir1     esp_raise_irq(s);
2404d611c9aSpbrook }
241a917d384Spbrook 
242a917d384Spbrook static void esp_do_dma(ESPState *s)
243a917d384Spbrook {
24467e999beSbellard     uint32_t len;
245a917d384Spbrook     int to_device;
246a917d384Spbrook 
247a917d384Spbrook     len = s->dma_left;
248a917d384Spbrook     if (s->do_cmd) {
249bf4b9889SBlue Swirl         trace_esp_do_dma(s->cmdlen, len);
250926cde5fSPrasad J Pandit         assert (s->cmdlen <= sizeof(s->cmdbuf) &&
251926cde5fSPrasad J Pandit                 len <= sizeof(s->cmdbuf) - s->cmdlen);
2528b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
253a917d384Spbrook         return;
254a917d384Spbrook     }
255a917d384Spbrook     if (s->async_len == 0) {
256a917d384Spbrook         /* Defer until data is available.  */
257a917d384Spbrook         return;
258a917d384Spbrook     }
259a917d384Spbrook     if (len > s->async_len) {
260a917d384Spbrook         len = s->async_len;
261a917d384Spbrook     }
2627f0b6e11SPaolo Bonzini     to_device = (s->ti_size < 0);
263a917d384Spbrook     if (to_device) {
2648b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, s->async_buf, len);
265a917d384Spbrook     } else {
2668b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->async_buf, len);
267a917d384Spbrook     }
268a917d384Spbrook     s->dma_left -= len;
269a917d384Spbrook     s->async_buf += len;
270a917d384Spbrook     s->async_len -= len;
2716787f5faSpbrook     if (to_device)
2726787f5faSpbrook         s->ti_size += len;
2736787f5faSpbrook     else
2746787f5faSpbrook         s->ti_size -= len;
275a917d384Spbrook     if (s->async_len == 0) {
276ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
2776787f5faSpbrook         /* If there is still data to be read from the device then
2788dea1dd4Sblueswir1            complete the DMA operation immediately.  Otherwise defer
2796787f5faSpbrook            until the scsi layer has completed.  */
280ad3376ccSPaolo Bonzini         if (to_device || s->dma_left != 0 || s->ti_size == 0) {
281ad3376ccSPaolo Bonzini             return;
282a917d384Spbrook         }
283a917d384Spbrook     }
284ad3376ccSPaolo Bonzini 
2856787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
286a917d384Spbrook     esp_dma_done(s);
287a917d384Spbrook }
288a917d384Spbrook 
289*ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status)
290a917d384Spbrook {
291bf4b9889SBlue Swirl     trace_esp_command_complete();
292c6df7102SPaolo Bonzini     if (s->ti_size != 0) {
293bf4b9889SBlue Swirl         trace_esp_command_complete_unexpected();
294c6df7102SPaolo Bonzini     }
295a917d384Spbrook     s->ti_size = 0;
296a917d384Spbrook     s->dma_left = 0;
297a917d384Spbrook     s->async_len = 0;
298aba1f023SPaolo Bonzini     if (status) {
299bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
300c6df7102SPaolo Bonzini     }
301aba1f023SPaolo Bonzini     s->status = status;
3025ad6bb97Sblueswir1     s->rregs[ESP_RSTAT] = STAT_ST;
303a917d384Spbrook     esp_dma_done(s);
3045c6c0e51SHannes Reinecke     if (s->current_req) {
3055c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
3065c6c0e51SHannes Reinecke         s->current_req = NULL;
307a917d384Spbrook         s->current_dev = NULL;
3085c6c0e51SHannes Reinecke     }
309c6df7102SPaolo Bonzini }
310c6df7102SPaolo Bonzini 
311*ea84a442SGuenter Roeck void esp_command_complete(SCSIRequest *req, uint32_t status,
312*ea84a442SGuenter Roeck                           size_t resid)
313*ea84a442SGuenter Roeck {
314*ea84a442SGuenter Roeck     ESPState *s = req->hba_private;
315*ea84a442SGuenter Roeck 
316*ea84a442SGuenter Roeck     if (s->rregs[ESP_RSTAT] & STAT_INT) {
317*ea84a442SGuenter Roeck         /* Defer handling command complete until the previous
318*ea84a442SGuenter Roeck          * interrupt has been handled.
319*ea84a442SGuenter Roeck          */
320*ea84a442SGuenter Roeck         trace_esp_command_complete_deferred();
321*ea84a442SGuenter Roeck         s->deferred_status = status;
322*ea84a442SGuenter Roeck         s->deferred_complete = true;
323*ea84a442SGuenter Roeck         return;
324*ea84a442SGuenter Roeck     }
325*ea84a442SGuenter Roeck     esp_report_command_complete(s, status);
326*ea84a442SGuenter Roeck }
327*ea84a442SGuenter Roeck 
3289c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
329c6df7102SPaolo Bonzini {
330e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
331c6df7102SPaolo Bonzini 
3327f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
333bf4b9889SBlue Swirl     trace_esp_transfer_data(s->dma_left, s->ti_size);
334aba1f023SPaolo Bonzini     s->async_len = len;
3350c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
3366787f5faSpbrook     if (s->dma_left) {
337a917d384Spbrook         esp_do_dma(s);
3386787f5faSpbrook     } else if (s->dma_counter != 0 && s->ti_size <= 0) {
3396787f5faSpbrook         /* If this was the last part of a DMA transfer then the
3406787f5faSpbrook            completion interrupt is deferred to here.  */
3416787f5faSpbrook         esp_dma_done(s);
3426787f5faSpbrook     }
343a917d384Spbrook }
3442e5d83bbSpbrook 
3452f275b8fSbellard static void handle_ti(ESPState *s)
3462f275b8fSbellard {
3474d611c9aSpbrook     uint32_t dmalen, minlen;
3482f275b8fSbellard 
3497246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
3507246e160SHervé Poussineau         s->dma_cb = handle_ti;
3517246e160SHervé Poussineau         return;
3527246e160SHervé Poussineau     }
3537246e160SHervé Poussineau 
3549ea73f8bSPaolo Bonzini     dmalen = s->rregs[ESP_TCLO];
3559ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCMID] << 8;
3569ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCHI] << 16;
357db59203dSpbrook     if (dmalen==0) {
358db59203dSpbrook       dmalen=0x10000;
359db59203dSpbrook     }
3606787f5faSpbrook     s->dma_counter = dmalen;
361db59203dSpbrook 
3629f149aa9Spbrook     if (s->do_cmd)
363926cde5fSPrasad J Pandit         minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ;
36467e999beSbellard     else if (s->ti_size < 0)
36567e999beSbellard         minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
3669f149aa9Spbrook     else
367db59203dSpbrook         minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
368bf4b9889SBlue Swirl     trace_esp_handle_ti(minlen);
3694f6200f0Sbellard     if (s->dma) {
3704d611c9aSpbrook         s->dma_left = minlen;
3715ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
3724d611c9aSpbrook         esp_do_dma(s);
3737f0b6e11SPaolo Bonzini     }
3747f0b6e11SPaolo Bonzini     if (s->do_cmd) {
375bf4b9889SBlue Swirl         trace_esp_handle_ti_cmd(s->cmdlen);
3769f149aa9Spbrook         s->ti_size = 0;
3779f149aa9Spbrook         s->cmdlen = 0;
3789f149aa9Spbrook         s->do_cmd = 0;
3799f149aa9Spbrook         do_cmd(s, s->cmdbuf);
3804f6200f0Sbellard     }
3812f275b8fSbellard }
3822f275b8fSbellard 
3839c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
3846f7e9aecSbellard {
3855aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
3865aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
387c9cf45c1SHannes Reinecke     s->tchi_written = 0;
3884e9aec74Spbrook     s->ti_size = 0;
3894e9aec74Spbrook     s->ti_rptr = 0;
3904e9aec74Spbrook     s->ti_wptr = 0;
3914e9aec74Spbrook     s->dma = 0;
3929f149aa9Spbrook     s->do_cmd = 0;
39373d74342SBlue Swirl     s->dma_cb = NULL;
3948dea1dd4Sblueswir1 
3958dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
3966f7e9aecSbellard }
3976f7e9aecSbellard 
398a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
39985948643SBlue Swirl {
40085948643SBlue Swirl     qemu_irq_lower(s->irq);
401a391fdbcSHervé Poussineau     esp_hard_reset(s);
40285948643SBlue Swirl }
40385948643SBlue Swirl 
404a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
4052d069babSblueswir1 {
40685948643SBlue Swirl     if (level) {
407a391fdbcSHervé Poussineau         esp_soft_reset(s);
40885948643SBlue Swirl     }
4092d069babSblueswir1 }
4102d069babSblueswir1 
4119c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
41273d74342SBlue Swirl {
413a391fdbcSHervé Poussineau     uint32_t old_val;
41473d74342SBlue Swirl 
415bf4b9889SBlue Swirl     trace_esp_mem_readb(saddr, s->rregs[saddr]);
4166f7e9aecSbellard     switch (saddr) {
4175ad6bb97Sblueswir1     case ESP_FIFO:
4185ad6bb97Sblueswir1         if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
4198dea1dd4Sblueswir1             /* Data out.  */
420ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
4215ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
422ff589551SPrasad J Pandit         } else if (s->ti_rptr < s->ti_wptr) {
423ff589551SPrasad J Pandit             s->ti_size--;
4245ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
4254f6200f0Sbellard         }
426ff589551SPrasad J Pandit         if (s->ti_rptr == s->ti_wptr) {
4274f6200f0Sbellard             s->ti_rptr = 0;
4284f6200f0Sbellard             s->ti_wptr = 0;
4294f6200f0Sbellard         }
4304f6200f0Sbellard         break;
4315ad6bb97Sblueswir1     case ESP_RINTR:
4322814df28SBlue Swirl         /* Clear sequence step, interrupt register and all status bits
4332814df28SBlue Swirl            except TC */
4342814df28SBlue Swirl         old_val = s->rregs[ESP_RINTR];
4352814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
4362814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4372814df28SBlue Swirl         s->rregs[ESP_RSEQ] = SEQ_CD;
438c73f96fdSblueswir1         esp_lower_irq(s);
439*ea84a442SGuenter Roeck         if (s->deferred_complete) {
440*ea84a442SGuenter Roeck             esp_report_command_complete(s, s->deferred_status);
441*ea84a442SGuenter Roeck             s->deferred_complete = false;
442*ea84a442SGuenter Roeck         }
4432814df28SBlue Swirl         return old_val;
444c9cf45c1SHannes Reinecke     case ESP_TCHI:
445c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
446c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
447c9cf45c1SHannes Reinecke             return s->chip_id;
448c9cf45c1SHannes Reinecke         }
4496f7e9aecSbellard     default:
4506f7e9aecSbellard         break;
4516f7e9aecSbellard     }
4522f275b8fSbellard     return s->rregs[saddr];
4536f7e9aecSbellard }
4546f7e9aecSbellard 
4559c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
4566f7e9aecSbellard {
457bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
4586f7e9aecSbellard     switch (saddr) {
459c9cf45c1SHannes Reinecke     case ESP_TCHI:
460c9cf45c1SHannes Reinecke         s->tchi_written = true;
461c9cf45c1SHannes Reinecke         /* fall through */
4625ad6bb97Sblueswir1     case ESP_TCLO:
4635ad6bb97Sblueswir1     case ESP_TCMID:
4645ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4654f6200f0Sbellard         break;
4665ad6bb97Sblueswir1     case ESP_FIFO:
4679f149aa9Spbrook         if (s->do_cmd) {
468926cde5fSPrasad J Pandit             if (s->cmdlen < ESP_CMDBUF_SZ) {
4699f149aa9Spbrook                 s->cmdbuf[s->cmdlen++] = val & 0xff;
470c98c6c10SPrasad J Pandit             } else {
471c98c6c10SPrasad J Pandit                 trace_esp_error_fifo_overrun();
472c98c6c10SPrasad J Pandit             }
473ff589551SPrasad J Pandit         } else if (s->ti_wptr == TI_BUFSZ - 1) {
4743af4e9aaSHervé Poussineau             trace_esp_error_fifo_overrun();
4752e5d83bbSpbrook         } else {
4764f6200f0Sbellard             s->ti_size++;
4774f6200f0Sbellard             s->ti_buf[s->ti_wptr++] = val & 0xff;
4782e5d83bbSpbrook         }
4794f6200f0Sbellard         break;
4805ad6bb97Sblueswir1     case ESP_CMD:
4814f6200f0Sbellard         s->rregs[saddr] = val;
4825ad6bb97Sblueswir1         if (val & CMD_DMA) {
4834f6200f0Sbellard             s->dma = 1;
4846787f5faSpbrook             /* Reload DMA counter.  */
4855ad6bb97Sblueswir1             s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
4865ad6bb97Sblueswir1             s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
4879ea73f8bSPaolo Bonzini             s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
4884f6200f0Sbellard         } else {
4894f6200f0Sbellard             s->dma = 0;
4904f6200f0Sbellard         }
4915ad6bb97Sblueswir1         switch(val & CMD_CMD) {
4925ad6bb97Sblueswir1         case CMD_NOP:
493bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
4942f275b8fSbellard             break;
4955ad6bb97Sblueswir1         case CMD_FLUSH:
496bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
4979e61bde5Sbellard             //s->ti_size = 0;
4985ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
4995ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
500a214c598Sblueswir1             s->rregs[ESP_RFLAGS] = 0;
5016f7e9aecSbellard             break;
5025ad6bb97Sblueswir1         case CMD_RESET:
503bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
504a391fdbcSHervé Poussineau             esp_soft_reset(s);
5056f7e9aecSbellard             break;
5065ad6bb97Sblueswir1         case CMD_BUSRESET:
507bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
5085ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_RST;
5095ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
510c73f96fdSblueswir1                 esp_raise_irq(s);
5119e61bde5Sbellard             }
5122f275b8fSbellard             break;
5135ad6bb97Sblueswir1         case CMD_TI:
5142f275b8fSbellard             handle_ti(s);
5152f275b8fSbellard             break;
5165ad6bb97Sblueswir1         case CMD_ICCS:
517bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
5180fc5c15aSpbrook             write_response(s);
5194bf5801dSblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
5204bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
5212f275b8fSbellard             break;
5225ad6bb97Sblueswir1         case CMD_MSGACC:
523bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
5245ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_DC;
5255ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
5264e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
5274e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
5286f7e9aecSbellard             break;
5290fd0eb21SBlue Swirl         case CMD_PAD:
530bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
5310fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
5320fd0eb21SBlue Swirl             s->rregs[ESP_RINTR] = INTR_FC;
5330fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
5340fd0eb21SBlue Swirl             break;
5355ad6bb97Sblueswir1         case CMD_SATN:
536bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
5376f7e9aecSbellard             break;
5386915bff1SHervé Poussineau         case CMD_RSTATN:
5396915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
5406915bff1SHervé Poussineau             break;
5415e1e0a3bSBlue Swirl         case CMD_SEL:
542bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
543f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
5445e1e0a3bSBlue Swirl             break;
5455ad6bb97Sblueswir1         case CMD_SELATN:
546bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
5472f275b8fSbellard             handle_satn(s);
5482f275b8fSbellard             break;
5495ad6bb97Sblueswir1         case CMD_SELATNS:
550bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
5519f149aa9Spbrook             handle_satn_stop(s);
5522f275b8fSbellard             break;
5535ad6bb97Sblueswir1         case CMD_ENSEL:
554bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
555e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
55674ec6048Sblueswir1             break;
5576fe84c18SHervé Poussineau         case CMD_DISSEL:
5586fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
5596fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
5606fe84c18SHervé Poussineau             esp_raise_irq(s);
5616fe84c18SHervé Poussineau             break;
5622f275b8fSbellard         default:
5633af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
5646f7e9aecSbellard             break;
5656f7e9aecSbellard         }
5666f7e9aecSbellard         break;
5675ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
5684f6200f0Sbellard         break;
5695ad6bb97Sblueswir1     case ESP_CFG1:
5709ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
5719ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
5724f6200f0Sbellard         s->rregs[saddr] = val;
5734f6200f0Sbellard         break;
5745ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
5754f6200f0Sbellard         break;
5766f7e9aecSbellard     default:
5773af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
5788dea1dd4Sblueswir1         return;
5796f7e9aecSbellard     }
5802f275b8fSbellard     s->wregs[saddr] = val;
5816f7e9aecSbellard }
5826f7e9aecSbellard 
583a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
5848372d383SPeter Maydell                             unsigned size, bool is_write,
5858372d383SPeter Maydell                             MemTxAttrs attrs)
58667bb5314SAvi Kivity {
58767bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
58867bb5314SAvi Kivity }
5896f7e9aecSbellard 
5909c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
591cc9952f3SBlue Swirl     .name ="esp",
592cc966774SPaolo Bonzini     .version_id = 4,
593cc9952f3SBlue Swirl     .minimum_version_id = 3,
594cc9952f3SBlue Swirl     .fields = (VMStateField[]) {
595cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
596cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
597cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
598cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_rptr, ESPState),
599cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_wptr, ESPState),
600cc9952f3SBlue Swirl         VMSTATE_BUFFER(ti_buf, ESPState),
6013944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
602*ea84a442SGuenter Roeck         VMSTATE_UINT32(deferred_status, ESPState),
603*ea84a442SGuenter Roeck         VMSTATE_BOOL(deferred_complete, ESPState),
604cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
605cc966774SPaolo Bonzini         VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
606cc966774SPaolo Bonzini         VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
607cc9952f3SBlue Swirl         VMSTATE_UINT32(cmdlen, ESPState),
608cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
609cc9952f3SBlue Swirl         VMSTATE_UINT32(dma_left, ESPState),
610cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
6116f7e9aecSbellard     }
612cc9952f3SBlue Swirl };
6136f7e9aecSbellard 
614a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
615a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
616a391fdbcSHervé Poussineau {
617a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
618a391fdbcSHervé Poussineau     uint32_t saddr;
619a391fdbcSHervé Poussineau 
620a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
621a391fdbcSHervé Poussineau     esp_reg_write(&sysbus->esp, saddr, val);
622a391fdbcSHervé Poussineau }
623a391fdbcSHervé Poussineau 
624a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
625a391fdbcSHervé Poussineau                                     unsigned int size)
626a391fdbcSHervé Poussineau {
627a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
628a391fdbcSHervé Poussineau     uint32_t saddr;
629a391fdbcSHervé Poussineau 
630a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
631a391fdbcSHervé Poussineau     return esp_reg_read(&sysbus->esp, saddr);
632a391fdbcSHervé Poussineau }
633a391fdbcSHervé Poussineau 
634a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
635a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
636a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
637a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
638a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
639a391fdbcSHervé Poussineau };
640a391fdbcSHervé Poussineau 
641afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
642afd4030cSPaolo Bonzini     .tcq = false,
6437e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
6447e0380b9SPaolo Bonzini     .max_lun = 7,
645afd4030cSPaolo Bonzini 
646c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
64794d3f98aSPaolo Bonzini     .complete = esp_command_complete,
64894d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
649cfdc1bb0SPaolo Bonzini };
650cfdc1bb0SPaolo Bonzini 
651a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
652cfb9de9cSPaul Brook {
65380cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(opaque);
654a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
655a391fdbcSHervé Poussineau 
656a391fdbcSHervé Poussineau     switch (irq) {
657a391fdbcSHervé Poussineau     case 0:
658a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
659a391fdbcSHervé Poussineau         break;
660a391fdbcSHervé Poussineau     case 1:
661a391fdbcSHervé Poussineau         esp_dma_enable(opaque, irq, level);
662a391fdbcSHervé Poussineau         break;
663a391fdbcSHervé Poussineau     }
664a391fdbcSHervé Poussineau }
665a391fdbcSHervé Poussineau 
666b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
667a391fdbcSHervé Poussineau {
668b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
66980cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
670a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
6716f7e9aecSbellard 
672b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
673a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
6746f7e9aecSbellard 
675d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
67629776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
67729776739SPaolo Bonzini                           sysbus, "esp", ESP_REGS << sysbus->it_shift);
678b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
6796f7e9aecSbellard 
680b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
6812d069babSblueswir1 
682b1187b51SAndreas Färber     scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
68367e999beSbellard }
684cfb9de9cSPaul Brook 
685a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
686a391fdbcSHervé Poussineau {
68780cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
688a391fdbcSHervé Poussineau     esp_hard_reset(&sysbus->esp);
689a391fdbcSHervé Poussineau }
690a391fdbcSHervé Poussineau 
691a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
692a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
693*ea84a442SGuenter Roeck     .version_id = 1,
694*ea84a442SGuenter Roeck     .minimum_version_id = 1,
695a391fdbcSHervé Poussineau     .fields = (VMStateField[]) {
696a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
697a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
698a391fdbcSHervé Poussineau     }
699999e12bbSAnthony Liguori };
700999e12bbSAnthony Liguori 
701a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
702999e12bbSAnthony Liguori {
70339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
704999e12bbSAnthony Liguori 
705b09318caSHu Tao     dc->realize = sysbus_esp_realize;
706a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
707a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
708125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
70963235df8SBlue Swirl }
710999e12bbSAnthony Liguori 
7111f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
712a71c7ec5SHu Tao     .name          = TYPE_ESP,
71339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
714a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
715a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
71663235df8SBlue Swirl };
71763235df8SBlue Swirl 
71883f7d43aSAndreas Färber static void esp_register_types(void)
719cfb9de9cSPaul Brook {
720a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
721cfb9de9cSPaul Brook }
722cfb9de9cSPaul Brook 
72383f7d43aSAndreas Färber type_init(esp_register_types)
724