xref: /qemu/hw/scsi/esp.c (revision e62a959afd2b1a13b27dda9d03f10c7feb36aa9b)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
1247b320a8eSMark Cave-Ayland     uint32_t n;
1257b320a8eSMark Cave-Ayland 
1267b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1277b320a8eSMark Cave-Ayland         return 0;
1287b320a8eSMark Cave-Ayland     }
1297b320a8eSMark Cave-Ayland 
1307b320a8eSMark Cave-Ayland     buf = fifo8_pop_buf(fifo, maxlen, &n);
1317b320a8eSMark Cave-Ayland     if (dest) {
1327b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1337b320a8eSMark Cave-Ayland     }
1347b320a8eSMark Cave-Ayland 
1357b320a8eSMark Cave-Ayland     return n;
1367b320a8eSMark Cave-Ayland }
1377b320a8eSMark Cave-Ayland 
138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
139c47b5835SMark Cave-Ayland {
140c47b5835SMark Cave-Ayland     uint32_t dmalen;
141c47b5835SMark Cave-Ayland 
142c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
143c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
144c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
145c47b5835SMark Cave-Ayland 
146c47b5835SMark Cave-Ayland     return dmalen;
147c47b5835SMark Cave-Ayland }
148c47b5835SMark Cave-Ayland 
149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
150c47b5835SMark Cave-Ayland {
151c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
152c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
153c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
154c47b5835SMark Cave-Ayland }
155c47b5835SMark Cave-Ayland 
156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
157c04ed569SMark Cave-Ayland {
158c04ed569SMark Cave-Ayland     uint32_t dmalen;
159c04ed569SMark Cave-Ayland 
160c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
161c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
162c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
163c04ed569SMark Cave-Ayland 
164c04ed569SMark Cave-Ayland     return dmalen;
165c04ed569SMark Cave-Ayland }
166c04ed569SMark Cave-Ayland 
167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
168761bef75SMark Cave-Ayland {
1698da90e81SMark Cave-Ayland     uint8_t val;
1708da90e81SMark Cave-Ayland 
17102abe246SMark Cave-Ayland     if (s->do_cmd) {
172c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->cmdfifo);
17302abe246SMark Cave-Ayland     } else {
174c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->fifo);
17502abe246SMark Cave-Ayland     }
1768da90e81SMark Cave-Ayland 
1778da90e81SMark Cave-Ayland     return val;
178761bef75SMark Cave-Ayland }
179761bef75SMark Cave-Ayland 
180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
181761bef75SMark Cave-Ayland {
1828da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
1838da90e81SMark Cave-Ayland 
1843c421400SMark Cave-Ayland     if (dmalen == 0) {
1858da90e81SMark Cave-Ayland         return;
1868da90e81SMark Cave-Ayland     }
1878da90e81SMark Cave-Ayland 
18802abe246SMark Cave-Ayland     if (s->do_cmd) {
189e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->cmdfifo, val);
19002abe246SMark Cave-Ayland     } else {
191e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->fifo, val);
19202abe246SMark Cave-Ayland     }
1938da90e81SMark Cave-Ayland 
1948da90e81SMark Cave-Ayland     dmalen--;
1958da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
196761bef75SMark Cave-Ayland }
197761bef75SMark Cave-Ayland 
198c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
1996130b188SLaurent Vivier {
2006130b188SLaurent Vivier     int target;
2016130b188SLaurent Vivier 
2026130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2036130b188SLaurent Vivier 
2046130b188SLaurent Vivier     s->ti_size = 0;
205042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
2066130b188SLaurent Vivier 
2076130b188SLaurent Vivier     if (s->current_req) {
2086130b188SLaurent Vivier         /* Started a new command before the old one finished.  Cancel it.  */
2096130b188SLaurent Vivier         scsi_req_cancel(s->current_req);
2106130b188SLaurent Vivier     }
2116130b188SLaurent Vivier 
2126130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2136130b188SLaurent Vivier     if (!s->current_dev) {
2146130b188SLaurent Vivier         /* No such drive */
2156130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
216cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2176130b188SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_0;
2186130b188SLaurent Vivier         esp_raise_irq(s);
2196130b188SLaurent Vivier         return -1;
2206130b188SLaurent Vivier     }
2214e78f3bfSMark Cave-Ayland 
2224e78f3bfSMark Cave-Ayland     /*
2234e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
2244e78f3bfSMark Cave-Ayland      * either in do_busid_cmd() for DATA OUT transfers or by the deferred
2254e78f3bfSMark Cave-Ayland      * IRQ mechanism in esp_transfer_data() for DATA IN transfers
2264e78f3bfSMark Cave-Ayland      */
2274e78f3bfSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_FC;
2284e78f3bfSMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_CD;
2296130b188SLaurent Vivier     return 0;
2306130b188SLaurent Vivier }
2316130b188SLaurent Vivier 
23220c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
2332f275b8fSbellard {
234023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
235042879fcSMark Cave-Ayland     uint32_t dmalen, n;
2362f275b8fSbellard     int target;
2372f275b8fSbellard 
2388dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2394f6200f0Sbellard     if (s->dma) {
24020c8d2edSMark Cave-Ayland         dmalen = MIN(esp_get_tc(s), maxlen);
24120c8d2edSMark Cave-Ayland         if (dmalen == 0) {
2426c1fef6bSPrasad J Pandit             return 0;
2436c1fef6bSPrasad J Pandit         }
24474d71ea1SLaurent Vivier         if (s->dma_memory_read) {
2458b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, buf, dmalen);
246fbc6510eSMark Cave-Ayland             dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
247023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, dmalen);
2484f6200f0Sbellard         } else {
24949691315SMark Cave-Ayland             if (esp_select(s) < 0) {
250023666daSMark Cave-Ayland                 fifo8_reset(&s->cmdfifo);
25149691315SMark Cave-Ayland                 return -1;
25249691315SMark Cave-Ayland             }
25374d71ea1SLaurent Vivier             esp_raise_drq(s);
254023666daSMark Cave-Ayland             fifo8_reset(&s->cmdfifo);
25574d71ea1SLaurent Vivier             return 0;
25674d71ea1SLaurent Vivier         }
25774d71ea1SLaurent Vivier     } else {
258023666daSMark Cave-Ayland         dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
25920c8d2edSMark Cave-Ayland         if (dmalen == 0) {
260d3cdc491SPrasad J Pandit             return 0;
261d3cdc491SPrasad J Pandit         }
2627b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
2637b320a8eSMark Cave-Ayland         if (n >= 3) {
26475ef8496SHervé Poussineau             buf[0] = buf[2] >> 5;
2654f6200f0Sbellard         }
266fbc6510eSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
2677b320a8eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
26820c8d2edSMark Cave-Ayland     }
269bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
2702e5d83bbSpbrook 
271c7bce09cSMark Cave-Ayland     if (esp_select(s) < 0) {
272023666daSMark Cave-Ayland         fifo8_reset(&s->cmdfifo);
27349691315SMark Cave-Ayland         return -1;
2742f275b8fSbellard     }
2759f149aa9Spbrook     return dmalen;
2769f149aa9Spbrook }
2779f149aa9Spbrook 
278023666daSMark Cave-Ayland static void do_busid_cmd(ESPState *s, uint8_t busid)
2799f149aa9Spbrook {
2807b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2819f149aa9Spbrook     int32_t datalen;
2829f149aa9Spbrook     int lun;
283f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2847b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2859f149aa9Spbrook 
286bf4b9889SBlue Swirl     trace_esp_do_busid_cmd(busid);
287f2818f22SArtyom Tarasenko     lun = busid & 7;
288023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
28999545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
29099545751SMark Cave-Ayland         return;
29199545751SMark Cave-Ayland     }
2927b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
293023666daSMark Cave-Ayland 
2940d3545e7SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
295e6810db8SHervé Poussineau     s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
296c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
29767e999beSbellard     s->ti_size = datalen;
298023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
29967e999beSbellard     if (datalen != 0) {
300c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
3014e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
3021b9e48a5SMark Cave-Ayland         s->ti_cmd = 0;
3036cc88d6bSMark Cave-Ayland         esp_set_tc(s, 0);
3042e5d83bbSpbrook         if (datalen > 0) {
3054e78f3bfSMark Cave-Ayland             /*
3064e78f3bfSMark Cave-Ayland              * Switch to DATA IN phase but wait until initial data xfer is
3074e78f3bfSMark Cave-Ayland              * complete before raising the command completion interrupt
3084e78f3bfSMark Cave-Ayland              */
3094e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
3105ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
3114f6200f0Sbellard         } else {
3125ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
313cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
314c73f96fdSblueswir1             esp_raise_irq(s);
31582141c8bSMark Cave-Ayland             esp_lower_drq(s);
3162f275b8fSbellard         }
3174e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3184e78f3bfSMark Cave-Ayland         return;
3194e78f3bfSMark Cave-Ayland     }
3204e78f3bfSMark Cave-Ayland }
3212f275b8fSbellard 
322c959f218SMark Cave-Ayland static void do_cmd(ESPState *s)
323f2818f22SArtyom Tarasenko {
324fa7505c1SMark Cave-Ayland     uint8_t busid = esp_fifo_pop(&s->cmdfifo);
325fa7505c1SMark Cave-Ayland     int len;
326023666daSMark Cave-Ayland 
327023666daSMark Cave-Ayland     s->cmdfifo_cdb_offset--;
328f2818f22SArtyom Tarasenko 
329799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
330023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
331fa7505c1SMark Cave-Ayland         len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
332fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
333023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
334023666daSMark Cave-Ayland     }
335023666daSMark Cave-Ayland 
336023666daSMark Cave-Ayland     do_busid_cmd(s, busid);
337f2818f22SArtyom Tarasenko }
338f2818f22SArtyom Tarasenko 
33974d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s)
34074d71ea1SLaurent Vivier {
341*e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
342023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
343*e62a959aSMark Cave-Ayland         s->do_cmd = 0;
344c959f218SMark Cave-Ayland         do_cmd(s);
34574d71ea1SLaurent Vivier     }
34674d71ea1SLaurent Vivier }
34774d71ea1SLaurent Vivier 
3489f149aa9Spbrook static void handle_satn(ESPState *s)
3499f149aa9Spbrook {
35049691315SMark Cave-Ayland     int32_t cmdlen;
35149691315SMark Cave-Ayland 
3521b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
35373d74342SBlue Swirl         s->dma_cb = handle_satn;
35473d74342SBlue Swirl         return;
35573d74342SBlue Swirl     }
35674d71ea1SLaurent Vivier     s->pdma_cb = satn_pdma_cb;
357023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
35849691315SMark Cave-Ayland     if (cmdlen > 0) {
359023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
36060720694SMark Cave-Ayland         s->do_cmd = 0;
361c959f218SMark Cave-Ayland         do_cmd(s);
36249691315SMark Cave-Ayland     } else if (cmdlen == 0) {
363bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
36449691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
36549691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
36649691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
3679f149aa9Spbrook     }
36894d5c79dSMark Cave-Ayland }
3699f149aa9Spbrook 
37074d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s)
37174d71ea1SLaurent Vivier {
372*e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
373023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
374*e62a959aSMark Cave-Ayland         s->do_cmd = 0;
375023666daSMark Cave-Ayland         do_busid_cmd(s, 0);
37674d71ea1SLaurent Vivier     }
37774d71ea1SLaurent Vivier }
37874d71ea1SLaurent Vivier 
379f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
380f2818f22SArtyom Tarasenko {
38149691315SMark Cave-Ayland     int32_t cmdlen;
38249691315SMark Cave-Ayland 
3831b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
38473d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
38573d74342SBlue Swirl         return;
38673d74342SBlue Swirl     }
38774d71ea1SLaurent Vivier     s->pdma_cb = s_without_satn_pdma_cb;
388023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
38949691315SMark Cave-Ayland     if (cmdlen > 0) {
390023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
39160720694SMark Cave-Ayland         s->do_cmd = 0;
392023666daSMark Cave-Ayland         do_busid_cmd(s, 0);
39349691315SMark Cave-Ayland     } else if (cmdlen == 0) {
394bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
39549691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
39649691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
39749691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
398f2818f22SArtyom Tarasenko     }
399f2818f22SArtyom Tarasenko }
400f2818f22SArtyom Tarasenko 
40174d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s)
40274d71ea1SLaurent Vivier {
403*e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
404023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
40574d71ea1SLaurent Vivier         s->do_cmd = 1;
406023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
40774d71ea1SLaurent Vivier         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
408cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
40974d71ea1SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_CD;
41074d71ea1SLaurent Vivier         esp_raise_irq(s);
41174d71ea1SLaurent Vivier     }
41274d71ea1SLaurent Vivier }
41374d71ea1SLaurent Vivier 
4149f149aa9Spbrook static void handle_satn_stop(ESPState *s)
4159f149aa9Spbrook {
41649691315SMark Cave-Ayland     int32_t cmdlen;
41749691315SMark Cave-Ayland 
4181b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
41973d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
42073d74342SBlue Swirl         return;
42173d74342SBlue Swirl     }
422c62c1fa0SPhilippe Mathieu-Daudé     s->pdma_cb = satn_stop_pdma_cb;
423799d90d8SMark Cave-Ayland     cmdlen = get_cmd(s, 1);
42449691315SMark Cave-Ayland     if (cmdlen > 0) {
425023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
4269f149aa9Spbrook         s->do_cmd = 1;
427023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
428799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
429cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
430799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
431c73f96fdSblueswir1         esp_raise_irq(s);
43249691315SMark Cave-Ayland     } else if (cmdlen == 0) {
433bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
434799d90d8SMark Cave-Ayland         /* Target present, switch to message out phase */
435799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
436799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
4379f149aa9Spbrook     }
4389f149aa9Spbrook }
4399f149aa9Spbrook 
44074d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s)
44174d71ea1SLaurent Vivier {
44274d71ea1SLaurent Vivier     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
443cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
44474d71ea1SLaurent Vivier     s->rregs[ESP_RSEQ] = SEQ_CD;
44574d71ea1SLaurent Vivier     esp_raise_irq(s);
44674d71ea1SLaurent Vivier }
44774d71ea1SLaurent Vivier 
4480fc5c15aSpbrook static void write_response(ESPState *s)
4492f275b8fSbellard {
450e3922557SMark Cave-Ayland     uint8_t buf[2];
451042879fcSMark Cave-Ayland 
452bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
453042879fcSMark Cave-Ayland 
454e3922557SMark Cave-Ayland     buf[0] = s->status;
455e3922557SMark Cave-Ayland     buf[1] = 0;
456042879fcSMark Cave-Ayland 
4574f6200f0Sbellard     if (s->dma) {
45874d71ea1SLaurent Vivier         if (s->dma_memory_write) {
459e3922557SMark Cave-Ayland             s->dma_memory_write(s->dma_opaque, buf, 2);
460c73f96fdSblueswir1             s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
461cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
4625ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = SEQ_CD;
4634f6200f0Sbellard         } else {
46474d71ea1SLaurent Vivier             s->pdma_cb = write_response_pdma_cb;
46574d71ea1SLaurent Vivier             esp_raise_drq(s);
46674d71ea1SLaurent Vivier             return;
46774d71ea1SLaurent Vivier         }
46874d71ea1SLaurent Vivier     } else {
469e3922557SMark Cave-Ayland         fifo8_reset(&s->fifo);
470e3922557SMark Cave-Ayland         fifo8_push_all(&s->fifo, buf, 2);
4715ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
4724f6200f0Sbellard     }
473c73f96fdSblueswir1     esp_raise_irq(s);
4742f275b8fSbellard }
4754f6200f0Sbellard 
476a917d384Spbrook static void esp_dma_done(ESPState *s)
4774d611c9aSpbrook {
478c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
479cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
4805ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
481c47b5835SMark Cave-Ayland     esp_set_tc(s, 0);
482c73f96fdSblueswir1     esp_raise_irq(s);
4834d611c9aSpbrook }
484a917d384Spbrook 
48574d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s)
48674d71ea1SLaurent Vivier {
4874ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
48882141c8bSMark Cave-Ayland     int len;
489042879fcSMark Cave-Ayland     uint32_t n;
4906cc88d6bSMark Cave-Ayland 
49174d71ea1SLaurent Vivier     if (s->do_cmd) {
492*e62a959aSMark Cave-Ayland         /* Ensure we have received complete command after SATN and stop */
493*e62a959aSMark Cave-Ayland         if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) {
494*e62a959aSMark Cave-Ayland             return;
495*e62a959aSMark Cave-Ayland         }
496*e62a959aSMark Cave-Ayland 
49774d71ea1SLaurent Vivier         s->ti_size = 0;
49874d71ea1SLaurent Vivier         s->do_cmd = 0;
499c959f218SMark Cave-Ayland         do_cmd(s);
50082141c8bSMark Cave-Ayland         esp_lower_drq(s);
50174d71ea1SLaurent Vivier         return;
50274d71ea1SLaurent Vivier     }
50382141c8bSMark Cave-Ayland 
5040db89536SMark Cave-Ayland     if (!s->current_req) {
5050db89536SMark Cave-Ayland         return;
5060db89536SMark Cave-Ayland     }
5070db89536SMark Cave-Ayland 
50882141c8bSMark Cave-Ayland     if (to_device) {
50982141c8bSMark Cave-Ayland         /* Copy FIFO data to device */
5107aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
5117aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
5127b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5137aa6baeeSMark Cave-Ayland         s->async_buf += n;
5147aa6baeeSMark Cave-Ayland         s->async_len -= n;
5157aa6baeeSMark Cave-Ayland         s->ti_size += n;
5167aa6baeeSMark Cave-Ayland 
5177aa6baeeSMark Cave-Ayland         if (n < len) {
5187aa6baeeSMark Cave-Ayland             /* Unaligned accesses can cause FIFO wraparound */
5197aa6baeeSMark Cave-Ayland             len = len - n;
5207b320a8eSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5217aa6baeeSMark Cave-Ayland             s->async_buf += n;
5227aa6baeeSMark Cave-Ayland             s->async_len -= n;
5237aa6baeeSMark Cave-Ayland             s->ti_size += n;
5247aa6baeeSMark Cave-Ayland         }
5257aa6baeeSMark Cave-Ayland 
52674d71ea1SLaurent Vivier         if (s->async_len == 0) {
52774d71ea1SLaurent Vivier             scsi_req_continue(s->current_req);
52882141c8bSMark Cave-Ayland             return;
52982141c8bSMark Cave-Ayland         }
53082141c8bSMark Cave-Ayland 
53182141c8bSMark Cave-Ayland         if (esp_get_tc(s) == 0) {
53282141c8bSMark Cave-Ayland             esp_lower_drq(s);
53382141c8bSMark Cave-Ayland             esp_dma_done(s);
53482141c8bSMark Cave-Ayland         }
53582141c8bSMark Cave-Ayland 
53682141c8bSMark Cave-Ayland         return;
53782141c8bSMark Cave-Ayland     } else {
53882141c8bSMark Cave-Ayland         if (s->async_len == 0) {
5394e78f3bfSMark Cave-Ayland             /* Defer until the scsi layer has completed */
54082141c8bSMark Cave-Ayland             scsi_req_continue(s->current_req);
5414e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
54274d71ea1SLaurent Vivier             return;
54374d71ea1SLaurent Vivier         }
54474d71ea1SLaurent Vivier 
54582141c8bSMark Cave-Ayland         if (esp_get_tc(s) != 0) {
54682141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
5477aa6baeeSMark Cave-Ayland             len = MIN(s->async_len, esp_get_tc(s));
5487aa6baeeSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
549042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
55082141c8bSMark Cave-Ayland             s->async_buf += len;
55182141c8bSMark Cave-Ayland             s->async_len -= len;
55282141c8bSMark Cave-Ayland             s->ti_size -= len;
55382141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
5547aa6baeeSMark Cave-Ayland 
5557aa6baeeSMark Cave-Ayland             if (esp_get_tc(s) == 0) {
5567aa6baeeSMark Cave-Ayland                 /* Indicate transfer to FIFO is complete */
5577aa6baeeSMark Cave-Ayland                  s->rregs[ESP_RSTAT] |= STAT_TC;
5587aa6baeeSMark Cave-Ayland             }
55982141c8bSMark Cave-Ayland             return;
56082141c8bSMark Cave-Ayland         }
56182141c8bSMark Cave-Ayland 
56274d71ea1SLaurent Vivier         /* Partially filled a scsi buffer. Complete immediately.  */
56382141c8bSMark Cave-Ayland         esp_lower_drq(s);
56474d71ea1SLaurent Vivier         esp_dma_done(s);
56574d71ea1SLaurent Vivier     }
56682141c8bSMark Cave-Ayland }
56774d71ea1SLaurent Vivier 
568a917d384Spbrook static void esp_do_dma(ESPState *s)
569a917d384Spbrook {
570023666daSMark Cave-Ayland     uint32_t len, cmdlen;
5714ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
572023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
573a917d384Spbrook 
5746cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
575a917d384Spbrook     if (s->do_cmd) {
57615407433SLaurent Vivier         /*
57715407433SLaurent Vivier          * handle_ti_cmd() case: esp_do_dma() is called only from
57815407433SLaurent Vivier          * handle_ti_cmd() with do_cmd != NULL (see the assert())
57915407433SLaurent Vivier          */
580023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
581023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
58274d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5830ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
584023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
585023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
58674d71ea1SLaurent Vivier         } else {
58774d71ea1SLaurent Vivier             s->pdma_cb = do_dma_pdma_cb;
58874d71ea1SLaurent Vivier             esp_raise_drq(s);
58974d71ea1SLaurent Vivier             return;
59074d71ea1SLaurent Vivier         }
591023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
59215407433SLaurent Vivier         s->ti_size = 0;
593799d90d8SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
594799d90d8SMark Cave-Ayland             /* No command received */
595023666daSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
596799d90d8SMark Cave-Ayland                 return;
597799d90d8SMark Cave-Ayland             }
598799d90d8SMark Cave-Ayland 
599799d90d8SMark Cave-Ayland             /* Command has been received */
60015407433SLaurent Vivier             s->do_cmd = 0;
601c959f218SMark Cave-Ayland             do_cmd(s);
602799d90d8SMark Cave-Ayland         } else {
603799d90d8SMark Cave-Ayland             /*
604023666daSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
605799d90d8SMark Cave-Ayland              * and then switch to commmand phase
606799d90d8SMark Cave-Ayland              */
607023666daSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
608799d90d8SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
609799d90d8SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
610799d90d8SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
611799d90d8SMark Cave-Ayland             esp_raise_irq(s);
612799d90d8SMark Cave-Ayland         }
613a917d384Spbrook         return;
614a917d384Spbrook     }
6150db89536SMark Cave-Ayland     if (!s->current_req) {
6160db89536SMark Cave-Ayland         return;
6170db89536SMark Cave-Ayland     }
618a917d384Spbrook     if (s->async_len == 0) {
619a917d384Spbrook         /* Defer until data is available.  */
620a917d384Spbrook         return;
621a917d384Spbrook     }
622a917d384Spbrook     if (len > s->async_len) {
623a917d384Spbrook         len = s->async_len;
624a917d384Spbrook     }
625a917d384Spbrook     if (to_device) {
62674d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6278b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
628a917d384Spbrook         } else {
62974d71ea1SLaurent Vivier             s->pdma_cb = do_dma_pdma_cb;
63074d71ea1SLaurent Vivier             esp_raise_drq(s);
63174d71ea1SLaurent Vivier             return;
63274d71ea1SLaurent Vivier         }
63374d71ea1SLaurent Vivier     } else {
63474d71ea1SLaurent Vivier         if (s->dma_memory_write) {
6358b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
63674d71ea1SLaurent Vivier         } else {
6377aa6baeeSMark Cave-Ayland             /* Adjust TC for any leftover data in the FIFO */
6387aa6baeeSMark Cave-Ayland             if (!fifo8_is_empty(&s->fifo)) {
6397aa6baeeSMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
6407aa6baeeSMark Cave-Ayland             }
6417aa6baeeSMark Cave-Ayland 
64282141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
643042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
644042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
64582141c8bSMark Cave-Ayland             s->async_buf += len;
64682141c8bSMark Cave-Ayland             s->async_len -= len;
64782141c8bSMark Cave-Ayland             s->ti_size -= len;
6487aa6baeeSMark Cave-Ayland 
6497aa6baeeSMark Cave-Ayland             /*
6507aa6baeeSMark Cave-Ayland              * MacOS toolbox uses a TI length of 16 bytes for all commands, so
6517aa6baeeSMark Cave-Ayland              * commands shorter than this must be padded accordingly
6527aa6baeeSMark Cave-Ayland              */
6537aa6baeeSMark Cave-Ayland             if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
6547aa6baeeSMark Cave-Ayland                 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
655e5455b8cSMark Cave-Ayland                     esp_fifo_push(&s->fifo, 0);
6567aa6baeeSMark Cave-Ayland                     len++;
6577aa6baeeSMark Cave-Ayland                 }
6587aa6baeeSMark Cave-Ayland             }
6597aa6baeeSMark Cave-Ayland 
66082141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
66174d71ea1SLaurent Vivier             s->pdma_cb = do_dma_pdma_cb;
66274d71ea1SLaurent Vivier             esp_raise_drq(s);
66382141c8bSMark Cave-Ayland 
66482141c8bSMark Cave-Ayland             /* Indicate transfer to FIFO is complete */
66582141c8bSMark Cave-Ayland             s->rregs[ESP_RSTAT] |= STAT_TC;
66674d71ea1SLaurent Vivier             return;
66774d71ea1SLaurent Vivier         }
668a917d384Spbrook     }
6696cc88d6bSMark Cave-Ayland     esp_set_tc(s, esp_get_tc(s) - len);
670a917d384Spbrook     s->async_buf += len;
671a917d384Spbrook     s->async_len -= len;
67294d5c79dSMark Cave-Ayland     if (to_device) {
6736787f5faSpbrook         s->ti_size += len;
67494d5c79dSMark Cave-Ayland     } else {
6756787f5faSpbrook         s->ti_size -= len;
67694d5c79dSMark Cave-Ayland     }
677a917d384Spbrook     if (s->async_len == 0) {
678ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
67994d5c79dSMark Cave-Ayland         /*
68094d5c79dSMark Cave-Ayland          * If there is still data to be read from the device then
68194d5c79dSMark Cave-Ayland          * complete the DMA operation immediately.  Otherwise defer
68294d5c79dSMark Cave-Ayland          * until the scsi layer has completed.
68394d5c79dSMark Cave-Ayland          */
6846cc88d6bSMark Cave-Ayland         if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
685ad3376ccSPaolo Bonzini             return;
686a917d384Spbrook         }
687a917d384Spbrook     }
688ad3376ccSPaolo Bonzini 
6896787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
690a917d384Spbrook     esp_dma_done(s);
69182141c8bSMark Cave-Ayland     esp_lower_drq(s);
692a917d384Spbrook }
693a917d384Spbrook 
6941b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
6951b9e48a5SMark Cave-Ayland {
6961b9e48a5SMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
6977b320a8eSMark Cave-Ayland     uint32_t cmdlen;
6981b9e48a5SMark Cave-Ayland     int len;
6991b9e48a5SMark Cave-Ayland 
7001b9e48a5SMark Cave-Ayland     if (s->do_cmd) {
7011b9e48a5SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
7021b9e48a5SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
7031b9e48a5SMark Cave-Ayland         s->ti_size = 0;
7041b9e48a5SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
7051b9e48a5SMark Cave-Ayland             /* No command received */
7061b9e48a5SMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
7071b9e48a5SMark Cave-Ayland                 return;
7081b9e48a5SMark Cave-Ayland             }
7091b9e48a5SMark Cave-Ayland 
7101b9e48a5SMark Cave-Ayland             /* Command has been received */
7111b9e48a5SMark Cave-Ayland             s->do_cmd = 0;
7121b9e48a5SMark Cave-Ayland             do_cmd(s);
7131b9e48a5SMark Cave-Ayland         } else {
7141b9e48a5SMark Cave-Ayland             /*
7151b9e48a5SMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
7161b9e48a5SMark Cave-Ayland              * and then switch to commmand phase
7171b9e48a5SMark Cave-Ayland              */
7181b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
7191b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
7201b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
7211b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7221b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
7231b9e48a5SMark Cave-Ayland         }
7241b9e48a5SMark Cave-Ayland         return;
7251b9e48a5SMark Cave-Ayland     }
7261b9e48a5SMark Cave-Ayland 
7270db89536SMark Cave-Ayland     if (!s->current_req) {
7280db89536SMark Cave-Ayland         return;
7290db89536SMark Cave-Ayland     }
7300db89536SMark Cave-Ayland 
7311b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7321b9e48a5SMark Cave-Ayland         /* Defer until data is available.  */
7331b9e48a5SMark Cave-Ayland         return;
7341b9e48a5SMark Cave-Ayland     }
7351b9e48a5SMark Cave-Ayland 
7361b9e48a5SMark Cave-Ayland     if (to_device) {
7371b9e48a5SMark Cave-Ayland         len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ);
7387b320a8eSMark Cave-Ayland         esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
7391b9e48a5SMark Cave-Ayland         s->async_buf += len;
7401b9e48a5SMark Cave-Ayland         s->async_len -= len;
7411b9e48a5SMark Cave-Ayland         s->ti_size += len;
7421b9e48a5SMark Cave-Ayland     } else {
7436ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
7446ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
7456ef2cabcSMark Cave-Ayland             s->async_buf++;
7466ef2cabcSMark Cave-Ayland             s->async_len--;
7476ef2cabcSMark Cave-Ayland             s->ti_size--;
7486ef2cabcSMark Cave-Ayland         }
7491b9e48a5SMark Cave-Ayland     }
7501b9e48a5SMark Cave-Ayland 
7511b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7521b9e48a5SMark Cave-Ayland         scsi_req_continue(s->current_req);
7531b9e48a5SMark Cave-Ayland         return;
7541b9e48a5SMark Cave-Ayland     }
7551b9e48a5SMark Cave-Ayland 
7561b9e48a5SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
7571b9e48a5SMark Cave-Ayland     esp_raise_irq(s);
7581b9e48a5SMark Cave-Ayland }
7591b9e48a5SMark Cave-Ayland 
7604aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
761a917d384Spbrook {
7624aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
7636ef2cabcSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
7644aaa6ac3SMark Cave-Ayland 
765bf4b9889SBlue Swirl     trace_esp_command_complete();
7666ef2cabcSMark Cave-Ayland 
7676ef2cabcSMark Cave-Ayland     /*
7686ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
7696ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
7706ef2cabcSMark Cave-Ayland      */
7716ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
772c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
773bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
774c6df7102SPaolo Bonzini         }
775a917d384Spbrook         s->ti_size = 0;
7766ef2cabcSMark Cave-Ayland     }
7776ef2cabcSMark Cave-Ayland 
778a917d384Spbrook     s->async_len = 0;
7794aaa6ac3SMark Cave-Ayland     if (req->status) {
780bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
781c6df7102SPaolo Bonzini     }
7824aaa6ac3SMark Cave-Ayland     s->status = req->status;
7836ef2cabcSMark Cave-Ayland 
7846ef2cabcSMark Cave-Ayland     /*
7856ef2cabcSMark Cave-Ayland      * If the transfer is finished, switch to status phase. For non-DMA
7866ef2cabcSMark Cave-Ayland      * transfers from the target the last byte is still in the FIFO
7876ef2cabcSMark Cave-Ayland      */
7886ef2cabcSMark Cave-Ayland     if (s->ti_size == 0) {
7896ef2cabcSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
790a917d384Spbrook         esp_dma_done(s);
79182141c8bSMark Cave-Ayland         esp_lower_drq(s);
7926ef2cabcSMark Cave-Ayland     }
7936ef2cabcSMark Cave-Ayland 
7945c6c0e51SHannes Reinecke     if (s->current_req) {
7955c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
7965c6c0e51SHannes Reinecke         s->current_req = NULL;
797a917d384Spbrook         s->current_dev = NULL;
7985c6c0e51SHannes Reinecke     }
799c6df7102SPaolo Bonzini }
800c6df7102SPaolo Bonzini 
8019c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
802c6df7102SPaolo Bonzini {
803e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
8044e78f3bfSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8056cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
806c6df7102SPaolo Bonzini 
8077f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
8086cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
809aba1f023SPaolo Bonzini     s->async_len = len;
8100c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
8114e78f3bfSMark Cave-Ayland 
8124e78f3bfSMark Cave-Ayland     if (!to_device && !s->data_in_ready) {
8134e78f3bfSMark Cave-Ayland         /*
8144e78f3bfSMark Cave-Ayland          * Initial incoming data xfer is complete so raise command
8154e78f3bfSMark Cave-Ayland          * completion interrupt
8164e78f3bfSMark Cave-Ayland          */
8174e78f3bfSMark Cave-Ayland         s->data_in_ready = true;
8184e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
8194e78f3bfSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8204e78f3bfSMark Cave-Ayland         esp_raise_irq(s);
8214e78f3bfSMark Cave-Ayland     }
8224e78f3bfSMark Cave-Ayland 
8231b9e48a5SMark Cave-Ayland     if (s->ti_cmd == 0) {
8241b9e48a5SMark Cave-Ayland         /*
8251b9e48a5SMark Cave-Ayland          * Always perform the initial transfer upon reception of the next TI
8261b9e48a5SMark Cave-Ayland          * command to ensure the DMA/non-DMA status of the command is correct.
8271b9e48a5SMark Cave-Ayland          * It is not possible to use s->dma directly in the section below as
8281b9e48a5SMark Cave-Ayland          * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
8291b9e48a5SMark Cave-Ayland          * async data transfer is delayed then s->dma is set incorrectly.
8301b9e48a5SMark Cave-Ayland          */
8311b9e48a5SMark Cave-Ayland         return;
8321b9e48a5SMark Cave-Ayland     }
8331b9e48a5SMark Cave-Ayland 
834880d3089SMark Cave-Ayland     if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
8356cc88d6bSMark Cave-Ayland         if (dmalen) {
836a917d384Spbrook             esp_do_dma(s);
8375eb7a23fSMark Cave-Ayland         } else if (s->ti_size <= 0) {
83894d5c79dSMark Cave-Ayland             /*
83994d5c79dSMark Cave-Ayland              * If this was the last part of a DMA transfer then the
84094d5c79dSMark Cave-Ayland              * completion interrupt is deferred to here.
84194d5c79dSMark Cave-Ayland              */
8426787f5faSpbrook             esp_dma_done(s);
84382141c8bSMark Cave-Ayland             esp_lower_drq(s);
8446787f5faSpbrook         }
845880d3089SMark Cave-Ayland     } else if (s->ti_cmd == CMD_TI) {
8461b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
8471b9e48a5SMark Cave-Ayland     }
848a917d384Spbrook }
8492e5d83bbSpbrook 
8502f275b8fSbellard static void handle_ti(ESPState *s)
8512f275b8fSbellard {
8521b9e48a5SMark Cave-Ayland     uint32_t dmalen;
8532f275b8fSbellard 
8547246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
8557246e160SHervé Poussineau         s->dma_cb = handle_ti;
8567246e160SHervé Poussineau         return;
8577246e160SHervé Poussineau     }
8587246e160SHervé Poussineau 
8591b9e48a5SMark Cave-Ayland     s->ti_cmd = s->rregs[ESP_CMD];
8604f6200f0Sbellard     if (s->dma) {
8611b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
862b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
8635ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
8644d611c9aSpbrook         esp_do_dma(s);
865799d90d8SMark Cave-Ayland     } else {
8661b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
8671b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
8684f6200f0Sbellard     }
8692f275b8fSbellard }
8702f275b8fSbellard 
8719c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
8726f7e9aecSbellard {
8735aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
8745aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
875c9cf45c1SHannes Reinecke     s->tchi_written = 0;
8764e9aec74Spbrook     s->ti_size = 0;
877042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
878023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
8794e9aec74Spbrook     s->dma = 0;
8809f149aa9Spbrook     s->do_cmd = 0;
88173d74342SBlue Swirl     s->dma_cb = NULL;
8828dea1dd4Sblueswir1 
8838dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
8846f7e9aecSbellard }
8856f7e9aecSbellard 
886a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
88785948643SBlue Swirl {
88885948643SBlue Swirl     qemu_irq_lower(s->irq);
88974d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
890a391fdbcSHervé Poussineau     esp_hard_reset(s);
89185948643SBlue Swirl }
89285948643SBlue Swirl 
893a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
8942d069babSblueswir1 {
89585948643SBlue Swirl     if (level) {
896a391fdbcSHervé Poussineau         esp_soft_reset(s);
89785948643SBlue Swirl     }
8982d069babSblueswir1 }
8992d069babSblueswir1 
9009c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
90173d74342SBlue Swirl {
902b630c075SMark Cave-Ayland     uint32_t val;
90373d74342SBlue Swirl 
9046f7e9aecSbellard     switch (saddr) {
9055ad6bb97Sblueswir1     case ESP_FIFO:
9061b9e48a5SMark Cave-Ayland         if (s->dma_memory_read && s->dma_memory_write &&
9071b9e48a5SMark Cave-Ayland                 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
9088dea1dd4Sblueswir1             /* Data out.  */
909ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
9105ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
911042879fcSMark Cave-Ayland         } else {
9126ef2cabcSMark Cave-Ayland             if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) {
9136ef2cabcSMark Cave-Ayland                 if (s->ti_size) {
9146ef2cabcSMark Cave-Ayland                     esp_do_nodma(s);
9156ef2cabcSMark Cave-Ayland                 } else {
9166ef2cabcSMark Cave-Ayland                     /*
9176ef2cabcSMark Cave-Ayland                      * The last byte of a non-DMA transfer has been read out
9186ef2cabcSMark Cave-Ayland                      * of the FIFO so switch to status phase
9196ef2cabcSMark Cave-Ayland                      */
9206ef2cabcSMark Cave-Ayland                     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
9216ef2cabcSMark Cave-Ayland                 }
9226ef2cabcSMark Cave-Ayland             }
923c5fef911SMark Cave-Ayland             s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
9244f6200f0Sbellard         }
925b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
9264f6200f0Sbellard         break;
9275ad6bb97Sblueswir1     case ESP_RINTR:
92894d5c79dSMark Cave-Ayland         /*
92994d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
93094d5c79dSMark Cave-Ayland          * except TC
93194d5c79dSMark Cave-Ayland          */
932b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
9332814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
9342814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
935af947a3dSMark Cave-Ayland         /*
936af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
937af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
938af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
939af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
940af947a3dSMark Cave-Ayland          * transition.
941af947a3dSMark Cave-Ayland          *
942af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
943af947a3dSMark Cave-Ayland          */
944c73f96fdSblueswir1         esp_lower_irq(s);
945b630c075SMark Cave-Ayland         break;
946c9cf45c1SHannes Reinecke     case ESP_TCHI:
947c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
948c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
949b630c075SMark Cave-Ayland             val = s->chip_id;
950b630c075SMark Cave-Ayland         } else {
951b630c075SMark Cave-Ayland             val = s->rregs[saddr];
952c9cf45c1SHannes Reinecke         }
953b630c075SMark Cave-Ayland         break;
954238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
955238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
956238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
957238ec4d7SMark Cave-Ayland         break;
9586f7e9aecSbellard     default:
959b630c075SMark Cave-Ayland         val = s->rregs[saddr];
9606f7e9aecSbellard         break;
9616f7e9aecSbellard     }
962b630c075SMark Cave-Ayland 
963b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
964b630c075SMark Cave-Ayland     return val;
9656f7e9aecSbellard }
9666f7e9aecSbellard 
9679c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
9686f7e9aecSbellard {
969bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
9706f7e9aecSbellard     switch (saddr) {
971c9cf45c1SHannes Reinecke     case ESP_TCHI:
972c9cf45c1SHannes Reinecke         s->tchi_written = true;
973c9cf45c1SHannes Reinecke         /* fall through */
9745ad6bb97Sblueswir1     case ESP_TCLO:
9755ad6bb97Sblueswir1     case ESP_TCMID:
9765ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
9774f6200f0Sbellard         break;
9785ad6bb97Sblueswir1     case ESP_FIFO:
9799f149aa9Spbrook         if (s->do_cmd) {
980e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->cmdfifo, val);
9816ef2cabcSMark Cave-Ayland 
9826ef2cabcSMark Cave-Ayland             /*
9836ef2cabcSMark Cave-Ayland              * If any unexpected message out/command phase data is
9846ef2cabcSMark Cave-Ayland              * transferred using non-DMA, raise the interrupt
9856ef2cabcSMark Cave-Ayland              */
9866ef2cabcSMark Cave-Ayland             if (s->rregs[ESP_CMD] == CMD_TI) {
9876ef2cabcSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
9886ef2cabcSMark Cave-Ayland                 esp_raise_irq(s);
9896ef2cabcSMark Cave-Ayland             }
9902e5d83bbSpbrook         } else {
991e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
9922e5d83bbSpbrook         }
9934f6200f0Sbellard         break;
9945ad6bb97Sblueswir1     case ESP_CMD:
9954f6200f0Sbellard         s->rregs[saddr] = val;
9965ad6bb97Sblueswir1         if (val & CMD_DMA) {
9974f6200f0Sbellard             s->dma = 1;
9986787f5faSpbrook             /* Reload DMA counter.  */
99996676c2fSMark Cave-Ayland             if (esp_get_stc(s) == 0) {
100096676c2fSMark Cave-Ayland                 esp_set_tc(s, 0x10000);
100196676c2fSMark Cave-Ayland             } else {
1002c04ed569SMark Cave-Ayland                 esp_set_tc(s, esp_get_stc(s));
100396676c2fSMark Cave-Ayland             }
10044f6200f0Sbellard         } else {
10054f6200f0Sbellard             s->dma = 0;
10064f6200f0Sbellard         }
10075ad6bb97Sblueswir1         switch (val & CMD_CMD) {
10085ad6bb97Sblueswir1         case CMD_NOP:
1009bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
10102f275b8fSbellard             break;
10115ad6bb97Sblueswir1         case CMD_FLUSH:
1012bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
1013042879fcSMark Cave-Ayland             fifo8_reset(&s->fifo);
10146f7e9aecSbellard             break;
10155ad6bb97Sblueswir1         case CMD_RESET:
1016bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
1017a391fdbcSHervé Poussineau             esp_soft_reset(s);
10186f7e9aecSbellard             break;
10195ad6bb97Sblueswir1         case CMD_BUSRESET:
1020bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
10215ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1022cf47a41eSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_RST;
1023c73f96fdSblueswir1                 esp_raise_irq(s);
10249e61bde5Sbellard             }
10252f275b8fSbellard             break;
10265ad6bb97Sblueswir1         case CMD_TI:
10270097d3ecSMark Cave-Ayland             trace_esp_mem_writeb_cmd_ti(val);
10282f275b8fSbellard             handle_ti(s);
10292f275b8fSbellard             break;
10305ad6bb97Sblueswir1         case CMD_ICCS:
1031bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
10320fc5c15aSpbrook             write_response(s);
1033cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
10344bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
10352f275b8fSbellard             break;
10365ad6bb97Sblueswir1         case CMD_MSGACC:
1037bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
1038cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_DC;
10395ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
10404e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
10414e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
10426f7e9aecSbellard             break;
10430fd0eb21SBlue Swirl         case CMD_PAD:
1044bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
10450fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
1046cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
10470fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
10480fd0eb21SBlue Swirl             break;
10495ad6bb97Sblueswir1         case CMD_SATN:
1050bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
10516f7e9aecSbellard             break;
10526915bff1SHervé Poussineau         case CMD_RSTATN:
10536915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
10546915bff1SHervé Poussineau             break;
10555e1e0a3bSBlue Swirl         case CMD_SEL:
1056bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
1057f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
10585e1e0a3bSBlue Swirl             break;
10595ad6bb97Sblueswir1         case CMD_SELATN:
1060bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
10612f275b8fSbellard             handle_satn(s);
10622f275b8fSbellard             break;
10635ad6bb97Sblueswir1         case CMD_SELATNS:
1064bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
10659f149aa9Spbrook             handle_satn_stop(s);
10662f275b8fSbellard             break;
10675ad6bb97Sblueswir1         case CMD_ENSEL:
1068bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
1069e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
107074ec6048Sblueswir1             break;
10716fe84c18SHervé Poussineau         case CMD_DISSEL:
10726fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
10736fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
10746fe84c18SHervé Poussineau             esp_raise_irq(s);
10756fe84c18SHervé Poussineau             break;
10762f275b8fSbellard         default:
10773af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
10786f7e9aecSbellard             break;
10796f7e9aecSbellard         }
10806f7e9aecSbellard         break;
10815ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
10824f6200f0Sbellard         break;
10835ad6bb97Sblueswir1     case ESP_CFG1:
10849ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
10859ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
10864f6200f0Sbellard         s->rregs[saddr] = val;
10874f6200f0Sbellard         break;
10885ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
10894f6200f0Sbellard         break;
10906f7e9aecSbellard     default:
10913af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
10928dea1dd4Sblueswir1         return;
10936f7e9aecSbellard     }
10942f275b8fSbellard     s->wregs[saddr] = val;
10956f7e9aecSbellard }
10966f7e9aecSbellard 
1097a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
10988372d383SPeter Maydell                             unsigned size, bool is_write,
10998372d383SPeter Maydell                             MemTxAttrs attrs)
110067bb5314SAvi Kivity {
110167bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
110267bb5314SAvi Kivity }
11036f7e9aecSbellard 
11046cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
11056cc88d6bSMark Cave-Ayland {
11066cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
11076cc88d6bSMark Cave-Ayland 
11086cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11096cc88d6bSMark Cave-Ayland     return version_id < 5;
11106cc88d6bSMark Cave-Ayland }
11116cc88d6bSMark Cave-Ayland 
11124e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
11134e78f3bfSMark Cave-Ayland {
11144e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
11154e78f3bfSMark Cave-Ayland 
11164e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11174e78f3bfSMark Cave-Ayland     return version_id == 5;
11184e78f3bfSMark Cave-Ayland }
11194e78f3bfSMark Cave-Ayland 
1120ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
11210bd005beSMark Cave-Ayland {
1122ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1123ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
11240bd005beSMark Cave-Ayland 
11250bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
11260bd005beSMark Cave-Ayland     return 0;
11270bd005beSMark Cave-Ayland }
11280bd005beSMark Cave-Ayland 
11290bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
11300bd005beSMark Cave-Ayland {
11310bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1132042879fcSMark Cave-Ayland     int len, i;
11330bd005beSMark Cave-Ayland 
11346cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
11356cc88d6bSMark Cave-Ayland 
11366cc88d6bSMark Cave-Ayland     if (version_id < 5) {
11376cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1138042879fcSMark Cave-Ayland 
1139042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1140042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1141042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1142042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1143042879fcSMark Cave-Ayland         }
1144023666daSMark Cave-Ayland 
1145023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1146023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1147023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1148023666daSMark Cave-Ayland         }
11496cc88d6bSMark Cave-Ayland     }
11506cc88d6bSMark Cave-Ayland 
11510bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
11520bd005beSMark Cave-Ayland     return 0;
11530bd005beSMark Cave-Ayland }
11540bd005beSMark Cave-Ayland 
11559c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1156cc9952f3SBlue Swirl     .name = "esp",
11570bd005beSMark Cave-Ayland     .version_id = 5,
1158cc9952f3SBlue Swirl     .minimum_version_id = 3,
11590bd005beSMark Cave-Ayland     .post_load = esp_post_load,
1160cc9952f3SBlue Swirl     .fields = (VMStateField[]) {
1161cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1162cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1163cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1164042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1165042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1166042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
11673944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
11684aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
11694aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
11704aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
11714aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1172cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1173023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1174023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1175023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1176023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1177023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1178023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1179cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
11806cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
11814e78f3bfSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
1182023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1183042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1184023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
11851b9e48a5SMark Cave-Ayland         VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
1186cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
118774d71ea1SLaurent Vivier     },
1188cc9952f3SBlue Swirl };
11896f7e9aecSbellard 
1190a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1191a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1192a391fdbcSHervé Poussineau {
1193a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1194eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1195a391fdbcSHervé Poussineau     uint32_t saddr;
1196a391fdbcSHervé Poussineau 
1197a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1198eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1199a391fdbcSHervé Poussineau }
1200a391fdbcSHervé Poussineau 
1201a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1202a391fdbcSHervé Poussineau                                     unsigned int size)
1203a391fdbcSHervé Poussineau {
1204a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1205eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1206a391fdbcSHervé Poussineau     uint32_t saddr;
1207a391fdbcSHervé Poussineau 
1208a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1209eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1210a391fdbcSHervé Poussineau }
1211a391fdbcSHervé Poussineau 
1212a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1213a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1214a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1215a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1216a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1217a391fdbcSHervé Poussineau };
1218a391fdbcSHervé Poussineau 
121974d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
122074d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
122174d71ea1SLaurent Vivier {
122274d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1223eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
122474d71ea1SLaurent Vivier 
1225960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1226960ebfd9SMark Cave-Ayland 
122774d71ea1SLaurent Vivier     switch (size) {
122874d71ea1SLaurent Vivier     case 1:
1229761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
123074d71ea1SLaurent Vivier         break;
123174d71ea1SLaurent Vivier     case 2:
1232761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1233761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
123474d71ea1SLaurent Vivier         break;
123574d71ea1SLaurent Vivier     }
123674d71ea1SLaurent Vivier     s->pdma_cb(s);
123774d71ea1SLaurent Vivier }
123874d71ea1SLaurent Vivier 
123974d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
124074d71ea1SLaurent Vivier                                      unsigned int size)
124174d71ea1SLaurent Vivier {
124274d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1243eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
124474d71ea1SLaurent Vivier     uint64_t val = 0;
124574d71ea1SLaurent Vivier 
1246960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1247960ebfd9SMark Cave-Ayland 
124874d71ea1SLaurent Vivier     switch (size) {
124974d71ea1SLaurent Vivier     case 1:
1250761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
125174d71ea1SLaurent Vivier         break;
125274d71ea1SLaurent Vivier     case 2:
1253761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1254761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
125574d71ea1SLaurent Vivier         break;
125674d71ea1SLaurent Vivier     }
12577aa6baeeSMark Cave-Ayland     if (fifo8_num_used(&s->fifo) < 2) {
125874d71ea1SLaurent Vivier         s->pdma_cb(s);
125974d71ea1SLaurent Vivier     }
126074d71ea1SLaurent Vivier     return val;
126174d71ea1SLaurent Vivier }
126274d71ea1SLaurent Vivier 
126374d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
126474d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
126574d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
126674d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
126774d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1268cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1269cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1270cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
127174d71ea1SLaurent Vivier };
127274d71ea1SLaurent Vivier 
1273afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1274afd4030cSPaolo Bonzini     .tcq = false,
12757e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
12767e0380b9SPaolo Bonzini     .max_lun = 7,
1277afd4030cSPaolo Bonzini 
1278c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
127994d3f98aSPaolo Bonzini     .complete = esp_command_complete,
128094d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1281cfdc1bb0SPaolo Bonzini };
1282cfdc1bb0SPaolo Bonzini 
1283a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1284cfb9de9cSPaul Brook {
128584fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1286eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1287a391fdbcSHervé Poussineau 
1288a391fdbcSHervé Poussineau     switch (irq) {
1289a391fdbcSHervé Poussineau     case 0:
1290a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1291a391fdbcSHervé Poussineau         break;
1292a391fdbcSHervé Poussineau     case 1:
1293a391fdbcSHervé Poussineau         esp_dma_enable(opaque, irq, level);
1294a391fdbcSHervé Poussineau         break;
1295a391fdbcSHervé Poussineau     }
1296a391fdbcSHervé Poussineau }
1297a391fdbcSHervé Poussineau 
1298b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1299a391fdbcSHervé Poussineau {
1300b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
130184fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1302eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1303eb169c76SMark Cave-Ayland 
1304eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1305eb169c76SMark Cave-Ayland         return;
1306eb169c76SMark Cave-Ayland     }
13076f7e9aecSbellard 
1308b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
130974d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1310a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
13116f7e9aecSbellard 
1312d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
131329776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
131474d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1315b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
131674d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1317cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
131874d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
13196f7e9aecSbellard 
1320b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
13212d069babSblueswir1 
1322b1187b51SAndreas Färber     scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
132367e999beSbellard }
1324cfb9de9cSPaul Brook 
1325a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1326a391fdbcSHervé Poussineau {
132784fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1328eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1329eb169c76SMark Cave-Ayland 
1330eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1331eb169c76SMark Cave-Ayland }
1332eb169c76SMark Cave-Ayland 
1333eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1334eb169c76SMark Cave-Ayland {
1335eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1336eb169c76SMark Cave-Ayland 
1337eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1338a391fdbcSHervé Poussineau }
1339a391fdbcSHervé Poussineau 
1340a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1341a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
13420bd005beSMark Cave-Ayland     .version_id = 2,
1343ea84a442SGuenter Roeck     .minimum_version_id = 1,
1344ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
1345a391fdbcSHervé Poussineau     .fields = (VMStateField[]) {
13460bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1347a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1348a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1349a391fdbcSHervé Poussineau     }
1350999e12bbSAnthony Liguori };
1351999e12bbSAnthony Liguori 
1352a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1353999e12bbSAnthony Liguori {
135439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1355999e12bbSAnthony Liguori 
1356b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1357a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1358a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1359125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
136063235df8SBlue Swirl }
1361999e12bbSAnthony Liguori 
13621f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
136384fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
136439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1365eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1366a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1367a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
136863235df8SBlue Swirl };
136963235df8SBlue Swirl 
1370042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1371042879fcSMark Cave-Ayland {
1372042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1373042879fcSMark Cave-Ayland 
1374042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1375023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1376042879fcSMark Cave-Ayland }
1377042879fcSMark Cave-Ayland 
1378042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1379042879fcSMark Cave-Ayland {
1380042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1381042879fcSMark Cave-Ayland 
1382042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1383023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1384042879fcSMark Cave-Ayland }
1385042879fcSMark Cave-Ayland 
1386eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1387eb169c76SMark Cave-Ayland {
1388eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1389eb169c76SMark Cave-Ayland 
1390eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1391eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1392eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1393eb169c76SMark Cave-Ayland }
1394eb169c76SMark Cave-Ayland 
1395eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1396eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1397eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1398042879fcSMark Cave-Ayland     .instance_init = esp_init,
1399042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1400eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1401eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1402eb169c76SMark Cave-Ayland };
1403eb169c76SMark Cave-Ayland 
140483f7d43aSAndreas Färber static void esp_register_types(void)
1405cfb9de9cSPaul Brook {
1406a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1407eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1408cfb9de9cSPaul Brook }
1409cfb9de9cSPaul Brook 
141083f7d43aSAndreas Färber type_init(esp_register_types)
1411