16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 1247b320a8eSMark Cave-Ayland uint32_t n; 1257b320a8eSMark Cave-Ayland 1267b320a8eSMark Cave-Ayland if (maxlen == 0) { 1277b320a8eSMark Cave-Ayland return 0; 1287b320a8eSMark Cave-Ayland } 1297b320a8eSMark Cave-Ayland 1307b320a8eSMark Cave-Ayland buf = fifo8_pop_buf(fifo, maxlen, &n); 1317b320a8eSMark Cave-Ayland if (dest) { 1327b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1337b320a8eSMark Cave-Ayland } 1347b320a8eSMark Cave-Ayland 1357b320a8eSMark Cave-Ayland return n; 1367b320a8eSMark Cave-Ayland } 1377b320a8eSMark Cave-Ayland 138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 139c47b5835SMark Cave-Ayland { 140c47b5835SMark Cave-Ayland uint32_t dmalen; 141c47b5835SMark Cave-Ayland 142c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 143c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 144c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 145c47b5835SMark Cave-Ayland 146c47b5835SMark Cave-Ayland return dmalen; 147c47b5835SMark Cave-Ayland } 148c47b5835SMark Cave-Ayland 149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 150c47b5835SMark Cave-Ayland { 151c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 152c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 153c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 154c47b5835SMark Cave-Ayland } 155c47b5835SMark Cave-Ayland 156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 157c04ed569SMark Cave-Ayland { 158c04ed569SMark Cave-Ayland uint32_t dmalen; 159c04ed569SMark Cave-Ayland 160c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 161c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 162c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 163c04ed569SMark Cave-Ayland 164c04ed569SMark Cave-Ayland return dmalen; 165c04ed569SMark Cave-Ayland } 166c04ed569SMark Cave-Ayland 167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 168761bef75SMark Cave-Ayland { 1698da90e81SMark Cave-Ayland uint8_t val; 1708da90e81SMark Cave-Ayland 17102abe246SMark Cave-Ayland if (s->do_cmd) { 172c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->cmdfifo); 17302abe246SMark Cave-Ayland } else { 174c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 17502abe246SMark Cave-Ayland } 1768da90e81SMark Cave-Ayland 1778da90e81SMark Cave-Ayland return val; 178761bef75SMark Cave-Ayland } 179761bef75SMark Cave-Ayland 180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 181761bef75SMark Cave-Ayland { 1828da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1838da90e81SMark Cave-Ayland 1843c421400SMark Cave-Ayland if (dmalen == 0) { 1858da90e81SMark Cave-Ayland return; 1868da90e81SMark Cave-Ayland } 1878da90e81SMark Cave-Ayland 18802abe246SMark Cave-Ayland if (s->do_cmd) { 189e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 19002abe246SMark Cave-Ayland } else { 191e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 19202abe246SMark Cave-Ayland } 1938da90e81SMark Cave-Ayland 1948da90e81SMark Cave-Ayland dmalen--; 1958da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 196761bef75SMark Cave-Ayland } 197761bef75SMark Cave-Ayland 198c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 1996130b188SLaurent Vivier { 2006130b188SLaurent Vivier int target; 2016130b188SLaurent Vivier 2026130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2036130b188SLaurent Vivier 2046130b188SLaurent Vivier s->ti_size = 0; 205042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 2066130b188SLaurent Vivier 2076130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2086130b188SLaurent Vivier if (!s->current_dev) { 2096130b188SLaurent Vivier /* No such drive */ 2106130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 211cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2126130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2136130b188SLaurent Vivier esp_raise_irq(s); 2146130b188SLaurent Vivier return -1; 2156130b188SLaurent Vivier } 2164e78f3bfSMark Cave-Ayland 2174e78f3bfSMark Cave-Ayland /* 2184e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2194eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2204e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2214e78f3bfSMark Cave-Ayland */ 2224e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2234e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2246130b188SLaurent Vivier return 0; 2256130b188SLaurent Vivier } 2266130b188SLaurent Vivier 22720c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2282f275b8fSbellard { 229023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 230042879fcSMark Cave-Ayland uint32_t dmalen, n; 2312f275b8fSbellard int target; 2322f275b8fSbellard 233*de7e2cb1SMark Cave-Ayland if (s->current_req) { 234*de7e2cb1SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 235*de7e2cb1SMark Cave-Ayland scsi_req_cancel(s->current_req); 236*de7e2cb1SMark Cave-Ayland } 237*de7e2cb1SMark Cave-Ayland 2388dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2394f6200f0Sbellard if (s->dma) { 24020c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 24120c8d2edSMark Cave-Ayland if (dmalen == 0) { 2426c1fef6bSPrasad J Pandit return 0; 2436c1fef6bSPrasad J Pandit } 24474d71ea1SLaurent Vivier if (s->dma_memory_read) { 2458b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 246fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 247023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 2484f6200f0Sbellard } else { 24949691315SMark Cave-Ayland if (esp_select(s) < 0) { 250023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25149691315SMark Cave-Ayland return -1; 25249691315SMark Cave-Ayland } 25374d71ea1SLaurent Vivier esp_raise_drq(s); 254023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25574d71ea1SLaurent Vivier return 0; 25674d71ea1SLaurent Vivier } 25774d71ea1SLaurent Vivier } else { 258023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 25920c8d2edSMark Cave-Ayland if (dmalen == 0) { 260d3cdc491SPrasad J Pandit return 0; 261d3cdc491SPrasad J Pandit } 2627b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 263fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2647b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 26520c8d2edSMark Cave-Ayland } 266bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2672e5d83bbSpbrook 268c7bce09cSMark Cave-Ayland if (esp_select(s) < 0) { 269023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 27049691315SMark Cave-Ayland return -1; 2712f275b8fSbellard } 2729f149aa9Spbrook return dmalen; 2739f149aa9Spbrook } 2749f149aa9Spbrook 2754eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2769f149aa9Spbrook { 2777b320a8eSMark Cave-Ayland uint32_t cmdlen; 2789f149aa9Spbrook int32_t datalen; 279f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2807b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2819f149aa9Spbrook 2824eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 283023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 28499545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 28599545751SMark Cave-Ayland return; 28699545751SMark Cave-Ayland } 2877b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 288023666daSMark Cave-Ayland 2894eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 2904eb86065SPaolo Bonzini s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, s); 291c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 29267e999beSbellard s->ti_size = datalen; 293023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 29467e999beSbellard if (datalen != 0) { 295c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 2964e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2971b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 2986cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 2992e5d83bbSpbrook if (datalen > 0) { 3004e78f3bfSMark Cave-Ayland /* 3014e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3024e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3034e78f3bfSMark Cave-Ayland */ 3044e78f3bfSMark Cave-Ayland s->data_in_ready = false; 3055ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 3064f6200f0Sbellard } else { 3075ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 308cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 309c73f96fdSblueswir1 esp_raise_irq(s); 31082141c8bSMark Cave-Ayland esp_lower_drq(s); 3112f275b8fSbellard } 3124e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3134e78f3bfSMark Cave-Ayland return; 3144e78f3bfSMark Cave-Ayland } 3154e78f3bfSMark Cave-Ayland } 3162f275b8fSbellard 3174eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 318f2818f22SArtyom Tarasenko { 3194eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3204eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 321023666daSMark Cave-Ayland 3224eb86065SPaolo Bonzini trace_esp_do_identify(message); 3234eb86065SPaolo Bonzini s->lun = message & 7; 324023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3254eb86065SPaolo Bonzini } 326f2818f22SArtyom Tarasenko 327799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 328023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3294eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 330fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 331023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 332023666daSMark Cave-Ayland } 3334eb86065SPaolo Bonzini } 334023666daSMark Cave-Ayland 3354eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3364eb86065SPaolo Bonzini { 3374eb86065SPaolo Bonzini do_message_phase(s); 3384eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3394eb86065SPaolo Bonzini do_command_phase(s); 340f2818f22SArtyom Tarasenko } 341f2818f22SArtyom Tarasenko 34274d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 34374d71ea1SLaurent Vivier { 344e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 345023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 346e62a959aSMark Cave-Ayland s->do_cmd = 0; 347c959f218SMark Cave-Ayland do_cmd(s); 34874d71ea1SLaurent Vivier } 34974d71ea1SLaurent Vivier } 35074d71ea1SLaurent Vivier 3519f149aa9Spbrook static void handle_satn(ESPState *s) 3529f149aa9Spbrook { 35349691315SMark Cave-Ayland int32_t cmdlen; 35449691315SMark Cave-Ayland 3551b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 35673d74342SBlue Swirl s->dma_cb = handle_satn; 35773d74342SBlue Swirl return; 35873d74342SBlue Swirl } 35974d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 360023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 36149691315SMark Cave-Ayland if (cmdlen > 0) { 362023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 36360720694SMark Cave-Ayland s->do_cmd = 0; 364c959f218SMark Cave-Ayland do_cmd(s); 36549691315SMark Cave-Ayland } else if (cmdlen == 0) { 366bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 36749691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 36849691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 36949691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 3709f149aa9Spbrook } 37194d5c79dSMark Cave-Ayland } 3729f149aa9Spbrook 37374d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 37474d71ea1SLaurent Vivier { 375e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 376023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 377e62a959aSMark Cave-Ayland s->do_cmd = 0; 3784eb86065SPaolo Bonzini do_cmd(s); 37974d71ea1SLaurent Vivier } 38074d71ea1SLaurent Vivier } 38174d71ea1SLaurent Vivier 382f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 383f2818f22SArtyom Tarasenko { 38449691315SMark Cave-Ayland int32_t cmdlen; 38549691315SMark Cave-Ayland 3861b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 38773d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 38873d74342SBlue Swirl return; 38973d74342SBlue Swirl } 39074d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 391023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 39249691315SMark Cave-Ayland if (cmdlen > 0) { 393023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 39460720694SMark Cave-Ayland s->do_cmd = 0; 3954eb86065SPaolo Bonzini do_cmd(s); 39649691315SMark Cave-Ayland } else if (cmdlen == 0) { 397bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 39849691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 39949691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 40049691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 401f2818f22SArtyom Tarasenko } 402f2818f22SArtyom Tarasenko } 403f2818f22SArtyom Tarasenko 40474d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 40574d71ea1SLaurent Vivier { 406e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 407023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 40874d71ea1SLaurent Vivier s->do_cmd = 1; 409023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 41074d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 411cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 41274d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 41374d71ea1SLaurent Vivier esp_raise_irq(s); 41474d71ea1SLaurent Vivier } 41574d71ea1SLaurent Vivier } 41674d71ea1SLaurent Vivier 4179f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4189f149aa9Spbrook { 41949691315SMark Cave-Ayland int32_t cmdlen; 42049691315SMark Cave-Ayland 4211b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 42273d74342SBlue Swirl s->dma_cb = handle_satn_stop; 42373d74342SBlue Swirl return; 42473d74342SBlue Swirl } 425c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 426799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 42749691315SMark Cave-Ayland if (cmdlen > 0) { 428023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4299f149aa9Spbrook s->do_cmd = 1; 430023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 431799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 432cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 433799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 434c73f96fdSblueswir1 esp_raise_irq(s); 43549691315SMark Cave-Ayland } else if (cmdlen == 0) { 436bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 437799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 438799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 439799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 4409f149aa9Spbrook } 4419f149aa9Spbrook } 4429f149aa9Spbrook 44374d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 44474d71ea1SLaurent Vivier { 44574d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 446cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 44774d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 44874d71ea1SLaurent Vivier esp_raise_irq(s); 44974d71ea1SLaurent Vivier } 45074d71ea1SLaurent Vivier 4510fc5c15aSpbrook static void write_response(ESPState *s) 4522f275b8fSbellard { 453e3922557SMark Cave-Ayland uint8_t buf[2]; 454042879fcSMark Cave-Ayland 455bf4b9889SBlue Swirl trace_esp_write_response(s->status); 456042879fcSMark Cave-Ayland 457e3922557SMark Cave-Ayland buf[0] = s->status; 458e3922557SMark Cave-Ayland buf[1] = 0; 459042879fcSMark Cave-Ayland 4604f6200f0Sbellard if (s->dma) { 46174d71ea1SLaurent Vivier if (s->dma_memory_write) { 462e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 463c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 464cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4655ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4664f6200f0Sbellard } else { 46774d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 46874d71ea1SLaurent Vivier esp_raise_drq(s); 46974d71ea1SLaurent Vivier return; 47074d71ea1SLaurent Vivier } 47174d71ea1SLaurent Vivier } else { 472e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 473e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4745ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4754f6200f0Sbellard } 476c73f96fdSblueswir1 esp_raise_irq(s); 4772f275b8fSbellard } 4784f6200f0Sbellard 479a917d384Spbrook static void esp_dma_done(ESPState *s) 4804d611c9aSpbrook { 481c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 482cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 4835ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 484c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 485c73f96fdSblueswir1 esp_raise_irq(s); 4864d611c9aSpbrook } 487a917d384Spbrook 48874d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 48974d71ea1SLaurent Vivier { 4904ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 49182141c8bSMark Cave-Ayland int len; 492042879fcSMark Cave-Ayland uint32_t n; 4936cc88d6bSMark Cave-Ayland 49474d71ea1SLaurent Vivier if (s->do_cmd) { 495e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 496e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 497e62a959aSMark Cave-Ayland return; 498e62a959aSMark Cave-Ayland } 499e62a959aSMark Cave-Ayland 50074d71ea1SLaurent Vivier s->ti_size = 0; 501c348458fSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 502c348458fSMark Cave-Ayland /* No command received */ 503c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 504c348458fSMark Cave-Ayland return; 505c348458fSMark Cave-Ayland } 506c348458fSMark Cave-Ayland 507c348458fSMark Cave-Ayland /* Command has been received */ 50874d71ea1SLaurent Vivier s->do_cmd = 0; 509c959f218SMark Cave-Ayland do_cmd(s); 510c348458fSMark Cave-Ayland } else { 511c348458fSMark Cave-Ayland /* 512c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 513c348458fSMark Cave-Ayland * and then switch to commmand phase 514c348458fSMark Cave-Ayland */ 515c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 516c348458fSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 517c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 518c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 519c348458fSMark Cave-Ayland esp_raise_irq(s); 520c348458fSMark Cave-Ayland } 52174d71ea1SLaurent Vivier return; 52274d71ea1SLaurent Vivier } 52382141c8bSMark Cave-Ayland 5240db89536SMark Cave-Ayland if (!s->current_req) { 5250db89536SMark Cave-Ayland return; 5260db89536SMark Cave-Ayland } 5270db89536SMark Cave-Ayland 52882141c8bSMark Cave-Ayland if (to_device) { 52982141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5307aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5317aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5327b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5337aa6baeeSMark Cave-Ayland s->async_buf += n; 5347aa6baeeSMark Cave-Ayland s->async_len -= n; 5357aa6baeeSMark Cave-Ayland s->ti_size += n; 5367aa6baeeSMark Cave-Ayland 5377aa6baeeSMark Cave-Ayland if (n < len) { 5387aa6baeeSMark Cave-Ayland /* Unaligned accesses can cause FIFO wraparound */ 5397aa6baeeSMark Cave-Ayland len = len - n; 5407b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5417aa6baeeSMark Cave-Ayland s->async_buf += n; 5427aa6baeeSMark Cave-Ayland s->async_len -= n; 5437aa6baeeSMark Cave-Ayland s->ti_size += n; 5447aa6baeeSMark Cave-Ayland } 5457aa6baeeSMark Cave-Ayland 54674d71ea1SLaurent Vivier if (s->async_len == 0) { 54774d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 54882141c8bSMark Cave-Ayland return; 54982141c8bSMark Cave-Ayland } 55082141c8bSMark Cave-Ayland 55182141c8bSMark Cave-Ayland if (esp_get_tc(s) == 0) { 55282141c8bSMark Cave-Ayland esp_lower_drq(s); 55382141c8bSMark Cave-Ayland esp_dma_done(s); 55482141c8bSMark Cave-Ayland } 55582141c8bSMark Cave-Ayland 55682141c8bSMark Cave-Ayland return; 55782141c8bSMark Cave-Ayland } else { 55882141c8bSMark Cave-Ayland if (s->async_len == 0) { 5594e78f3bfSMark Cave-Ayland /* Defer until the scsi layer has completed */ 56082141c8bSMark Cave-Ayland scsi_req_continue(s->current_req); 5614e78f3bfSMark Cave-Ayland s->data_in_ready = false; 56274d71ea1SLaurent Vivier return; 56374d71ea1SLaurent Vivier } 56474d71ea1SLaurent Vivier 56582141c8bSMark Cave-Ayland if (esp_get_tc(s) != 0) { 56682141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 5677aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 5687aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 569042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 57082141c8bSMark Cave-Ayland s->async_buf += len; 57182141c8bSMark Cave-Ayland s->async_len -= len; 57282141c8bSMark Cave-Ayland s->ti_size -= len; 57382141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5747aa6baeeSMark Cave-Ayland 5757aa6baeeSMark Cave-Ayland if (esp_get_tc(s) == 0) { 5767aa6baeeSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 5777aa6baeeSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 5787aa6baeeSMark Cave-Ayland } 57982141c8bSMark Cave-Ayland return; 58082141c8bSMark Cave-Ayland } 58182141c8bSMark Cave-Ayland 58274d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 58382141c8bSMark Cave-Ayland esp_lower_drq(s); 58474d71ea1SLaurent Vivier esp_dma_done(s); 58574d71ea1SLaurent Vivier } 58682141c8bSMark Cave-Ayland } 58774d71ea1SLaurent Vivier 588a917d384Spbrook static void esp_do_dma(ESPState *s) 589a917d384Spbrook { 590023666daSMark Cave-Ayland uint32_t len, cmdlen; 5914ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 592023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 593a917d384Spbrook 5946cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 595a917d384Spbrook if (s->do_cmd) { 59615407433SLaurent Vivier /* 59715407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 59815407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 59915407433SLaurent Vivier */ 600023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 601023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 60274d71ea1SLaurent Vivier if (s->dma_memory_read) { 6030ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 604023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 605023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 60674d71ea1SLaurent Vivier } else { 60774d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 60874d71ea1SLaurent Vivier esp_raise_drq(s); 60974d71ea1SLaurent Vivier return; 61074d71ea1SLaurent Vivier } 611023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 61215407433SLaurent Vivier s->ti_size = 0; 613799d90d8SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 614799d90d8SMark Cave-Ayland /* No command received */ 615023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 616799d90d8SMark Cave-Ayland return; 617799d90d8SMark Cave-Ayland } 618799d90d8SMark Cave-Ayland 619799d90d8SMark Cave-Ayland /* Command has been received */ 62015407433SLaurent Vivier s->do_cmd = 0; 621c959f218SMark Cave-Ayland do_cmd(s); 622799d90d8SMark Cave-Ayland } else { 623799d90d8SMark Cave-Ayland /* 624023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 625799d90d8SMark Cave-Ayland * and then switch to commmand phase 626799d90d8SMark Cave-Ayland */ 627023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 628799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 629799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 630799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 631799d90d8SMark Cave-Ayland esp_raise_irq(s); 632799d90d8SMark Cave-Ayland } 633a917d384Spbrook return; 634a917d384Spbrook } 6350db89536SMark Cave-Ayland if (!s->current_req) { 6360db89536SMark Cave-Ayland return; 6370db89536SMark Cave-Ayland } 638a917d384Spbrook if (s->async_len == 0) { 639a917d384Spbrook /* Defer until data is available. */ 640a917d384Spbrook return; 641a917d384Spbrook } 642a917d384Spbrook if (len > s->async_len) { 643a917d384Spbrook len = s->async_len; 644a917d384Spbrook } 645a917d384Spbrook if (to_device) { 64674d71ea1SLaurent Vivier if (s->dma_memory_read) { 6478b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 648a917d384Spbrook } else { 64974d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 65074d71ea1SLaurent Vivier esp_raise_drq(s); 65174d71ea1SLaurent Vivier return; 65274d71ea1SLaurent Vivier } 65374d71ea1SLaurent Vivier } else { 65474d71ea1SLaurent Vivier if (s->dma_memory_write) { 6558b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 65674d71ea1SLaurent Vivier } else { 6577aa6baeeSMark Cave-Ayland /* Adjust TC for any leftover data in the FIFO */ 6587aa6baeeSMark Cave-Ayland if (!fifo8_is_empty(&s->fifo)) { 6597aa6baeeSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); 6607aa6baeeSMark Cave-Ayland } 6617aa6baeeSMark Cave-Ayland 66282141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 663042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 664042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 66582141c8bSMark Cave-Ayland s->async_buf += len; 66682141c8bSMark Cave-Ayland s->async_len -= len; 66782141c8bSMark Cave-Ayland s->ti_size -= len; 6687aa6baeeSMark Cave-Ayland 6697aa6baeeSMark Cave-Ayland /* 6707aa6baeeSMark Cave-Ayland * MacOS toolbox uses a TI length of 16 bytes for all commands, so 6717aa6baeeSMark Cave-Ayland * commands shorter than this must be padded accordingly 6727aa6baeeSMark Cave-Ayland */ 6737aa6baeeSMark Cave-Ayland if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { 6747aa6baeeSMark Cave-Ayland while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { 675e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, 0); 6767aa6baeeSMark Cave-Ayland len++; 6777aa6baeeSMark Cave-Ayland } 6787aa6baeeSMark Cave-Ayland } 6797aa6baeeSMark Cave-Ayland 68082141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 68174d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 68274d71ea1SLaurent Vivier esp_raise_drq(s); 68382141c8bSMark Cave-Ayland 68482141c8bSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 68582141c8bSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 68674d71ea1SLaurent Vivier return; 68774d71ea1SLaurent Vivier } 688a917d384Spbrook } 6896cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 690a917d384Spbrook s->async_buf += len; 691a917d384Spbrook s->async_len -= len; 69294d5c79dSMark Cave-Ayland if (to_device) { 6936787f5faSpbrook s->ti_size += len; 69494d5c79dSMark Cave-Ayland } else { 6956787f5faSpbrook s->ti_size -= len; 69694d5c79dSMark Cave-Ayland } 697a917d384Spbrook if (s->async_len == 0) { 698ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 69994d5c79dSMark Cave-Ayland /* 70094d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 70194d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 70294d5c79dSMark Cave-Ayland * until the scsi layer has completed. 70394d5c79dSMark Cave-Ayland */ 7046cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 705ad3376ccSPaolo Bonzini return; 706a917d384Spbrook } 707a917d384Spbrook } 708ad3376ccSPaolo Bonzini 7096787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 710a917d384Spbrook esp_dma_done(s); 71182141c8bSMark Cave-Ayland esp_lower_drq(s); 712a917d384Spbrook } 713a917d384Spbrook 7141b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7151b9e48a5SMark Cave-Ayland { 7161b9e48a5SMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7177b320a8eSMark Cave-Ayland uint32_t cmdlen; 7181b9e48a5SMark Cave-Ayland int len; 7191b9e48a5SMark Cave-Ayland 7201b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7211b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 7221b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 7231b9e48a5SMark Cave-Ayland s->ti_size = 0; 7241b9e48a5SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 7251b9e48a5SMark Cave-Ayland /* No command received */ 7261b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 7271b9e48a5SMark Cave-Ayland return; 7281b9e48a5SMark Cave-Ayland } 7291b9e48a5SMark Cave-Ayland 7301b9e48a5SMark Cave-Ayland /* Command has been received */ 7311b9e48a5SMark Cave-Ayland s->do_cmd = 0; 7321b9e48a5SMark Cave-Ayland do_cmd(s); 7331b9e48a5SMark Cave-Ayland } else { 7341b9e48a5SMark Cave-Ayland /* 7351b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7361b9e48a5SMark Cave-Ayland * and then switch to commmand phase 7371b9e48a5SMark Cave-Ayland */ 7381b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 7391b9e48a5SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 7401b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7411b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7421b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7431b9e48a5SMark Cave-Ayland } 7441b9e48a5SMark Cave-Ayland return; 7451b9e48a5SMark Cave-Ayland } 7461b9e48a5SMark Cave-Ayland 7470db89536SMark Cave-Ayland if (!s->current_req) { 7480db89536SMark Cave-Ayland return; 7490db89536SMark Cave-Ayland } 7500db89536SMark Cave-Ayland 7511b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7521b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7531b9e48a5SMark Cave-Ayland return; 7541b9e48a5SMark Cave-Ayland } 7551b9e48a5SMark Cave-Ayland 7561b9e48a5SMark Cave-Ayland if (to_device) { 7571b9e48a5SMark Cave-Ayland len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ); 7587b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7591b9e48a5SMark Cave-Ayland s->async_buf += len; 7601b9e48a5SMark Cave-Ayland s->async_len -= len; 7611b9e48a5SMark Cave-Ayland s->ti_size += len; 7621b9e48a5SMark Cave-Ayland } else { 7636ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7646ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7656ef2cabcSMark Cave-Ayland s->async_buf++; 7666ef2cabcSMark Cave-Ayland s->async_len--; 7676ef2cabcSMark Cave-Ayland s->ti_size--; 7686ef2cabcSMark Cave-Ayland } 7691b9e48a5SMark Cave-Ayland } 7701b9e48a5SMark Cave-Ayland 7711b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7721b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7731b9e48a5SMark Cave-Ayland return; 7741b9e48a5SMark Cave-Ayland } 7751b9e48a5SMark Cave-Ayland 7761b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7771b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7781b9e48a5SMark Cave-Ayland } 7791b9e48a5SMark Cave-Ayland 7804aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 781a917d384Spbrook { 7824aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 7836ef2cabcSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7844aaa6ac3SMark Cave-Ayland 785bf4b9889SBlue Swirl trace_esp_command_complete(); 7866ef2cabcSMark Cave-Ayland 7876ef2cabcSMark Cave-Ayland /* 7886ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 7896ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 7906ef2cabcSMark Cave-Ayland */ 7916ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 792c6df7102SPaolo Bonzini if (s->ti_size != 0) { 793bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 794c6df7102SPaolo Bonzini } 795a917d384Spbrook s->ti_size = 0; 7966ef2cabcSMark Cave-Ayland } 7976ef2cabcSMark Cave-Ayland 798a917d384Spbrook s->async_len = 0; 7994aaa6ac3SMark Cave-Ayland if (req->status) { 800bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 801c6df7102SPaolo Bonzini } 8024aaa6ac3SMark Cave-Ayland s->status = req->status; 8036ef2cabcSMark Cave-Ayland 8046ef2cabcSMark Cave-Ayland /* 8056ef2cabcSMark Cave-Ayland * If the transfer is finished, switch to status phase. For non-DMA 8066ef2cabcSMark Cave-Ayland * transfers from the target the last byte is still in the FIFO 8076ef2cabcSMark Cave-Ayland */ 8086ef2cabcSMark Cave-Ayland if (s->ti_size == 0) { 8096ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 810a917d384Spbrook esp_dma_done(s); 81182141c8bSMark Cave-Ayland esp_lower_drq(s); 8126ef2cabcSMark Cave-Ayland } 8136ef2cabcSMark Cave-Ayland 8145c6c0e51SHannes Reinecke if (s->current_req) { 8155c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8165c6c0e51SHannes Reinecke s->current_req = NULL; 817a917d384Spbrook s->current_dev = NULL; 8185c6c0e51SHannes Reinecke } 819c6df7102SPaolo Bonzini } 820c6df7102SPaolo Bonzini 8219c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 822c6df7102SPaolo Bonzini { 823e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8244e78f3bfSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8256cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 826c6df7102SPaolo Bonzini 8277f0b6e11SPaolo Bonzini assert(!s->do_cmd); 8286cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 829aba1f023SPaolo Bonzini s->async_len = len; 8300c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8314e78f3bfSMark Cave-Ayland 8324e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 8334e78f3bfSMark Cave-Ayland /* 8344e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8354e78f3bfSMark Cave-Ayland * completion interrupt 8364e78f3bfSMark Cave-Ayland */ 8374e78f3bfSMark Cave-Ayland s->data_in_ready = true; 8384e78f3bfSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 8394e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8404e78f3bfSMark Cave-Ayland esp_raise_irq(s); 8414e78f3bfSMark Cave-Ayland } 8424e78f3bfSMark Cave-Ayland 8431b9e48a5SMark Cave-Ayland if (s->ti_cmd == 0) { 8441b9e48a5SMark Cave-Ayland /* 8451b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 8461b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 8471b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 8481b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 8491b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 8501b9e48a5SMark Cave-Ayland */ 8511b9e48a5SMark Cave-Ayland return; 8521b9e48a5SMark Cave-Ayland } 8531b9e48a5SMark Cave-Ayland 854880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 8556cc88d6bSMark Cave-Ayland if (dmalen) { 856a917d384Spbrook esp_do_dma(s); 8575eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 85894d5c79dSMark Cave-Ayland /* 85994d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 86094d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 86194d5c79dSMark Cave-Ayland */ 8626787f5faSpbrook esp_dma_done(s); 86382141c8bSMark Cave-Ayland esp_lower_drq(s); 8646787f5faSpbrook } 865880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 8661b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8671b9e48a5SMark Cave-Ayland } 868a917d384Spbrook } 8692e5d83bbSpbrook 8702f275b8fSbellard static void handle_ti(ESPState *s) 8712f275b8fSbellard { 8721b9e48a5SMark Cave-Ayland uint32_t dmalen; 8732f275b8fSbellard 8747246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 8757246e160SHervé Poussineau s->dma_cb = handle_ti; 8767246e160SHervé Poussineau return; 8777246e160SHervé Poussineau } 8787246e160SHervé Poussineau 8791b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 8804f6200f0Sbellard if (s->dma) { 8811b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 882b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 8835ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 8844d611c9aSpbrook esp_do_dma(s); 885799d90d8SMark Cave-Ayland } else { 8861b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 8871b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8884f6200f0Sbellard } 8892f275b8fSbellard } 8902f275b8fSbellard 8919c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 8926f7e9aecSbellard { 8935aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 8945aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 895c9cf45c1SHannes Reinecke s->tchi_written = 0; 8964e9aec74Spbrook s->ti_size = 0; 897042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 898023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 8994e9aec74Spbrook s->dma = 0; 9009f149aa9Spbrook s->do_cmd = 0; 90173d74342SBlue Swirl s->dma_cb = NULL; 9028dea1dd4Sblueswir1 9038dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9046f7e9aecSbellard } 9056f7e9aecSbellard 906a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 90785948643SBlue Swirl { 90885948643SBlue Swirl qemu_irq_lower(s->irq); 90974d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 910a391fdbcSHervé Poussineau esp_hard_reset(s); 91185948643SBlue Swirl } 91285948643SBlue Swirl 913a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9142d069babSblueswir1 { 91585948643SBlue Swirl if (level) { 916a391fdbcSHervé Poussineau esp_soft_reset(s); 91785948643SBlue Swirl } 9182d069babSblueswir1 } 9192d069babSblueswir1 9209c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 92173d74342SBlue Swirl { 922b630c075SMark Cave-Ayland uint32_t val; 92373d74342SBlue Swirl 9246f7e9aecSbellard switch (saddr) { 9255ad6bb97Sblueswir1 case ESP_FIFO: 9261b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 9271b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 9288dea1dd4Sblueswir1 /* Data out. */ 929ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 9305ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 931042879fcSMark Cave-Ayland } else { 9326ef2cabcSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { 9336ef2cabcSMark Cave-Ayland if (s->ti_size) { 9346ef2cabcSMark Cave-Ayland esp_do_nodma(s); 9356ef2cabcSMark Cave-Ayland } else { 9366ef2cabcSMark Cave-Ayland /* 9376ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 9386ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 9396ef2cabcSMark Cave-Ayland */ 9406ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 9416ef2cabcSMark Cave-Ayland } 9426ef2cabcSMark Cave-Ayland } 943c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 9444f6200f0Sbellard } 945b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 9464f6200f0Sbellard break; 9475ad6bb97Sblueswir1 case ESP_RINTR: 94894d5c79dSMark Cave-Ayland /* 94994d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 95094d5c79dSMark Cave-Ayland * except TC 95194d5c79dSMark Cave-Ayland */ 952b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 9532814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 9542814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 955af947a3dSMark Cave-Ayland /* 956af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 957af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 958af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 959af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 960af947a3dSMark Cave-Ayland * transition. 961af947a3dSMark Cave-Ayland * 962af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 963af947a3dSMark Cave-Ayland */ 964c73f96fdSblueswir1 esp_lower_irq(s); 965b630c075SMark Cave-Ayland break; 966c9cf45c1SHannes Reinecke case ESP_TCHI: 967c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 968c9cf45c1SHannes Reinecke if (!s->tchi_written) { 969b630c075SMark Cave-Ayland val = s->chip_id; 970b630c075SMark Cave-Ayland } else { 971b630c075SMark Cave-Ayland val = s->rregs[saddr]; 972c9cf45c1SHannes Reinecke } 973b630c075SMark Cave-Ayland break; 974238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 975238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 976238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 977238ec4d7SMark Cave-Ayland break; 9786f7e9aecSbellard default: 979b630c075SMark Cave-Ayland val = s->rregs[saddr]; 9806f7e9aecSbellard break; 9816f7e9aecSbellard } 982b630c075SMark Cave-Ayland 983b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 984b630c075SMark Cave-Ayland return val; 9856f7e9aecSbellard } 9866f7e9aecSbellard 9879c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 9886f7e9aecSbellard { 989bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 9906f7e9aecSbellard switch (saddr) { 991c9cf45c1SHannes Reinecke case ESP_TCHI: 992c9cf45c1SHannes Reinecke s->tchi_written = true; 993c9cf45c1SHannes Reinecke /* fall through */ 9945ad6bb97Sblueswir1 case ESP_TCLO: 9955ad6bb97Sblueswir1 case ESP_TCMID: 9965ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 9974f6200f0Sbellard break; 9985ad6bb97Sblueswir1 case ESP_FIFO: 9999f149aa9Spbrook if (s->do_cmd) { 1000e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 10016ef2cabcSMark Cave-Ayland 10026ef2cabcSMark Cave-Ayland /* 10036ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 10046ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 10056ef2cabcSMark Cave-Ayland */ 10066ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 10076ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 10086ef2cabcSMark Cave-Ayland esp_raise_irq(s); 10096ef2cabcSMark Cave-Ayland } 10102e5d83bbSpbrook } else { 1011e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 10122e5d83bbSpbrook } 10134f6200f0Sbellard break; 10145ad6bb97Sblueswir1 case ESP_CMD: 10154f6200f0Sbellard s->rregs[saddr] = val; 10165ad6bb97Sblueswir1 if (val & CMD_DMA) { 10174f6200f0Sbellard s->dma = 1; 10186787f5faSpbrook /* Reload DMA counter. */ 101996676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 102096676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 102196676c2fSMark Cave-Ayland } else { 1022c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 102396676c2fSMark Cave-Ayland } 10244f6200f0Sbellard } else { 10254f6200f0Sbellard s->dma = 0; 10264f6200f0Sbellard } 10275ad6bb97Sblueswir1 switch (val & CMD_CMD) { 10285ad6bb97Sblueswir1 case CMD_NOP: 1029bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 10302f275b8fSbellard break; 10315ad6bb97Sblueswir1 case CMD_FLUSH: 1032bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 1033042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 10346f7e9aecSbellard break; 10355ad6bb97Sblueswir1 case CMD_RESET: 1036bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 1037a391fdbcSHervé Poussineau esp_soft_reset(s); 10386f7e9aecSbellard break; 10395ad6bb97Sblueswir1 case CMD_BUSRESET: 1040bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 10415ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1042cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1043c73f96fdSblueswir1 esp_raise_irq(s); 10449e61bde5Sbellard } 10452f275b8fSbellard break; 10465ad6bb97Sblueswir1 case CMD_TI: 10470097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 10482f275b8fSbellard handle_ti(s); 10492f275b8fSbellard break; 10505ad6bb97Sblueswir1 case CMD_ICCS: 1051bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 10520fc5c15aSpbrook write_response(s); 1053cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10544bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 10552f275b8fSbellard break; 10565ad6bb97Sblueswir1 case CMD_MSGACC: 1057bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 1058cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 10595ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 10604e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 10614e2a68c1SArtyom Tarasenko esp_raise_irq(s); 10626f7e9aecSbellard break; 10630fd0eb21SBlue Swirl case CMD_PAD: 1064bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 10650fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 1066cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10670fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 10680fd0eb21SBlue Swirl break; 10695ad6bb97Sblueswir1 case CMD_SATN: 1070bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 10716f7e9aecSbellard break; 10726915bff1SHervé Poussineau case CMD_RSTATN: 10736915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 10746915bff1SHervé Poussineau break; 10755e1e0a3bSBlue Swirl case CMD_SEL: 1076bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 1077f2818f22SArtyom Tarasenko handle_s_without_atn(s); 10785e1e0a3bSBlue Swirl break; 10795ad6bb97Sblueswir1 case CMD_SELATN: 1080bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 10812f275b8fSbellard handle_satn(s); 10822f275b8fSbellard break; 10835ad6bb97Sblueswir1 case CMD_SELATNS: 1084bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 10859f149aa9Spbrook handle_satn_stop(s); 10862f275b8fSbellard break; 10875ad6bb97Sblueswir1 case CMD_ENSEL: 1088bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 1089e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 109074ec6048Sblueswir1 break; 10916fe84c18SHervé Poussineau case CMD_DISSEL: 10926fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 10936fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 10946fe84c18SHervé Poussineau esp_raise_irq(s); 10956fe84c18SHervé Poussineau break; 10962f275b8fSbellard default: 10973af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 10986f7e9aecSbellard break; 10996f7e9aecSbellard } 11006f7e9aecSbellard break; 11015ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11024f6200f0Sbellard break; 11035ad6bb97Sblueswir1 case ESP_CFG1: 11049ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11059ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11064f6200f0Sbellard s->rregs[saddr] = val; 11074f6200f0Sbellard break; 11085ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11094f6200f0Sbellard break; 11106f7e9aecSbellard default: 11113af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11128dea1dd4Sblueswir1 return; 11136f7e9aecSbellard } 11142f275b8fSbellard s->wregs[saddr] = val; 11156f7e9aecSbellard } 11166f7e9aecSbellard 1117a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11188372d383SPeter Maydell unsigned size, bool is_write, 11198372d383SPeter Maydell MemTxAttrs attrs) 112067bb5314SAvi Kivity { 112167bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 112267bb5314SAvi Kivity } 11236f7e9aecSbellard 11246cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11256cc88d6bSMark Cave-Ayland { 11266cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11276cc88d6bSMark Cave-Ayland 11286cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11296cc88d6bSMark Cave-Ayland return version_id < 5; 11306cc88d6bSMark Cave-Ayland } 11316cc88d6bSMark Cave-Ayland 11324e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11334e78f3bfSMark Cave-Ayland { 11344e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11354e78f3bfSMark Cave-Ayland 11364e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11370bcd5a18SMark Cave-Ayland return version_id >= 5; 11384e78f3bfSMark Cave-Ayland } 11394e78f3bfSMark Cave-Ayland 11404eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 11414eb86065SPaolo Bonzini { 11424eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 11434eb86065SPaolo Bonzini 11444eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 11454eb86065SPaolo Bonzini return version_id >= 6; 11464eb86065SPaolo Bonzini } 11474eb86065SPaolo Bonzini 1148ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 11490bd005beSMark Cave-Ayland { 1150ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1151ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 11520bd005beSMark Cave-Ayland 11530bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11540bd005beSMark Cave-Ayland return 0; 11550bd005beSMark Cave-Ayland } 11560bd005beSMark Cave-Ayland 11570bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 11580bd005beSMark Cave-Ayland { 11590bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1160042879fcSMark Cave-Ayland int len, i; 11610bd005beSMark Cave-Ayland 11626cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11636cc88d6bSMark Cave-Ayland 11646cc88d6bSMark Cave-Ayland if (version_id < 5) { 11656cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1166042879fcSMark Cave-Ayland 1167042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1168042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1169042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1170042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1171042879fcSMark Cave-Ayland } 1172023666daSMark Cave-Ayland 1173023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1174023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1175023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1176023666daSMark Cave-Ayland } 11776cc88d6bSMark Cave-Ayland } 11786cc88d6bSMark Cave-Ayland 11790bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11800bd005beSMark Cave-Ayland return 0; 11810bd005beSMark Cave-Ayland } 11820bd005beSMark Cave-Ayland 11839c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1184cc9952f3SBlue Swirl .name = "esp", 11854eb86065SPaolo Bonzini .version_id = 6, 1186cc9952f3SBlue Swirl .minimum_version_id = 3, 11870bd005beSMark Cave-Ayland .post_load = esp_post_load, 1188cc9952f3SBlue Swirl .fields = (VMStateField[]) { 1189cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1190cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1191cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1192042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1193042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1194042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 11953944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 11964aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 11974aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 11984aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 11994aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1200cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1201023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1202023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1203023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1204023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1205023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1206023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1207cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12086cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12094e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1210023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1211042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1212023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 12131b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 12144eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1215cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 121674d71ea1SLaurent Vivier }, 1217cc9952f3SBlue Swirl }; 12186f7e9aecSbellard 1219a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1220a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1221a391fdbcSHervé Poussineau { 1222a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1223eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1224a391fdbcSHervé Poussineau uint32_t saddr; 1225a391fdbcSHervé Poussineau 1226a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1227eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1228a391fdbcSHervé Poussineau } 1229a391fdbcSHervé Poussineau 1230a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1231a391fdbcSHervé Poussineau unsigned int size) 1232a391fdbcSHervé Poussineau { 1233a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1234eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1235a391fdbcSHervé Poussineau uint32_t saddr; 1236a391fdbcSHervé Poussineau 1237a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1238eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1239a391fdbcSHervé Poussineau } 1240a391fdbcSHervé Poussineau 1241a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1242a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1243a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1244a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1245a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1246a391fdbcSHervé Poussineau }; 1247a391fdbcSHervé Poussineau 124874d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 124974d71ea1SLaurent Vivier uint64_t val, unsigned int size) 125074d71ea1SLaurent Vivier { 125174d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1252eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 125374d71ea1SLaurent Vivier 1254960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1255960ebfd9SMark Cave-Ayland 125674d71ea1SLaurent Vivier switch (size) { 125774d71ea1SLaurent Vivier case 1: 1258761bef75SMark Cave-Ayland esp_pdma_write(s, val); 125974d71ea1SLaurent Vivier break; 126074d71ea1SLaurent Vivier case 2: 1261761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1262761bef75SMark Cave-Ayland esp_pdma_write(s, val); 126374d71ea1SLaurent Vivier break; 126474d71ea1SLaurent Vivier } 126574d71ea1SLaurent Vivier s->pdma_cb(s); 126674d71ea1SLaurent Vivier } 126774d71ea1SLaurent Vivier 126874d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 126974d71ea1SLaurent Vivier unsigned int size) 127074d71ea1SLaurent Vivier { 127174d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1272eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 127374d71ea1SLaurent Vivier uint64_t val = 0; 127474d71ea1SLaurent Vivier 1275960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1276960ebfd9SMark Cave-Ayland 127774d71ea1SLaurent Vivier switch (size) { 127874d71ea1SLaurent Vivier case 1: 1279761bef75SMark Cave-Ayland val = esp_pdma_read(s); 128074d71ea1SLaurent Vivier break; 128174d71ea1SLaurent Vivier case 2: 1282761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1283761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 128474d71ea1SLaurent Vivier break; 128574d71ea1SLaurent Vivier } 12867aa6baeeSMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 128774d71ea1SLaurent Vivier s->pdma_cb(s); 128874d71ea1SLaurent Vivier } 128974d71ea1SLaurent Vivier return val; 129074d71ea1SLaurent Vivier } 129174d71ea1SLaurent Vivier 129274d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 129374d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 129474d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 129574d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 129674d71ea1SLaurent Vivier .valid.min_access_size = 1, 1297cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1298cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1299cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 130074d71ea1SLaurent Vivier }; 130174d71ea1SLaurent Vivier 1302afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1303afd4030cSPaolo Bonzini .tcq = false, 13047e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13057e0380b9SPaolo Bonzini .max_lun = 7, 1306afd4030cSPaolo Bonzini 1307c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 130894d3f98aSPaolo Bonzini .complete = esp_command_complete, 130994d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1310cfdc1bb0SPaolo Bonzini }; 1311cfdc1bb0SPaolo Bonzini 1312a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1313cfb9de9cSPaul Brook { 131484fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1315eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1316a391fdbcSHervé Poussineau 1317a391fdbcSHervé Poussineau switch (irq) { 1318a391fdbcSHervé Poussineau case 0: 1319a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1320a391fdbcSHervé Poussineau break; 1321a391fdbcSHervé Poussineau case 1: 1322a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 1323a391fdbcSHervé Poussineau break; 1324a391fdbcSHervé Poussineau } 1325a391fdbcSHervé Poussineau } 1326a391fdbcSHervé Poussineau 1327b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1328a391fdbcSHervé Poussineau { 1329b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 133084fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1331eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1332eb169c76SMark Cave-Ayland 1333eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1334eb169c76SMark Cave-Ayland return; 1335eb169c76SMark Cave-Ayland } 13366f7e9aecSbellard 1337b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 133874d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1339a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 13406f7e9aecSbellard 1341d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 134229776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 134374d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1344b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 134574d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1346cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 134774d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 13486f7e9aecSbellard 1349b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 13502d069babSblueswir1 1351739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 135267e999beSbellard } 1353cfb9de9cSPaul Brook 1354a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1355a391fdbcSHervé Poussineau { 135684fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1357eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1358eb169c76SMark Cave-Ayland 1359eb169c76SMark Cave-Ayland esp_hard_reset(s); 1360eb169c76SMark Cave-Ayland } 1361eb169c76SMark Cave-Ayland 1362eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1363eb169c76SMark Cave-Ayland { 1364eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1365eb169c76SMark Cave-Ayland 1366eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1367a391fdbcSHervé Poussineau } 1368a391fdbcSHervé Poussineau 1369a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1370a391fdbcSHervé Poussineau .name = "sysbusespscsi", 13710bd005beSMark Cave-Ayland .version_id = 2, 1372ea84a442SGuenter Roeck .minimum_version_id = 1, 1373ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 1374a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 13750bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1376a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1377a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1378a391fdbcSHervé Poussineau } 1379999e12bbSAnthony Liguori }; 1380999e12bbSAnthony Liguori 1381a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1382999e12bbSAnthony Liguori { 138339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1384999e12bbSAnthony Liguori 1385b09318caSHu Tao dc->realize = sysbus_esp_realize; 1386a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1387a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1388125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 138963235df8SBlue Swirl } 1390999e12bbSAnthony Liguori 13911f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 139284fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 139339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1394eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1395a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1396a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 139763235df8SBlue Swirl }; 139863235df8SBlue Swirl 1399042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1400042879fcSMark Cave-Ayland { 1401042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1402042879fcSMark Cave-Ayland 1403042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1404023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1405042879fcSMark Cave-Ayland } 1406042879fcSMark Cave-Ayland 1407042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1408042879fcSMark Cave-Ayland { 1409042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1410042879fcSMark Cave-Ayland 1411042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1412023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1413042879fcSMark Cave-Ayland } 1414042879fcSMark Cave-Ayland 1415eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1416eb169c76SMark Cave-Ayland { 1417eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1418eb169c76SMark Cave-Ayland 1419eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1420eb169c76SMark Cave-Ayland dc->user_creatable = false; 1421eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1422eb169c76SMark Cave-Ayland } 1423eb169c76SMark Cave-Ayland 1424eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1425eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1426eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1427042879fcSMark Cave-Ayland .instance_init = esp_init, 1428042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1429eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1430eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1431eb169c76SMark Cave-Ayland }; 1432eb169c76SMark Cave-Ayland 143383f7d43aSAndreas Färber static void esp_register_types(void) 1434cfb9de9cSPaul Brook { 1435a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1436eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1437cfb9de9cSPaul Brook } 1438cfb9de9cSPaul Brook 143983f7d43aSAndreas Färber type_init(esp_register_types) 1440