16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 280d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 29bf4b9889SBlue Swirl #include "trace.h" 30*da34e65cSMarkus Armbruster #include "qapi/error.h" 311de7afc9SPaolo Bonzini #include "qemu/log.h" 326f7e9aecSbellard 3367e999beSbellard /* 345ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 355ad6bb97Sblueswir1 * also produced as NCR89C100. See 3667e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3767e999beSbellard * and 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 3967e999beSbellard */ 4067e999beSbellard 41c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 42c73f96fdSblueswir1 { 43c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 44c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 45c73f96fdSblueswir1 qemu_irq_raise(s->irq); 46bf4b9889SBlue Swirl trace_esp_raise_irq(); 47c73f96fdSblueswir1 } 48c73f96fdSblueswir1 } 49c73f96fdSblueswir1 50c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 51c73f96fdSblueswir1 { 52c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 53c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 54c73f96fdSblueswir1 qemu_irq_lower(s->irq); 55bf4b9889SBlue Swirl trace_esp_lower_irq(); 56c73f96fdSblueswir1 } 57c73f96fdSblueswir1 } 58c73f96fdSblueswir1 599c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 6073d74342SBlue Swirl { 6173d74342SBlue Swirl if (level) { 6273d74342SBlue Swirl s->dma_enabled = 1; 63bf4b9889SBlue Swirl trace_esp_dma_enable(); 6473d74342SBlue Swirl if (s->dma_cb) { 6573d74342SBlue Swirl s->dma_cb(s); 6673d74342SBlue Swirl s->dma_cb = NULL; 6773d74342SBlue Swirl } 6873d74342SBlue Swirl } else { 69bf4b9889SBlue Swirl trace_esp_dma_disable(); 7073d74342SBlue Swirl s->dma_enabled = 0; 7173d74342SBlue Swirl } 7273d74342SBlue Swirl } 7373d74342SBlue Swirl 749c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 7594d3f98aSPaolo Bonzini { 76e6810db8SHervé Poussineau ESPState *s = req->hba_private; 7794d3f98aSPaolo Bonzini 7894d3f98aSPaolo Bonzini if (req == s->current_req) { 7994d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 8094d3f98aSPaolo Bonzini s->current_req = NULL; 8194d3f98aSPaolo Bonzini s->current_dev = NULL; 8294d3f98aSPaolo Bonzini } 8394d3f98aSPaolo Bonzini } 8494d3f98aSPaolo Bonzini 8522548760Sblueswir1 static uint32_t get_cmd(ESPState *s, uint8_t *buf) 862f275b8fSbellard { 87a917d384Spbrook uint32_t dmalen; 882f275b8fSbellard int target; 892f275b8fSbellard 908dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 914f6200f0Sbellard if (s->dma) { 929ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 939ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 949ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 958b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 964f6200f0Sbellard } else { 97fc4d65daSblueswir1 dmalen = s->ti_size; 98fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 9975ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 1004f6200f0Sbellard } 101bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1022e5d83bbSpbrook 1032f275b8fSbellard s->ti_size = 0; 1044f6200f0Sbellard s->ti_rptr = 0; 1054f6200f0Sbellard s->ti_wptr = 0; 1062f275b8fSbellard 107429bef69SHervé Poussineau if (s->current_req) { 108a917d384Spbrook /* Started a new command before the old one finished. Cancel it. */ 10994d3f98aSPaolo Bonzini scsi_req_cancel(s->current_req); 110a917d384Spbrook s->async_len = 0; 111a917d384Spbrook } 112a917d384Spbrook 1130d3545e7SPaolo Bonzini s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 114f48a7a6eSPaolo Bonzini if (!s->current_dev) { 1152e5d83bbSpbrook // No such drive 116c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = 0; 1175ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 1185ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_0; 119c73f96fdSblueswir1 esp_raise_irq(s); 1209f149aa9Spbrook return 0; 1212f275b8fSbellard } 1229f149aa9Spbrook return dmalen; 1239f149aa9Spbrook } 1249f149aa9Spbrook 125f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1269f149aa9Spbrook { 1279f149aa9Spbrook int32_t datalen; 1289f149aa9Spbrook int lun; 129f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1309f149aa9Spbrook 131bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 132f2818f22SArtyom Tarasenko lun = busid & 7; 1330d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 134e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 135c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 13667e999beSbellard s->ti_size = datalen; 13767e999beSbellard if (datalen != 0) { 138c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 139a917d384Spbrook s->dma_left = 0; 1406787f5faSpbrook s->dma_counter = 0; 1412e5d83bbSpbrook if (datalen > 0) { 1425ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 1434f6200f0Sbellard } else { 1445ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 1454f6200f0Sbellard } 146ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 1474e9aec74Spbrook } 1485ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1495ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 150c73f96fdSblueswir1 esp_raise_irq(s); 1512f275b8fSbellard } 1522f275b8fSbellard 153f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 154f2818f22SArtyom Tarasenko { 155f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 156f2818f22SArtyom Tarasenko 157f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 158f2818f22SArtyom Tarasenko } 159f2818f22SArtyom Tarasenko 1609f149aa9Spbrook static void handle_satn(ESPState *s) 1619f149aa9Spbrook { 1629f149aa9Spbrook uint8_t buf[32]; 1639f149aa9Spbrook int len; 1649f149aa9Spbrook 1651b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 16673d74342SBlue Swirl s->dma_cb = handle_satn; 16773d74342SBlue Swirl return; 16873d74342SBlue Swirl } 1699f149aa9Spbrook len = get_cmd(s, buf); 1709f149aa9Spbrook if (len) 1719f149aa9Spbrook do_cmd(s, buf); 1729f149aa9Spbrook } 1739f149aa9Spbrook 174f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 175f2818f22SArtyom Tarasenko { 176f2818f22SArtyom Tarasenko uint8_t buf[32]; 177f2818f22SArtyom Tarasenko int len; 178f2818f22SArtyom Tarasenko 1791b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 18073d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 18173d74342SBlue Swirl return; 18273d74342SBlue Swirl } 183f2818f22SArtyom Tarasenko len = get_cmd(s, buf); 184f2818f22SArtyom Tarasenko if (len) { 185f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 186f2818f22SArtyom Tarasenko } 187f2818f22SArtyom Tarasenko } 188f2818f22SArtyom Tarasenko 1899f149aa9Spbrook static void handle_satn_stop(ESPState *s) 1909f149aa9Spbrook { 1911b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 19273d74342SBlue Swirl s->dma_cb = handle_satn_stop; 19373d74342SBlue Swirl return; 19473d74342SBlue Swirl } 1959f149aa9Spbrook s->cmdlen = get_cmd(s, s->cmdbuf); 1969f149aa9Spbrook if (s->cmdlen) { 197bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 1989f149aa9Spbrook s->do_cmd = 1; 199c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 2005ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2015ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 202c73f96fdSblueswir1 esp_raise_irq(s); 2039f149aa9Spbrook } 2049f149aa9Spbrook } 2059f149aa9Spbrook 2060fc5c15aSpbrook static void write_response(ESPState *s) 2072f275b8fSbellard { 208bf4b9889SBlue Swirl trace_esp_write_response(s->status); 2093944966dSPaolo Bonzini s->ti_buf[0] = s->status; 2100fc5c15aSpbrook s->ti_buf[1] = 0; 2114f6200f0Sbellard if (s->dma) { 2128b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 213c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 2145ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2155ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 2164f6200f0Sbellard } else { 2170fc5c15aSpbrook s->ti_size = 2; 2184f6200f0Sbellard s->ti_rptr = 0; 2194f6200f0Sbellard s->ti_wptr = 0; 2205ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 2214f6200f0Sbellard } 222c73f96fdSblueswir1 esp_raise_irq(s); 2232f275b8fSbellard } 2244f6200f0Sbellard 225a917d384Spbrook static void esp_dma_done(ESPState *s) 2264d611c9aSpbrook { 227c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 2285ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 2295ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 2305ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 2315ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 2325ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 2339ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 234c73f96fdSblueswir1 esp_raise_irq(s); 2354d611c9aSpbrook } 236a917d384Spbrook 237a917d384Spbrook static void esp_do_dma(ESPState *s) 238a917d384Spbrook { 23967e999beSbellard uint32_t len; 240a917d384Spbrook int to_device; 241a917d384Spbrook 24267e999beSbellard to_device = (s->ti_size < 0); 243a917d384Spbrook len = s->dma_left; 244a917d384Spbrook if (s->do_cmd) { 245bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 2468b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 247a917d384Spbrook s->ti_size = 0; 248a917d384Spbrook s->cmdlen = 0; 249a917d384Spbrook s->do_cmd = 0; 250a917d384Spbrook do_cmd(s, s->cmdbuf); 251a917d384Spbrook return; 252a917d384Spbrook } 253a917d384Spbrook if (s->async_len == 0) { 254a917d384Spbrook /* Defer until data is available. */ 255a917d384Spbrook return; 256a917d384Spbrook } 257a917d384Spbrook if (len > s->async_len) { 258a917d384Spbrook len = s->async_len; 259a917d384Spbrook } 260a917d384Spbrook if (to_device) { 2618b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 262a917d384Spbrook } else { 2638b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 264a917d384Spbrook } 265a917d384Spbrook s->dma_left -= len; 266a917d384Spbrook s->async_buf += len; 267a917d384Spbrook s->async_len -= len; 2686787f5faSpbrook if (to_device) 2696787f5faSpbrook s->ti_size += len; 2706787f5faSpbrook else 2716787f5faSpbrook s->ti_size -= len; 272a917d384Spbrook if (s->async_len == 0) { 273ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2746787f5faSpbrook /* If there is still data to be read from the device then 2758dea1dd4Sblueswir1 complete the DMA operation immediately. Otherwise defer 2766787f5faSpbrook until the scsi layer has completed. */ 277ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 278ad3376ccSPaolo Bonzini return; 279a917d384Spbrook } 280a917d384Spbrook } 281ad3376ccSPaolo Bonzini 2826787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 283a917d384Spbrook esp_dma_done(s); 284a917d384Spbrook } 285a917d384Spbrook 2869c7e23fcSHervé Poussineau void esp_command_complete(SCSIRequest *req, uint32_t status, 28701e95455SPaolo Bonzini size_t resid) 288a917d384Spbrook { 289e6810db8SHervé Poussineau ESPState *s = req->hba_private; 290a917d384Spbrook 291bf4b9889SBlue Swirl trace_esp_command_complete(); 292c6df7102SPaolo Bonzini if (s->ti_size != 0) { 293bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 294c6df7102SPaolo Bonzini } 295a917d384Spbrook s->ti_size = 0; 296a917d384Spbrook s->dma_left = 0; 297a917d384Spbrook s->async_len = 0; 298aba1f023SPaolo Bonzini if (status) { 299bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 300c6df7102SPaolo Bonzini } 301aba1f023SPaolo Bonzini s->status = status; 3025ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 303a917d384Spbrook esp_dma_done(s); 3045c6c0e51SHannes Reinecke if (s->current_req) { 3055c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 3065c6c0e51SHannes Reinecke s->current_req = NULL; 307a917d384Spbrook s->current_dev = NULL; 3085c6c0e51SHannes Reinecke } 309c6df7102SPaolo Bonzini } 310c6df7102SPaolo Bonzini 3119c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 312c6df7102SPaolo Bonzini { 313e6810db8SHervé Poussineau ESPState *s = req->hba_private; 314c6df7102SPaolo Bonzini 315bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 316aba1f023SPaolo Bonzini s->async_len = len; 3170c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 3186787f5faSpbrook if (s->dma_left) { 319a917d384Spbrook esp_do_dma(s); 3206787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 3216787f5faSpbrook /* If this was the last part of a DMA transfer then the 3226787f5faSpbrook completion interrupt is deferred to here. */ 3236787f5faSpbrook esp_dma_done(s); 3246787f5faSpbrook } 325a917d384Spbrook } 3262e5d83bbSpbrook 3272f275b8fSbellard static void handle_ti(ESPState *s) 3282f275b8fSbellard { 3294d611c9aSpbrook uint32_t dmalen, minlen; 3302f275b8fSbellard 3317246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 3327246e160SHervé Poussineau s->dma_cb = handle_ti; 3337246e160SHervé Poussineau return; 3347246e160SHervé Poussineau } 3357246e160SHervé Poussineau 3369ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 3379ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 3389ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 339db59203dSpbrook if (dmalen==0) { 340db59203dSpbrook dmalen=0x10000; 341db59203dSpbrook } 3426787f5faSpbrook s->dma_counter = dmalen; 343db59203dSpbrook 3449f149aa9Spbrook if (s->do_cmd) 3459f149aa9Spbrook minlen = (dmalen < 32) ? dmalen : 32; 34667e999beSbellard else if (s->ti_size < 0) 34767e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 3489f149aa9Spbrook else 349db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 350bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 3514f6200f0Sbellard if (s->dma) { 3524d611c9aSpbrook s->dma_left = minlen; 3535ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 3544d611c9aSpbrook esp_do_dma(s); 3559f149aa9Spbrook } else if (s->do_cmd) { 356bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 3579f149aa9Spbrook s->ti_size = 0; 3589f149aa9Spbrook s->cmdlen = 0; 3599f149aa9Spbrook s->do_cmd = 0; 3609f149aa9Spbrook do_cmd(s, s->cmdbuf); 3619f149aa9Spbrook return; 3624f6200f0Sbellard } 3632f275b8fSbellard } 3642f275b8fSbellard 3659c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 3666f7e9aecSbellard { 3675aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 3685aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 369c9cf45c1SHannes Reinecke s->tchi_written = 0; 3704e9aec74Spbrook s->ti_size = 0; 3714e9aec74Spbrook s->ti_rptr = 0; 3724e9aec74Spbrook s->ti_wptr = 0; 3734e9aec74Spbrook s->dma = 0; 3749f149aa9Spbrook s->do_cmd = 0; 37573d74342SBlue Swirl s->dma_cb = NULL; 3768dea1dd4Sblueswir1 3778dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 3786f7e9aecSbellard } 3796f7e9aecSbellard 380a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 38185948643SBlue Swirl { 38285948643SBlue Swirl qemu_irq_lower(s->irq); 383a391fdbcSHervé Poussineau esp_hard_reset(s); 38485948643SBlue Swirl } 38585948643SBlue Swirl 386a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 3872d069babSblueswir1 { 38885948643SBlue Swirl if (level) { 389a391fdbcSHervé Poussineau esp_soft_reset(s); 39085948643SBlue Swirl } 3912d069babSblueswir1 } 3922d069babSblueswir1 3939c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 39473d74342SBlue Swirl { 395a391fdbcSHervé Poussineau uint32_t old_val; 39673d74342SBlue Swirl 397bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 3986f7e9aecSbellard switch (saddr) { 3995ad6bb97Sblueswir1 case ESP_FIFO: 4004f6200f0Sbellard if (s->ti_size > 0) { 4014f6200f0Sbellard s->ti_size--; 4025ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 4038dea1dd4Sblueswir1 /* Data out. */ 4043af4e9aaSHervé Poussineau qemu_log_mask(LOG_UNIMP, 4053af4e9aaSHervé Poussineau "esp: PIO data read not implemented\n"); 4065ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 4072e5d83bbSpbrook } else { 4085ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 4092e5d83bbSpbrook } 410c73f96fdSblueswir1 esp_raise_irq(s); 4114f6200f0Sbellard } 4124f6200f0Sbellard if (s->ti_size == 0) { 4134f6200f0Sbellard s->ti_rptr = 0; 4144f6200f0Sbellard s->ti_wptr = 0; 4154f6200f0Sbellard } 4164f6200f0Sbellard break; 4175ad6bb97Sblueswir1 case ESP_RINTR: 4182814df28SBlue Swirl /* Clear sequence step, interrupt register and all status bits 4192814df28SBlue Swirl except TC */ 4202814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 4212814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 4222814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 4232814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 424c73f96fdSblueswir1 esp_lower_irq(s); 4252814df28SBlue Swirl 4262814df28SBlue Swirl return old_val; 427c9cf45c1SHannes Reinecke case ESP_TCHI: 428c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 429c9cf45c1SHannes Reinecke if (!s->tchi_written) { 430c9cf45c1SHannes Reinecke return s->chip_id; 431c9cf45c1SHannes Reinecke } 4326f7e9aecSbellard default: 4336f7e9aecSbellard break; 4346f7e9aecSbellard } 4352f275b8fSbellard return s->rregs[saddr]; 4366f7e9aecSbellard } 4376f7e9aecSbellard 4389c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 4396f7e9aecSbellard { 440bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 4416f7e9aecSbellard switch (saddr) { 442c9cf45c1SHannes Reinecke case ESP_TCHI: 443c9cf45c1SHannes Reinecke s->tchi_written = true; 444c9cf45c1SHannes Reinecke /* fall through */ 4455ad6bb97Sblueswir1 case ESP_TCLO: 4465ad6bb97Sblueswir1 case ESP_TCMID: 4475ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 4484f6200f0Sbellard break; 4495ad6bb97Sblueswir1 case ESP_FIFO: 4509f149aa9Spbrook if (s->do_cmd) { 4519f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 4528dea1dd4Sblueswir1 } else if (s->ti_size == TI_BUFSZ - 1) { 4533af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 4542e5d83bbSpbrook } else { 4554f6200f0Sbellard s->ti_size++; 4564f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 4572e5d83bbSpbrook } 4584f6200f0Sbellard break; 4595ad6bb97Sblueswir1 case ESP_CMD: 4604f6200f0Sbellard s->rregs[saddr] = val; 4615ad6bb97Sblueswir1 if (val & CMD_DMA) { 4624f6200f0Sbellard s->dma = 1; 4636787f5faSpbrook /* Reload DMA counter. */ 4645ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 4655ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 4669ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 4674f6200f0Sbellard } else { 4684f6200f0Sbellard s->dma = 0; 4694f6200f0Sbellard } 4705ad6bb97Sblueswir1 switch(val & CMD_CMD) { 4715ad6bb97Sblueswir1 case CMD_NOP: 472bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 4732f275b8fSbellard break; 4745ad6bb97Sblueswir1 case CMD_FLUSH: 475bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 4769e61bde5Sbellard //s->ti_size = 0; 4775ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4785ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 479a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 4806f7e9aecSbellard break; 4815ad6bb97Sblueswir1 case CMD_RESET: 482bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 483a391fdbcSHervé Poussineau esp_soft_reset(s); 4846f7e9aecSbellard break; 4855ad6bb97Sblueswir1 case CMD_BUSRESET: 486bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 4875ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 4885ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 489c73f96fdSblueswir1 esp_raise_irq(s); 4909e61bde5Sbellard } 4912f275b8fSbellard break; 4925ad6bb97Sblueswir1 case CMD_TI: 4932f275b8fSbellard handle_ti(s); 4942f275b8fSbellard break; 4955ad6bb97Sblueswir1 case CMD_ICCS: 496bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 4970fc5c15aSpbrook write_response(s); 4984bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4994bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 5002f275b8fSbellard break; 5015ad6bb97Sblueswir1 case CMD_MSGACC: 502bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 5035ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 5045ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 5054e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 5064e2a68c1SArtyom Tarasenko esp_raise_irq(s); 5076f7e9aecSbellard break; 5080fd0eb21SBlue Swirl case CMD_PAD: 509bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 5100fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 5110fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 5120fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 5130fd0eb21SBlue Swirl break; 5145ad6bb97Sblueswir1 case CMD_SATN: 515bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 5166f7e9aecSbellard break; 5176915bff1SHervé Poussineau case CMD_RSTATN: 5186915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 5196915bff1SHervé Poussineau break; 5205e1e0a3bSBlue Swirl case CMD_SEL: 521bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 522f2818f22SArtyom Tarasenko handle_s_without_atn(s); 5235e1e0a3bSBlue Swirl break; 5245ad6bb97Sblueswir1 case CMD_SELATN: 525bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 5262f275b8fSbellard handle_satn(s); 5272f275b8fSbellard break; 5285ad6bb97Sblueswir1 case CMD_SELATNS: 529bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 5309f149aa9Spbrook handle_satn_stop(s); 5312f275b8fSbellard break; 5325ad6bb97Sblueswir1 case CMD_ENSEL: 533bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 534e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 53574ec6048Sblueswir1 break; 5366fe84c18SHervé Poussineau case CMD_DISSEL: 5376fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 5386fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 5396fe84c18SHervé Poussineau esp_raise_irq(s); 5406fe84c18SHervé Poussineau break; 5412f275b8fSbellard default: 5423af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 5436f7e9aecSbellard break; 5446f7e9aecSbellard } 5456f7e9aecSbellard break; 5465ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 5474f6200f0Sbellard break; 5485ad6bb97Sblueswir1 case ESP_CFG1: 5499ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 5509ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 5514f6200f0Sbellard s->rregs[saddr] = val; 5524f6200f0Sbellard break; 5535ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 5544f6200f0Sbellard break; 5556f7e9aecSbellard default: 5563af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 5578dea1dd4Sblueswir1 return; 5586f7e9aecSbellard } 5592f275b8fSbellard s->wregs[saddr] = val; 5606f7e9aecSbellard } 5616f7e9aecSbellard 562a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 56367bb5314SAvi Kivity unsigned size, bool is_write) 56467bb5314SAvi Kivity { 56567bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 56667bb5314SAvi Kivity } 5676f7e9aecSbellard 5689c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 569cc9952f3SBlue Swirl .name ="esp", 570cc9952f3SBlue Swirl .version_id = 3, 571cc9952f3SBlue Swirl .minimum_version_id = 3, 572cc9952f3SBlue Swirl .fields = (VMStateField[]) { 573cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 574cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 575cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 576cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 577cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 578cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 5793944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 580cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 581cc9952f3SBlue Swirl VMSTATE_BUFFER(cmdbuf, ESPState), 582cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 583cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 584cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 585cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 5866f7e9aecSbellard } 587cc9952f3SBlue Swirl }; 5886f7e9aecSbellard 589a71c7ec5SHu Tao #define TYPE_ESP "esp" 590a71c7ec5SHu Tao #define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP) 591a71c7ec5SHu Tao 592a391fdbcSHervé Poussineau typedef struct { 593a71c7ec5SHu Tao /*< private >*/ 594a71c7ec5SHu Tao SysBusDevice parent_obj; 595a71c7ec5SHu Tao /*< public >*/ 596a71c7ec5SHu Tao 597a391fdbcSHervé Poussineau MemoryRegion iomem; 598a391fdbcSHervé Poussineau uint32_t it_shift; 599a391fdbcSHervé Poussineau ESPState esp; 600a391fdbcSHervé Poussineau } SysBusESPState; 601a391fdbcSHervé Poussineau 602a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 603a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 604a391fdbcSHervé Poussineau { 605a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 606a391fdbcSHervé Poussineau uint32_t saddr; 607a391fdbcSHervé Poussineau 608a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 609a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 610a391fdbcSHervé Poussineau } 611a391fdbcSHervé Poussineau 612a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 613a391fdbcSHervé Poussineau unsigned int size) 614a391fdbcSHervé Poussineau { 615a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 616a391fdbcSHervé Poussineau uint32_t saddr; 617a391fdbcSHervé Poussineau 618a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 619a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 620a391fdbcSHervé Poussineau } 621a391fdbcSHervé Poussineau 622a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 623a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 624a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 625a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 626a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 627a391fdbcSHervé Poussineau }; 628a391fdbcSHervé Poussineau 629a8170e5eSAvi Kivity void esp_init(hwaddr espaddr, int it_shift, 630ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_read, 631ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_write, 63273d74342SBlue Swirl void *dma_opaque, qemu_irq irq, qemu_irq *reset, 63373d74342SBlue Swirl qemu_irq *dma_enable) 6346f7e9aecSbellard { 635cfb9de9cSPaul Brook DeviceState *dev; 636cfb9de9cSPaul Brook SysBusDevice *s; 637a391fdbcSHervé Poussineau SysBusESPState *sysbus; 638ee6847d1SGerd Hoffmann ESPState *esp; 639cfb9de9cSPaul Brook 640a71c7ec5SHu Tao dev = qdev_create(NULL, TYPE_ESP); 641a71c7ec5SHu Tao sysbus = ESP(dev); 642a391fdbcSHervé Poussineau esp = &sysbus->esp; 643ee6847d1SGerd Hoffmann esp->dma_memory_read = dma_memory_read; 644ee6847d1SGerd Hoffmann esp->dma_memory_write = dma_memory_write; 645ee6847d1SGerd Hoffmann esp->dma_opaque = dma_opaque; 646a391fdbcSHervé Poussineau sysbus->it_shift = it_shift; 64773d74342SBlue Swirl /* XXX for now until rc4030 has been changed to use DMA enable signal */ 64873d74342SBlue Swirl esp->dma_enabled = 1; 649e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6501356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 651cfb9de9cSPaul Brook sysbus_connect_irq(s, 0, irq); 652cfb9de9cSPaul Brook sysbus_mmio_map(s, 0, espaddr); 65374ff8d90SBlue Swirl *reset = qdev_get_gpio_in(dev, 0); 65473d74342SBlue Swirl *dma_enable = qdev_get_gpio_in(dev, 1); 655cfb9de9cSPaul Brook } 656cfb9de9cSPaul Brook 657afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 658afd4030cSPaolo Bonzini .tcq = false, 6597e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 6607e0380b9SPaolo Bonzini .max_lun = 7, 661afd4030cSPaolo Bonzini 662c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 66394d3f98aSPaolo Bonzini .complete = esp_command_complete, 66494d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 665cfdc1bb0SPaolo Bonzini }; 666cfdc1bb0SPaolo Bonzini 667a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 668cfb9de9cSPaul Brook { 669a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(opaque); 670a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 671a391fdbcSHervé Poussineau 672a391fdbcSHervé Poussineau switch (irq) { 673a391fdbcSHervé Poussineau case 0: 674a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 675a391fdbcSHervé Poussineau break; 676a391fdbcSHervé Poussineau case 1: 677a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 678a391fdbcSHervé Poussineau break; 679a391fdbcSHervé Poussineau } 680a391fdbcSHervé Poussineau } 681a391fdbcSHervé Poussineau 682b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 683a391fdbcSHervé Poussineau { 684b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 685a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 686a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 687caad4eb3SAndreas Färber Error *err = NULL; 6886f7e9aecSbellard 689b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 690a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 6916f7e9aecSbellard 692d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 69329776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 69429776739SPaolo Bonzini sysbus, "esp", ESP_REGS << sysbus->it_shift); 695b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 6966f7e9aecSbellard 697b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 6982d069babSblueswir1 699b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 700caad4eb3SAndreas Färber scsi_bus_legacy_handle_cmdline(&s->bus, &err); 701caad4eb3SAndreas Färber if (err != NULL) { 702caad4eb3SAndreas Färber error_propagate(errp, err); 703b09318caSHu Tao return; 704b09318caSHu Tao } 70567e999beSbellard } 706cfb9de9cSPaul Brook 707a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 708a391fdbcSHervé Poussineau { 709a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 710a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 711a391fdbcSHervé Poussineau } 712a391fdbcSHervé Poussineau 713a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 714a391fdbcSHervé Poussineau .name = "sysbusespscsi", 715a391fdbcSHervé Poussineau .version_id = 0, 716a391fdbcSHervé Poussineau .minimum_version_id = 0, 717a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 718a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 719a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 720a391fdbcSHervé Poussineau } 721999e12bbSAnthony Liguori }; 722999e12bbSAnthony Liguori 723a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 724999e12bbSAnthony Liguori { 72539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 726999e12bbSAnthony Liguori 727b09318caSHu Tao dc->realize = sysbus_esp_realize; 728a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 729a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 730125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 73163235df8SBlue Swirl } 732999e12bbSAnthony Liguori 7331f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 734a71c7ec5SHu Tao .name = TYPE_ESP, 73539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 736a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 737a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 73863235df8SBlue Swirl }; 73963235df8SBlue Swirl 74083f7d43aSAndreas Färber static void esp_register_types(void) 741cfb9de9cSPaul Brook { 742a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 743cfb9de9cSPaul Brook } 744cfb9de9cSPaul Brook 74583f7d43aSAndreas Färber type_init(esp_register_types) 746