16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28*d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4167e999beSbellard */ 4267e999beSbellard 43c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 44c73f96fdSblueswir1 { 45c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 46c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 47c73f96fdSblueswir1 qemu_irq_raise(s->irq); 48bf4b9889SBlue Swirl trace_esp_raise_irq(); 49c73f96fdSblueswir1 } 50c73f96fdSblueswir1 } 51c73f96fdSblueswir1 52c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 53c73f96fdSblueswir1 { 54c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 55c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 56c73f96fdSblueswir1 qemu_irq_lower(s->irq); 57bf4b9889SBlue Swirl trace_esp_lower_irq(); 58c73f96fdSblueswir1 } 59c73f96fdSblueswir1 } 60c73f96fdSblueswir1 619c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 6273d74342SBlue Swirl { 6373d74342SBlue Swirl if (level) { 6473d74342SBlue Swirl s->dma_enabled = 1; 65bf4b9889SBlue Swirl trace_esp_dma_enable(); 6673d74342SBlue Swirl if (s->dma_cb) { 6773d74342SBlue Swirl s->dma_cb(s); 6873d74342SBlue Swirl s->dma_cb = NULL; 6973d74342SBlue Swirl } 7073d74342SBlue Swirl } else { 71bf4b9889SBlue Swirl trace_esp_dma_disable(); 7273d74342SBlue Swirl s->dma_enabled = 0; 7373d74342SBlue Swirl } 7473d74342SBlue Swirl } 7573d74342SBlue Swirl 769c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 7794d3f98aSPaolo Bonzini { 78e6810db8SHervé Poussineau ESPState *s = req->hba_private; 7994d3f98aSPaolo Bonzini 8094d3f98aSPaolo Bonzini if (req == s->current_req) { 8194d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 8294d3f98aSPaolo Bonzini s->current_req = NULL; 8394d3f98aSPaolo Bonzini s->current_dev = NULL; 8494d3f98aSPaolo Bonzini } 8594d3f98aSPaolo Bonzini } 8694d3f98aSPaolo Bonzini 876c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 882f275b8fSbellard { 89a917d384Spbrook uint32_t dmalen; 902f275b8fSbellard int target; 912f275b8fSbellard 928dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 934f6200f0Sbellard if (s->dma) { 949ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 959ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 969ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 976c1fef6bSPrasad J Pandit if (dmalen > buflen) { 986c1fef6bSPrasad J Pandit return 0; 996c1fef6bSPrasad J Pandit } 1008b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 1014f6200f0Sbellard } else { 102fc4d65daSblueswir1 dmalen = s->ti_size; 103d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 104d3cdc491SPrasad J Pandit return 0; 105d3cdc491SPrasad J Pandit } 106fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 10775ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 1084f6200f0Sbellard } 109bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1102e5d83bbSpbrook 1112f275b8fSbellard s->ti_size = 0; 1124f6200f0Sbellard s->ti_rptr = 0; 1134f6200f0Sbellard s->ti_wptr = 0; 1142f275b8fSbellard 115429bef69SHervé Poussineau if (s->current_req) { 116a917d384Spbrook /* Started a new command before the old one finished. Cancel it. */ 11794d3f98aSPaolo Bonzini scsi_req_cancel(s->current_req); 118a917d384Spbrook s->async_len = 0; 119a917d384Spbrook } 120a917d384Spbrook 1210d3545e7SPaolo Bonzini s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 122f48a7a6eSPaolo Bonzini if (!s->current_dev) { 1232e5d83bbSpbrook // No such drive 124c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = 0; 1255ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 1265ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_0; 127c73f96fdSblueswir1 esp_raise_irq(s); 1289f149aa9Spbrook return 0; 1292f275b8fSbellard } 1309f149aa9Spbrook return dmalen; 1319f149aa9Spbrook } 1329f149aa9Spbrook 133f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1349f149aa9Spbrook { 1359f149aa9Spbrook int32_t datalen; 1369f149aa9Spbrook int lun; 137f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1389f149aa9Spbrook 139bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 140f2818f22SArtyom Tarasenko lun = busid & 7; 1410d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 142e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 143c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 14467e999beSbellard s->ti_size = datalen; 14567e999beSbellard if (datalen != 0) { 146c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 147a917d384Spbrook s->dma_left = 0; 1486787f5faSpbrook s->dma_counter = 0; 1492e5d83bbSpbrook if (datalen > 0) { 1505ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 1514f6200f0Sbellard } else { 1525ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 1534f6200f0Sbellard } 154ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 1554e9aec74Spbrook } 1565ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1575ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 158c73f96fdSblueswir1 esp_raise_irq(s); 1592f275b8fSbellard } 1602f275b8fSbellard 161f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 162f2818f22SArtyom Tarasenko { 163f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 164f2818f22SArtyom Tarasenko 165f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 166f2818f22SArtyom Tarasenko } 167f2818f22SArtyom Tarasenko 1689f149aa9Spbrook static void handle_satn(ESPState *s) 1699f149aa9Spbrook { 1709f149aa9Spbrook uint8_t buf[32]; 1719f149aa9Spbrook int len; 1729f149aa9Spbrook 1731b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 17473d74342SBlue Swirl s->dma_cb = handle_satn; 17573d74342SBlue Swirl return; 17673d74342SBlue Swirl } 1776c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 1789f149aa9Spbrook if (len) 1799f149aa9Spbrook do_cmd(s, buf); 1809f149aa9Spbrook } 1819f149aa9Spbrook 182f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 183f2818f22SArtyom Tarasenko { 184f2818f22SArtyom Tarasenko uint8_t buf[32]; 185f2818f22SArtyom Tarasenko int len; 186f2818f22SArtyom Tarasenko 1871b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 18873d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 18973d74342SBlue Swirl return; 19073d74342SBlue Swirl } 1916c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 192f2818f22SArtyom Tarasenko if (len) { 193f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 194f2818f22SArtyom Tarasenko } 195f2818f22SArtyom Tarasenko } 196f2818f22SArtyom Tarasenko 1979f149aa9Spbrook static void handle_satn_stop(ESPState *s) 1989f149aa9Spbrook { 1991b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 20073d74342SBlue Swirl s->dma_cb = handle_satn_stop; 20173d74342SBlue Swirl return; 20273d74342SBlue Swirl } 2036c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 2049f149aa9Spbrook if (s->cmdlen) { 205bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 2069f149aa9Spbrook s->do_cmd = 1; 207c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 2085ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2095ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 210c73f96fdSblueswir1 esp_raise_irq(s); 2119f149aa9Spbrook } 2129f149aa9Spbrook } 2139f149aa9Spbrook 2140fc5c15aSpbrook static void write_response(ESPState *s) 2152f275b8fSbellard { 216bf4b9889SBlue Swirl trace_esp_write_response(s->status); 2173944966dSPaolo Bonzini s->ti_buf[0] = s->status; 2180fc5c15aSpbrook s->ti_buf[1] = 0; 2194f6200f0Sbellard if (s->dma) { 2208b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 221c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 2225ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2235ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 2244f6200f0Sbellard } else { 2250fc5c15aSpbrook s->ti_size = 2; 2264f6200f0Sbellard s->ti_rptr = 0; 227d020aa50SPaolo Bonzini s->ti_wptr = 2; 2285ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 2294f6200f0Sbellard } 230c73f96fdSblueswir1 esp_raise_irq(s); 2312f275b8fSbellard } 2324f6200f0Sbellard 233a917d384Spbrook static void esp_dma_done(ESPState *s) 2344d611c9aSpbrook { 235c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 2365ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 2375ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 2385ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 2395ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 2405ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 2419ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 242c73f96fdSblueswir1 esp_raise_irq(s); 2434d611c9aSpbrook } 244a917d384Spbrook 245a917d384Spbrook static void esp_do_dma(ESPState *s) 246a917d384Spbrook { 24767e999beSbellard uint32_t len; 248a917d384Spbrook int to_device; 249a917d384Spbrook 250a917d384Spbrook len = s->dma_left; 251a917d384Spbrook if (s->do_cmd) { 252bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 253926cde5fSPrasad J Pandit assert (s->cmdlen <= sizeof(s->cmdbuf) && 254926cde5fSPrasad J Pandit len <= sizeof(s->cmdbuf) - s->cmdlen); 2558b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 256a917d384Spbrook return; 257a917d384Spbrook } 258a917d384Spbrook if (s->async_len == 0) { 259a917d384Spbrook /* Defer until data is available. */ 260a917d384Spbrook return; 261a917d384Spbrook } 262a917d384Spbrook if (len > s->async_len) { 263a917d384Spbrook len = s->async_len; 264a917d384Spbrook } 2657f0b6e11SPaolo Bonzini to_device = (s->ti_size < 0); 266a917d384Spbrook if (to_device) { 2678b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 268a917d384Spbrook } else { 2698b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 270a917d384Spbrook } 271a917d384Spbrook s->dma_left -= len; 272a917d384Spbrook s->async_buf += len; 273a917d384Spbrook s->async_len -= len; 2746787f5faSpbrook if (to_device) 2756787f5faSpbrook s->ti_size += len; 2766787f5faSpbrook else 2776787f5faSpbrook s->ti_size -= len; 278a917d384Spbrook if (s->async_len == 0) { 279ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2806787f5faSpbrook /* If there is still data to be read from the device then 2818dea1dd4Sblueswir1 complete the DMA operation immediately. Otherwise defer 2826787f5faSpbrook until the scsi layer has completed. */ 283ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 284ad3376ccSPaolo Bonzini return; 285a917d384Spbrook } 286a917d384Spbrook } 287ad3376ccSPaolo Bonzini 2886787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 289a917d384Spbrook esp_dma_done(s); 290a917d384Spbrook } 291a917d384Spbrook 292ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status) 293a917d384Spbrook { 294bf4b9889SBlue Swirl trace_esp_command_complete(); 295c6df7102SPaolo Bonzini if (s->ti_size != 0) { 296bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 297c6df7102SPaolo Bonzini } 298a917d384Spbrook s->ti_size = 0; 299a917d384Spbrook s->dma_left = 0; 300a917d384Spbrook s->async_len = 0; 301aba1f023SPaolo Bonzini if (status) { 302bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 303c6df7102SPaolo Bonzini } 304aba1f023SPaolo Bonzini s->status = status; 3055ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 306a917d384Spbrook esp_dma_done(s); 3075c6c0e51SHannes Reinecke if (s->current_req) { 3085c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 3095c6c0e51SHannes Reinecke s->current_req = NULL; 310a917d384Spbrook s->current_dev = NULL; 3115c6c0e51SHannes Reinecke } 312c6df7102SPaolo Bonzini } 313c6df7102SPaolo Bonzini 314ea84a442SGuenter Roeck void esp_command_complete(SCSIRequest *req, uint32_t status, 315ea84a442SGuenter Roeck size_t resid) 316ea84a442SGuenter Roeck { 317ea84a442SGuenter Roeck ESPState *s = req->hba_private; 318ea84a442SGuenter Roeck 319ea84a442SGuenter Roeck if (s->rregs[ESP_RSTAT] & STAT_INT) { 320ea84a442SGuenter Roeck /* Defer handling command complete until the previous 321ea84a442SGuenter Roeck * interrupt has been handled. 322ea84a442SGuenter Roeck */ 323ea84a442SGuenter Roeck trace_esp_command_complete_deferred(); 324ea84a442SGuenter Roeck s->deferred_status = status; 325ea84a442SGuenter Roeck s->deferred_complete = true; 326ea84a442SGuenter Roeck return; 327ea84a442SGuenter Roeck } 328ea84a442SGuenter Roeck esp_report_command_complete(s, status); 329ea84a442SGuenter Roeck } 330ea84a442SGuenter Roeck 3319c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 332c6df7102SPaolo Bonzini { 333e6810db8SHervé Poussineau ESPState *s = req->hba_private; 334c6df7102SPaolo Bonzini 3357f0b6e11SPaolo Bonzini assert(!s->do_cmd); 336bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 337aba1f023SPaolo Bonzini s->async_len = len; 3380c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 3396787f5faSpbrook if (s->dma_left) { 340a917d384Spbrook esp_do_dma(s); 3416787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 3426787f5faSpbrook /* If this was the last part of a DMA transfer then the 3436787f5faSpbrook completion interrupt is deferred to here. */ 3446787f5faSpbrook esp_dma_done(s); 3456787f5faSpbrook } 346a917d384Spbrook } 3472e5d83bbSpbrook 3482f275b8fSbellard static void handle_ti(ESPState *s) 3492f275b8fSbellard { 3504d611c9aSpbrook uint32_t dmalen, minlen; 3512f275b8fSbellard 3527246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 3537246e160SHervé Poussineau s->dma_cb = handle_ti; 3547246e160SHervé Poussineau return; 3557246e160SHervé Poussineau } 3567246e160SHervé Poussineau 3579ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 3589ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 3599ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 360db59203dSpbrook if (dmalen==0) { 361db59203dSpbrook dmalen=0x10000; 362db59203dSpbrook } 3636787f5faSpbrook s->dma_counter = dmalen; 364db59203dSpbrook 3659f149aa9Spbrook if (s->do_cmd) 366926cde5fSPrasad J Pandit minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; 36767e999beSbellard else if (s->ti_size < 0) 36867e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 3699f149aa9Spbrook else 370db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 371bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 3724f6200f0Sbellard if (s->dma) { 3734d611c9aSpbrook s->dma_left = minlen; 3745ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 3754d611c9aSpbrook esp_do_dma(s); 3767f0b6e11SPaolo Bonzini } 3777f0b6e11SPaolo Bonzini if (s->do_cmd) { 378bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 3799f149aa9Spbrook s->ti_size = 0; 3809f149aa9Spbrook s->cmdlen = 0; 3819f149aa9Spbrook s->do_cmd = 0; 3829f149aa9Spbrook do_cmd(s, s->cmdbuf); 3834f6200f0Sbellard } 3842f275b8fSbellard } 3852f275b8fSbellard 3869c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 3876f7e9aecSbellard { 3885aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 3895aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 390c9cf45c1SHannes Reinecke s->tchi_written = 0; 3914e9aec74Spbrook s->ti_size = 0; 3924e9aec74Spbrook s->ti_rptr = 0; 3934e9aec74Spbrook s->ti_wptr = 0; 3944e9aec74Spbrook s->dma = 0; 3959f149aa9Spbrook s->do_cmd = 0; 39673d74342SBlue Swirl s->dma_cb = NULL; 3978dea1dd4Sblueswir1 3988dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 3996f7e9aecSbellard } 4006f7e9aecSbellard 401a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 40285948643SBlue Swirl { 40385948643SBlue Swirl qemu_irq_lower(s->irq); 404a391fdbcSHervé Poussineau esp_hard_reset(s); 40585948643SBlue Swirl } 40685948643SBlue Swirl 407a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 4082d069babSblueswir1 { 40985948643SBlue Swirl if (level) { 410a391fdbcSHervé Poussineau esp_soft_reset(s); 41185948643SBlue Swirl } 4122d069babSblueswir1 } 4132d069babSblueswir1 4149c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 41573d74342SBlue Swirl { 416a391fdbcSHervé Poussineau uint32_t old_val; 41773d74342SBlue Swirl 418bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 4196f7e9aecSbellard switch (saddr) { 4205ad6bb97Sblueswir1 case ESP_FIFO: 4215ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 4228dea1dd4Sblueswir1 /* Data out. */ 423ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 4245ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 425ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 426ff589551SPrasad J Pandit s->ti_size--; 4275ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 4284f6200f0Sbellard } 429ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 4304f6200f0Sbellard s->ti_rptr = 0; 4314f6200f0Sbellard s->ti_wptr = 0; 4324f6200f0Sbellard } 4334f6200f0Sbellard break; 4345ad6bb97Sblueswir1 case ESP_RINTR: 4352814df28SBlue Swirl /* Clear sequence step, interrupt register and all status bits 4362814df28SBlue Swirl except TC */ 4372814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 4382814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 4392814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 4402814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 441c73f96fdSblueswir1 esp_lower_irq(s); 442ea84a442SGuenter Roeck if (s->deferred_complete) { 443ea84a442SGuenter Roeck esp_report_command_complete(s, s->deferred_status); 444ea84a442SGuenter Roeck s->deferred_complete = false; 445ea84a442SGuenter Roeck } 4462814df28SBlue Swirl return old_val; 447c9cf45c1SHannes Reinecke case ESP_TCHI: 448c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 449c9cf45c1SHannes Reinecke if (!s->tchi_written) { 450c9cf45c1SHannes Reinecke return s->chip_id; 451c9cf45c1SHannes Reinecke } 4526f7e9aecSbellard default: 4536f7e9aecSbellard break; 4546f7e9aecSbellard } 4552f275b8fSbellard return s->rregs[saddr]; 4566f7e9aecSbellard } 4576f7e9aecSbellard 4589c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 4596f7e9aecSbellard { 460bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 4616f7e9aecSbellard switch (saddr) { 462c9cf45c1SHannes Reinecke case ESP_TCHI: 463c9cf45c1SHannes Reinecke s->tchi_written = true; 464c9cf45c1SHannes Reinecke /* fall through */ 4655ad6bb97Sblueswir1 case ESP_TCLO: 4665ad6bb97Sblueswir1 case ESP_TCMID: 4675ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 4684f6200f0Sbellard break; 4695ad6bb97Sblueswir1 case ESP_FIFO: 4709f149aa9Spbrook if (s->do_cmd) { 471926cde5fSPrasad J Pandit if (s->cmdlen < ESP_CMDBUF_SZ) { 4729f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 473c98c6c10SPrasad J Pandit } else { 474c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 475c98c6c10SPrasad J Pandit } 476ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 4773af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 4782e5d83bbSpbrook } else { 4794f6200f0Sbellard s->ti_size++; 4804f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 4812e5d83bbSpbrook } 4824f6200f0Sbellard break; 4835ad6bb97Sblueswir1 case ESP_CMD: 4844f6200f0Sbellard s->rregs[saddr] = val; 4855ad6bb97Sblueswir1 if (val & CMD_DMA) { 4864f6200f0Sbellard s->dma = 1; 4876787f5faSpbrook /* Reload DMA counter. */ 4885ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 4895ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 4909ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 4914f6200f0Sbellard } else { 4924f6200f0Sbellard s->dma = 0; 4934f6200f0Sbellard } 4945ad6bb97Sblueswir1 switch(val & CMD_CMD) { 4955ad6bb97Sblueswir1 case CMD_NOP: 496bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 4972f275b8fSbellard break; 4985ad6bb97Sblueswir1 case CMD_FLUSH: 499bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 5009e61bde5Sbellard //s->ti_size = 0; 5015ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 5025ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 503a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 5046f7e9aecSbellard break; 5055ad6bb97Sblueswir1 case CMD_RESET: 506bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 507a391fdbcSHervé Poussineau esp_soft_reset(s); 5086f7e9aecSbellard break; 5095ad6bb97Sblueswir1 case CMD_BUSRESET: 510bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 5115ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 5125ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 513c73f96fdSblueswir1 esp_raise_irq(s); 5149e61bde5Sbellard } 5152f275b8fSbellard break; 5165ad6bb97Sblueswir1 case CMD_TI: 5172f275b8fSbellard handle_ti(s); 5182f275b8fSbellard break; 5195ad6bb97Sblueswir1 case CMD_ICCS: 520bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 5210fc5c15aSpbrook write_response(s); 5224bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 5234bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 5242f275b8fSbellard break; 5255ad6bb97Sblueswir1 case CMD_MSGACC: 526bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 5275ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 5285ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 5294e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 5304e2a68c1SArtyom Tarasenko esp_raise_irq(s); 5316f7e9aecSbellard break; 5320fd0eb21SBlue Swirl case CMD_PAD: 533bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 5340fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 5350fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 5360fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 5370fd0eb21SBlue Swirl break; 5385ad6bb97Sblueswir1 case CMD_SATN: 539bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 5406f7e9aecSbellard break; 5416915bff1SHervé Poussineau case CMD_RSTATN: 5426915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 5436915bff1SHervé Poussineau break; 5445e1e0a3bSBlue Swirl case CMD_SEL: 545bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 546f2818f22SArtyom Tarasenko handle_s_without_atn(s); 5475e1e0a3bSBlue Swirl break; 5485ad6bb97Sblueswir1 case CMD_SELATN: 549bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 5502f275b8fSbellard handle_satn(s); 5512f275b8fSbellard break; 5525ad6bb97Sblueswir1 case CMD_SELATNS: 553bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 5549f149aa9Spbrook handle_satn_stop(s); 5552f275b8fSbellard break; 5565ad6bb97Sblueswir1 case CMD_ENSEL: 557bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 558e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 55974ec6048Sblueswir1 break; 5606fe84c18SHervé Poussineau case CMD_DISSEL: 5616fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 5626fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 5636fe84c18SHervé Poussineau esp_raise_irq(s); 5646fe84c18SHervé Poussineau break; 5652f275b8fSbellard default: 5663af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 5676f7e9aecSbellard break; 5686f7e9aecSbellard } 5696f7e9aecSbellard break; 5705ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 5714f6200f0Sbellard break; 5725ad6bb97Sblueswir1 case ESP_CFG1: 5739ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 5749ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 5754f6200f0Sbellard s->rregs[saddr] = val; 5764f6200f0Sbellard break; 5775ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 5784f6200f0Sbellard break; 5796f7e9aecSbellard default: 5803af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 5818dea1dd4Sblueswir1 return; 5826f7e9aecSbellard } 5832f275b8fSbellard s->wregs[saddr] = val; 5846f7e9aecSbellard } 5856f7e9aecSbellard 586a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 5878372d383SPeter Maydell unsigned size, bool is_write, 5888372d383SPeter Maydell MemTxAttrs attrs) 58967bb5314SAvi Kivity { 59067bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 59167bb5314SAvi Kivity } 5926f7e9aecSbellard 5939c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 594cc9952f3SBlue Swirl .name ="esp", 595cc966774SPaolo Bonzini .version_id = 4, 596cc9952f3SBlue Swirl .minimum_version_id = 3, 597cc9952f3SBlue Swirl .fields = (VMStateField[]) { 598cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 599cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 600cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 601cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 602cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 603cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 6043944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 605ea84a442SGuenter Roeck VMSTATE_UINT32(deferred_status, ESPState), 606ea84a442SGuenter Roeck VMSTATE_BOOL(deferred_complete, ESPState), 607cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 608cc966774SPaolo Bonzini VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), 609cc966774SPaolo Bonzini VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), 610cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 611cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 612cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 613cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 6146f7e9aecSbellard } 615cc9952f3SBlue Swirl }; 6166f7e9aecSbellard 617a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 618a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 619a391fdbcSHervé Poussineau { 620a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 621a391fdbcSHervé Poussineau uint32_t saddr; 622a391fdbcSHervé Poussineau 623a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 624a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 625a391fdbcSHervé Poussineau } 626a391fdbcSHervé Poussineau 627a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 628a391fdbcSHervé Poussineau unsigned int size) 629a391fdbcSHervé Poussineau { 630a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 631a391fdbcSHervé Poussineau uint32_t saddr; 632a391fdbcSHervé Poussineau 633a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 634a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 635a391fdbcSHervé Poussineau } 636a391fdbcSHervé Poussineau 637a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 638a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 639a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 640a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 641a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 642a391fdbcSHervé Poussineau }; 643a391fdbcSHervé Poussineau 644afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 645afd4030cSPaolo Bonzini .tcq = false, 6467e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 6477e0380b9SPaolo Bonzini .max_lun = 7, 648afd4030cSPaolo Bonzini 649c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 65094d3f98aSPaolo Bonzini .complete = esp_command_complete, 65194d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 652cfdc1bb0SPaolo Bonzini }; 653cfdc1bb0SPaolo Bonzini 654a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 655cfb9de9cSPaul Brook { 65680cac47eSKamil Rytarowski SysBusESPState *sysbus = ESP_STATE(opaque); 657a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 658a391fdbcSHervé Poussineau 659a391fdbcSHervé Poussineau switch (irq) { 660a391fdbcSHervé Poussineau case 0: 661a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 662a391fdbcSHervé Poussineau break; 663a391fdbcSHervé Poussineau case 1: 664a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 665a391fdbcSHervé Poussineau break; 666a391fdbcSHervé Poussineau } 667a391fdbcSHervé Poussineau } 668a391fdbcSHervé Poussineau 669b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 670a391fdbcSHervé Poussineau { 671b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 67280cac47eSKamil Rytarowski SysBusESPState *sysbus = ESP_STATE(dev); 673a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 6746f7e9aecSbellard 675b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 676a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 6776f7e9aecSbellard 678d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 67929776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 68029776739SPaolo Bonzini sysbus, "esp", ESP_REGS << sysbus->it_shift); 681b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 6826f7e9aecSbellard 683b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 6842d069babSblueswir1 685b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 68667e999beSbellard } 687cfb9de9cSPaul Brook 688a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 689a391fdbcSHervé Poussineau { 69080cac47eSKamil Rytarowski SysBusESPState *sysbus = ESP_STATE(dev); 691a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 692a391fdbcSHervé Poussineau } 693a391fdbcSHervé Poussineau 694a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 695a391fdbcSHervé Poussineau .name = "sysbusespscsi", 696ea84a442SGuenter Roeck .version_id = 1, 697ea84a442SGuenter Roeck .minimum_version_id = 1, 698a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 699a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 700a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 701a391fdbcSHervé Poussineau } 702999e12bbSAnthony Liguori }; 703999e12bbSAnthony Liguori 704a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 705999e12bbSAnthony Liguori { 70639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 707999e12bbSAnthony Liguori 708b09318caSHu Tao dc->realize = sysbus_esp_realize; 709a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 710a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 711125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 71263235df8SBlue Swirl } 713999e12bbSAnthony Liguori 7141f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 715a71c7ec5SHu Tao .name = TYPE_ESP, 71639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 717a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 718a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 71963235df8SBlue Swirl }; 72063235df8SBlue Swirl 72183f7d43aSAndreas Färber static void esp_register_types(void) 722cfb9de9cSPaul Brook { 723a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 724cfb9de9cSPaul Brook } 725cfb9de9cSPaul Brook 72683f7d43aSAndreas Färber type_init(esp_register_types) 727