16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 280d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 29bf4b9889SBlue Swirl #include "trace.h" 30da34e65cSMarkus Armbruster #include "qapi/error.h" 311de7afc9SPaolo Bonzini #include "qemu/log.h" 326f7e9aecSbellard 3367e999beSbellard /* 345ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 355ad6bb97Sblueswir1 * also produced as NCR89C100. See 3667e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3767e999beSbellard * and 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 3967e999beSbellard */ 4067e999beSbellard 41c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 42c73f96fdSblueswir1 { 43c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 44c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 45c73f96fdSblueswir1 qemu_irq_raise(s->irq); 46bf4b9889SBlue Swirl trace_esp_raise_irq(); 47c73f96fdSblueswir1 } 48c73f96fdSblueswir1 } 49c73f96fdSblueswir1 50c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 51c73f96fdSblueswir1 { 52c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 53c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 54c73f96fdSblueswir1 qemu_irq_lower(s->irq); 55bf4b9889SBlue Swirl trace_esp_lower_irq(); 56c73f96fdSblueswir1 } 57c73f96fdSblueswir1 } 58c73f96fdSblueswir1 599c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 6073d74342SBlue Swirl { 6173d74342SBlue Swirl if (level) { 6273d74342SBlue Swirl s->dma_enabled = 1; 63bf4b9889SBlue Swirl trace_esp_dma_enable(); 6473d74342SBlue Swirl if (s->dma_cb) { 6573d74342SBlue Swirl s->dma_cb(s); 6673d74342SBlue Swirl s->dma_cb = NULL; 6773d74342SBlue Swirl } 6873d74342SBlue Swirl } else { 69bf4b9889SBlue Swirl trace_esp_dma_disable(); 7073d74342SBlue Swirl s->dma_enabled = 0; 7173d74342SBlue Swirl } 7273d74342SBlue Swirl } 7373d74342SBlue Swirl 749c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 7594d3f98aSPaolo Bonzini { 76e6810db8SHervé Poussineau ESPState *s = req->hba_private; 7794d3f98aSPaolo Bonzini 7894d3f98aSPaolo Bonzini if (req == s->current_req) { 7994d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 8094d3f98aSPaolo Bonzini s->current_req = NULL; 8194d3f98aSPaolo Bonzini s->current_dev = NULL; 8294d3f98aSPaolo Bonzini } 8394d3f98aSPaolo Bonzini } 8494d3f98aSPaolo Bonzini 856c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 862f275b8fSbellard { 87a917d384Spbrook uint32_t dmalen; 882f275b8fSbellard int target; 892f275b8fSbellard 908dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 914f6200f0Sbellard if (s->dma) { 929ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 939ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 949ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 956c1fef6bSPrasad J Pandit if (dmalen > buflen) { 966c1fef6bSPrasad J Pandit return 0; 976c1fef6bSPrasad J Pandit } 988b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 994f6200f0Sbellard } else { 100fc4d65daSblueswir1 dmalen = s->ti_size; 101d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 102d3cdc491SPrasad J Pandit return 0; 103d3cdc491SPrasad J Pandit } 104fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 10575ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 1064f6200f0Sbellard } 107bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1082e5d83bbSpbrook 1092f275b8fSbellard s->ti_size = 0; 1104f6200f0Sbellard s->ti_rptr = 0; 1114f6200f0Sbellard s->ti_wptr = 0; 1122f275b8fSbellard 113429bef69SHervé Poussineau if (s->current_req) { 114a917d384Spbrook /* Started a new command before the old one finished. Cancel it. */ 11594d3f98aSPaolo Bonzini scsi_req_cancel(s->current_req); 116a917d384Spbrook s->async_len = 0; 117a917d384Spbrook } 118a917d384Spbrook 1190d3545e7SPaolo Bonzini s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 120f48a7a6eSPaolo Bonzini if (!s->current_dev) { 1212e5d83bbSpbrook // No such drive 122c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = 0; 1235ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 1245ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_0; 125c73f96fdSblueswir1 esp_raise_irq(s); 1269f149aa9Spbrook return 0; 1272f275b8fSbellard } 1289f149aa9Spbrook return dmalen; 1299f149aa9Spbrook } 1309f149aa9Spbrook 131f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1329f149aa9Spbrook { 1339f149aa9Spbrook int32_t datalen; 1349f149aa9Spbrook int lun; 135f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1369f149aa9Spbrook 137bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 138f2818f22SArtyom Tarasenko lun = busid & 7; 1390d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 140e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 141c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 14267e999beSbellard s->ti_size = datalen; 14367e999beSbellard if (datalen != 0) { 144c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 145a917d384Spbrook s->dma_left = 0; 1466787f5faSpbrook s->dma_counter = 0; 1472e5d83bbSpbrook if (datalen > 0) { 1485ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 1494f6200f0Sbellard } else { 1505ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 1514f6200f0Sbellard } 152ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 1534e9aec74Spbrook } 1545ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1555ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 156c73f96fdSblueswir1 esp_raise_irq(s); 1572f275b8fSbellard } 1582f275b8fSbellard 159f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 160f2818f22SArtyom Tarasenko { 161f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 162f2818f22SArtyom Tarasenko 163f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 164f2818f22SArtyom Tarasenko } 165f2818f22SArtyom Tarasenko 1669f149aa9Spbrook static void handle_satn(ESPState *s) 1679f149aa9Spbrook { 1689f149aa9Spbrook uint8_t buf[32]; 1699f149aa9Spbrook int len; 1709f149aa9Spbrook 1711b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 17273d74342SBlue Swirl s->dma_cb = handle_satn; 17373d74342SBlue Swirl return; 17473d74342SBlue Swirl } 1756c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 1769f149aa9Spbrook if (len) 1779f149aa9Spbrook do_cmd(s, buf); 1789f149aa9Spbrook } 1799f149aa9Spbrook 180f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 181f2818f22SArtyom Tarasenko { 182f2818f22SArtyom Tarasenko uint8_t buf[32]; 183f2818f22SArtyom Tarasenko int len; 184f2818f22SArtyom Tarasenko 1851b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 18673d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 18773d74342SBlue Swirl return; 18873d74342SBlue Swirl } 1896c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 190f2818f22SArtyom Tarasenko if (len) { 191f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 192f2818f22SArtyom Tarasenko } 193f2818f22SArtyom Tarasenko } 194f2818f22SArtyom Tarasenko 1959f149aa9Spbrook static void handle_satn_stop(ESPState *s) 1969f149aa9Spbrook { 1971b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 19873d74342SBlue Swirl s->dma_cb = handle_satn_stop; 19973d74342SBlue Swirl return; 20073d74342SBlue Swirl } 2016c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 2029f149aa9Spbrook if (s->cmdlen) { 203bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 2049f149aa9Spbrook s->do_cmd = 1; 205c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 2065ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2075ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 208c73f96fdSblueswir1 esp_raise_irq(s); 2099f149aa9Spbrook } 2109f149aa9Spbrook } 2119f149aa9Spbrook 2120fc5c15aSpbrook static void write_response(ESPState *s) 2132f275b8fSbellard { 214bf4b9889SBlue Swirl trace_esp_write_response(s->status); 2153944966dSPaolo Bonzini s->ti_buf[0] = s->status; 2160fc5c15aSpbrook s->ti_buf[1] = 0; 2174f6200f0Sbellard if (s->dma) { 2188b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 219c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 2205ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2215ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 2224f6200f0Sbellard } else { 2230fc5c15aSpbrook s->ti_size = 2; 2244f6200f0Sbellard s->ti_rptr = 0; 225*d020aa50SPaolo Bonzini s->ti_wptr = 2; 2265ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 2274f6200f0Sbellard } 228c73f96fdSblueswir1 esp_raise_irq(s); 2292f275b8fSbellard } 2304f6200f0Sbellard 231a917d384Spbrook static void esp_dma_done(ESPState *s) 2324d611c9aSpbrook { 233c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 2345ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 2355ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 2365ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 2375ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 2385ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 2399ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 240c73f96fdSblueswir1 esp_raise_irq(s); 2414d611c9aSpbrook } 242a917d384Spbrook 243a917d384Spbrook static void esp_do_dma(ESPState *s) 244a917d384Spbrook { 24567e999beSbellard uint32_t len; 246a917d384Spbrook int to_device; 247a917d384Spbrook 24867e999beSbellard to_device = (s->ti_size < 0); 249a917d384Spbrook len = s->dma_left; 250a917d384Spbrook if (s->do_cmd) { 251bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 2528b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 253a917d384Spbrook s->ti_size = 0; 254a917d384Spbrook s->cmdlen = 0; 255a917d384Spbrook s->do_cmd = 0; 256a917d384Spbrook do_cmd(s, s->cmdbuf); 257a917d384Spbrook return; 258a917d384Spbrook } 259a917d384Spbrook if (s->async_len == 0) { 260a917d384Spbrook /* Defer until data is available. */ 261a917d384Spbrook return; 262a917d384Spbrook } 263a917d384Spbrook if (len > s->async_len) { 264a917d384Spbrook len = s->async_len; 265a917d384Spbrook } 266a917d384Spbrook if (to_device) { 2678b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 268a917d384Spbrook } else { 2698b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 270a917d384Spbrook } 271a917d384Spbrook s->dma_left -= len; 272a917d384Spbrook s->async_buf += len; 273a917d384Spbrook s->async_len -= len; 2746787f5faSpbrook if (to_device) 2756787f5faSpbrook s->ti_size += len; 2766787f5faSpbrook else 2776787f5faSpbrook s->ti_size -= len; 278a917d384Spbrook if (s->async_len == 0) { 279ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2806787f5faSpbrook /* If there is still data to be read from the device then 2818dea1dd4Sblueswir1 complete the DMA operation immediately. Otherwise defer 2826787f5faSpbrook until the scsi layer has completed. */ 283ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 284ad3376ccSPaolo Bonzini return; 285a917d384Spbrook } 286a917d384Spbrook } 287ad3376ccSPaolo Bonzini 2886787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 289a917d384Spbrook esp_dma_done(s); 290a917d384Spbrook } 291a917d384Spbrook 2929c7e23fcSHervé Poussineau void esp_command_complete(SCSIRequest *req, uint32_t status, 29301e95455SPaolo Bonzini size_t resid) 294a917d384Spbrook { 295e6810db8SHervé Poussineau ESPState *s = req->hba_private; 296a917d384Spbrook 297bf4b9889SBlue Swirl trace_esp_command_complete(); 298c6df7102SPaolo Bonzini if (s->ti_size != 0) { 299bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 300c6df7102SPaolo Bonzini } 301a917d384Spbrook s->ti_size = 0; 302a917d384Spbrook s->dma_left = 0; 303a917d384Spbrook s->async_len = 0; 304aba1f023SPaolo Bonzini if (status) { 305bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 306c6df7102SPaolo Bonzini } 307aba1f023SPaolo Bonzini s->status = status; 3085ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 309a917d384Spbrook esp_dma_done(s); 3105c6c0e51SHannes Reinecke if (s->current_req) { 3115c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 3125c6c0e51SHannes Reinecke s->current_req = NULL; 313a917d384Spbrook s->current_dev = NULL; 3145c6c0e51SHannes Reinecke } 315c6df7102SPaolo Bonzini } 316c6df7102SPaolo Bonzini 3179c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 318c6df7102SPaolo Bonzini { 319e6810db8SHervé Poussineau ESPState *s = req->hba_private; 320c6df7102SPaolo Bonzini 321bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 322aba1f023SPaolo Bonzini s->async_len = len; 3230c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 3246787f5faSpbrook if (s->dma_left) { 325a917d384Spbrook esp_do_dma(s); 3266787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 3276787f5faSpbrook /* If this was the last part of a DMA transfer then the 3286787f5faSpbrook completion interrupt is deferred to here. */ 3296787f5faSpbrook esp_dma_done(s); 3306787f5faSpbrook } 331a917d384Spbrook } 3322e5d83bbSpbrook 3332f275b8fSbellard static void handle_ti(ESPState *s) 3342f275b8fSbellard { 3354d611c9aSpbrook uint32_t dmalen, minlen; 3362f275b8fSbellard 3377246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 3387246e160SHervé Poussineau s->dma_cb = handle_ti; 3397246e160SHervé Poussineau return; 3407246e160SHervé Poussineau } 3417246e160SHervé Poussineau 3429ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 3439ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 3449ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 345db59203dSpbrook if (dmalen==0) { 346db59203dSpbrook dmalen=0x10000; 347db59203dSpbrook } 3486787f5faSpbrook s->dma_counter = dmalen; 349db59203dSpbrook 3509f149aa9Spbrook if (s->do_cmd) 3519f149aa9Spbrook minlen = (dmalen < 32) ? dmalen : 32; 35267e999beSbellard else if (s->ti_size < 0) 35367e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 3549f149aa9Spbrook else 355db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 356bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 3574f6200f0Sbellard if (s->dma) { 3584d611c9aSpbrook s->dma_left = minlen; 3595ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 3604d611c9aSpbrook esp_do_dma(s); 3619f149aa9Spbrook } else if (s->do_cmd) { 362bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 3639f149aa9Spbrook s->ti_size = 0; 3649f149aa9Spbrook s->cmdlen = 0; 3659f149aa9Spbrook s->do_cmd = 0; 3669f149aa9Spbrook do_cmd(s, s->cmdbuf); 3679f149aa9Spbrook return; 3684f6200f0Sbellard } 3692f275b8fSbellard } 3702f275b8fSbellard 3719c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 3726f7e9aecSbellard { 3735aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 3745aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 375c9cf45c1SHannes Reinecke s->tchi_written = 0; 3764e9aec74Spbrook s->ti_size = 0; 3774e9aec74Spbrook s->ti_rptr = 0; 3784e9aec74Spbrook s->ti_wptr = 0; 3794e9aec74Spbrook s->dma = 0; 3809f149aa9Spbrook s->do_cmd = 0; 38173d74342SBlue Swirl s->dma_cb = NULL; 3828dea1dd4Sblueswir1 3838dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 3846f7e9aecSbellard } 3856f7e9aecSbellard 386a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 38785948643SBlue Swirl { 38885948643SBlue Swirl qemu_irq_lower(s->irq); 389a391fdbcSHervé Poussineau esp_hard_reset(s); 39085948643SBlue Swirl } 39185948643SBlue Swirl 392a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 3932d069babSblueswir1 { 39485948643SBlue Swirl if (level) { 395a391fdbcSHervé Poussineau esp_soft_reset(s); 39685948643SBlue Swirl } 3972d069babSblueswir1 } 3982d069babSblueswir1 3999c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 40073d74342SBlue Swirl { 401a391fdbcSHervé Poussineau uint32_t old_val; 40273d74342SBlue Swirl 403bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 4046f7e9aecSbellard switch (saddr) { 4055ad6bb97Sblueswir1 case ESP_FIFO: 4065ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 4078dea1dd4Sblueswir1 /* Data out. */ 408ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 4095ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 410ff589551SPrasad J Pandit esp_raise_irq(s); 411ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 412ff589551SPrasad J Pandit s->ti_size--; 4135ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 414c73f96fdSblueswir1 esp_raise_irq(s); 4154f6200f0Sbellard } 416ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 4174f6200f0Sbellard s->ti_rptr = 0; 4184f6200f0Sbellard s->ti_wptr = 0; 4194f6200f0Sbellard } 4204f6200f0Sbellard break; 4215ad6bb97Sblueswir1 case ESP_RINTR: 4222814df28SBlue Swirl /* Clear sequence step, interrupt register and all status bits 4232814df28SBlue Swirl except TC */ 4242814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 4252814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 4262814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 4272814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 428c73f96fdSblueswir1 esp_lower_irq(s); 4292814df28SBlue Swirl 4302814df28SBlue Swirl return old_val; 431c9cf45c1SHannes Reinecke case ESP_TCHI: 432c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 433c9cf45c1SHannes Reinecke if (!s->tchi_written) { 434c9cf45c1SHannes Reinecke return s->chip_id; 435c9cf45c1SHannes Reinecke } 4366f7e9aecSbellard default: 4376f7e9aecSbellard break; 4386f7e9aecSbellard } 4392f275b8fSbellard return s->rregs[saddr]; 4406f7e9aecSbellard } 4416f7e9aecSbellard 4429c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 4436f7e9aecSbellard { 444bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 4456f7e9aecSbellard switch (saddr) { 446c9cf45c1SHannes Reinecke case ESP_TCHI: 447c9cf45c1SHannes Reinecke s->tchi_written = true; 448c9cf45c1SHannes Reinecke /* fall through */ 4495ad6bb97Sblueswir1 case ESP_TCLO: 4505ad6bb97Sblueswir1 case ESP_TCMID: 4515ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 4524f6200f0Sbellard break; 4535ad6bb97Sblueswir1 case ESP_FIFO: 4549f149aa9Spbrook if (s->do_cmd) { 455c98c6c10SPrasad J Pandit if (s->cmdlen < TI_BUFSZ) { 4569f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 457c98c6c10SPrasad J Pandit } else { 458c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 459c98c6c10SPrasad J Pandit } 460ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 4613af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 4622e5d83bbSpbrook } else { 4634f6200f0Sbellard s->ti_size++; 4644f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 4652e5d83bbSpbrook } 4664f6200f0Sbellard break; 4675ad6bb97Sblueswir1 case ESP_CMD: 4684f6200f0Sbellard s->rregs[saddr] = val; 4695ad6bb97Sblueswir1 if (val & CMD_DMA) { 4704f6200f0Sbellard s->dma = 1; 4716787f5faSpbrook /* Reload DMA counter. */ 4725ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 4735ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 4749ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 4754f6200f0Sbellard } else { 4764f6200f0Sbellard s->dma = 0; 4774f6200f0Sbellard } 4785ad6bb97Sblueswir1 switch(val & CMD_CMD) { 4795ad6bb97Sblueswir1 case CMD_NOP: 480bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 4812f275b8fSbellard break; 4825ad6bb97Sblueswir1 case CMD_FLUSH: 483bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 4849e61bde5Sbellard //s->ti_size = 0; 4855ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4865ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 487a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 4886f7e9aecSbellard break; 4895ad6bb97Sblueswir1 case CMD_RESET: 490bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 491a391fdbcSHervé Poussineau esp_soft_reset(s); 4926f7e9aecSbellard break; 4935ad6bb97Sblueswir1 case CMD_BUSRESET: 494bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 4955ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 4965ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 497c73f96fdSblueswir1 esp_raise_irq(s); 4989e61bde5Sbellard } 4992f275b8fSbellard break; 5005ad6bb97Sblueswir1 case CMD_TI: 5012f275b8fSbellard handle_ti(s); 5022f275b8fSbellard break; 5035ad6bb97Sblueswir1 case CMD_ICCS: 504bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 5050fc5c15aSpbrook write_response(s); 5064bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 5074bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 5082f275b8fSbellard break; 5095ad6bb97Sblueswir1 case CMD_MSGACC: 510bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 5115ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 5125ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 5134e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 5144e2a68c1SArtyom Tarasenko esp_raise_irq(s); 5156f7e9aecSbellard break; 5160fd0eb21SBlue Swirl case CMD_PAD: 517bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 5180fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 5190fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 5200fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 5210fd0eb21SBlue Swirl break; 5225ad6bb97Sblueswir1 case CMD_SATN: 523bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 5246f7e9aecSbellard break; 5256915bff1SHervé Poussineau case CMD_RSTATN: 5266915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 5276915bff1SHervé Poussineau break; 5285e1e0a3bSBlue Swirl case CMD_SEL: 529bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 530f2818f22SArtyom Tarasenko handle_s_without_atn(s); 5315e1e0a3bSBlue Swirl break; 5325ad6bb97Sblueswir1 case CMD_SELATN: 533bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 5342f275b8fSbellard handle_satn(s); 5352f275b8fSbellard break; 5365ad6bb97Sblueswir1 case CMD_SELATNS: 537bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 5389f149aa9Spbrook handle_satn_stop(s); 5392f275b8fSbellard break; 5405ad6bb97Sblueswir1 case CMD_ENSEL: 541bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 542e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 54374ec6048Sblueswir1 break; 5446fe84c18SHervé Poussineau case CMD_DISSEL: 5456fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 5466fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 5476fe84c18SHervé Poussineau esp_raise_irq(s); 5486fe84c18SHervé Poussineau break; 5492f275b8fSbellard default: 5503af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 5516f7e9aecSbellard break; 5526f7e9aecSbellard } 5536f7e9aecSbellard break; 5545ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 5554f6200f0Sbellard break; 5565ad6bb97Sblueswir1 case ESP_CFG1: 5579ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 5589ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 5594f6200f0Sbellard s->rregs[saddr] = val; 5604f6200f0Sbellard break; 5615ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 5624f6200f0Sbellard break; 5636f7e9aecSbellard default: 5643af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 5658dea1dd4Sblueswir1 return; 5666f7e9aecSbellard } 5672f275b8fSbellard s->wregs[saddr] = val; 5686f7e9aecSbellard } 5696f7e9aecSbellard 570a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 57167bb5314SAvi Kivity unsigned size, bool is_write) 57267bb5314SAvi Kivity { 57367bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 57467bb5314SAvi Kivity } 5756f7e9aecSbellard 5769c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 577cc9952f3SBlue Swirl .name ="esp", 578cc9952f3SBlue Swirl .version_id = 3, 579cc9952f3SBlue Swirl .minimum_version_id = 3, 580cc9952f3SBlue Swirl .fields = (VMStateField[]) { 581cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 582cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 583cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 584cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 585cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 586cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 5873944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 588cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 589cc9952f3SBlue Swirl VMSTATE_BUFFER(cmdbuf, ESPState), 590cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 591cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 592cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 593cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 5946f7e9aecSbellard } 595cc9952f3SBlue Swirl }; 5966f7e9aecSbellard 597a71c7ec5SHu Tao #define TYPE_ESP "esp" 598a71c7ec5SHu Tao #define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP) 599a71c7ec5SHu Tao 600a391fdbcSHervé Poussineau typedef struct { 601a71c7ec5SHu Tao /*< private >*/ 602a71c7ec5SHu Tao SysBusDevice parent_obj; 603a71c7ec5SHu Tao /*< public >*/ 604a71c7ec5SHu Tao 605a391fdbcSHervé Poussineau MemoryRegion iomem; 606a391fdbcSHervé Poussineau uint32_t it_shift; 607a391fdbcSHervé Poussineau ESPState esp; 608a391fdbcSHervé Poussineau } SysBusESPState; 609a391fdbcSHervé Poussineau 610a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 611a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 612a391fdbcSHervé Poussineau { 613a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 614a391fdbcSHervé Poussineau uint32_t saddr; 615a391fdbcSHervé Poussineau 616a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 617a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 618a391fdbcSHervé Poussineau } 619a391fdbcSHervé Poussineau 620a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 621a391fdbcSHervé Poussineau unsigned int size) 622a391fdbcSHervé Poussineau { 623a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 624a391fdbcSHervé Poussineau uint32_t saddr; 625a391fdbcSHervé Poussineau 626a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 627a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 628a391fdbcSHervé Poussineau } 629a391fdbcSHervé Poussineau 630a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 631a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 632a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 633a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 634a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 635a391fdbcSHervé Poussineau }; 636a391fdbcSHervé Poussineau 637a8170e5eSAvi Kivity void esp_init(hwaddr espaddr, int it_shift, 638ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_read, 639ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_write, 64073d74342SBlue Swirl void *dma_opaque, qemu_irq irq, qemu_irq *reset, 64173d74342SBlue Swirl qemu_irq *dma_enable) 6426f7e9aecSbellard { 643cfb9de9cSPaul Brook DeviceState *dev; 644cfb9de9cSPaul Brook SysBusDevice *s; 645a391fdbcSHervé Poussineau SysBusESPState *sysbus; 646ee6847d1SGerd Hoffmann ESPState *esp; 647cfb9de9cSPaul Brook 648a71c7ec5SHu Tao dev = qdev_create(NULL, TYPE_ESP); 649a71c7ec5SHu Tao sysbus = ESP(dev); 650a391fdbcSHervé Poussineau esp = &sysbus->esp; 651ee6847d1SGerd Hoffmann esp->dma_memory_read = dma_memory_read; 652ee6847d1SGerd Hoffmann esp->dma_memory_write = dma_memory_write; 653ee6847d1SGerd Hoffmann esp->dma_opaque = dma_opaque; 654a391fdbcSHervé Poussineau sysbus->it_shift = it_shift; 65573d74342SBlue Swirl /* XXX for now until rc4030 has been changed to use DMA enable signal */ 65673d74342SBlue Swirl esp->dma_enabled = 1; 657e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6581356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 659cfb9de9cSPaul Brook sysbus_connect_irq(s, 0, irq); 660cfb9de9cSPaul Brook sysbus_mmio_map(s, 0, espaddr); 66174ff8d90SBlue Swirl *reset = qdev_get_gpio_in(dev, 0); 66273d74342SBlue Swirl *dma_enable = qdev_get_gpio_in(dev, 1); 663cfb9de9cSPaul Brook } 664cfb9de9cSPaul Brook 665afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 666afd4030cSPaolo Bonzini .tcq = false, 6677e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 6687e0380b9SPaolo Bonzini .max_lun = 7, 669afd4030cSPaolo Bonzini 670c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 67194d3f98aSPaolo Bonzini .complete = esp_command_complete, 67294d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 673cfdc1bb0SPaolo Bonzini }; 674cfdc1bb0SPaolo Bonzini 675a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 676cfb9de9cSPaul Brook { 677a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(opaque); 678a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 679a391fdbcSHervé Poussineau 680a391fdbcSHervé Poussineau switch (irq) { 681a391fdbcSHervé Poussineau case 0: 682a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 683a391fdbcSHervé Poussineau break; 684a391fdbcSHervé Poussineau case 1: 685a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 686a391fdbcSHervé Poussineau break; 687a391fdbcSHervé Poussineau } 688a391fdbcSHervé Poussineau } 689a391fdbcSHervé Poussineau 690b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 691a391fdbcSHervé Poussineau { 692b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 693a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 694a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 695caad4eb3SAndreas Färber Error *err = NULL; 6966f7e9aecSbellard 697b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 698a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 6996f7e9aecSbellard 700d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 70129776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 70229776739SPaolo Bonzini sysbus, "esp", ESP_REGS << sysbus->it_shift); 703b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 7046f7e9aecSbellard 705b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 7062d069babSblueswir1 707b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 708caad4eb3SAndreas Färber scsi_bus_legacy_handle_cmdline(&s->bus, &err); 709caad4eb3SAndreas Färber if (err != NULL) { 710caad4eb3SAndreas Färber error_propagate(errp, err); 711b09318caSHu Tao return; 712b09318caSHu Tao } 71367e999beSbellard } 714cfb9de9cSPaul Brook 715a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 716a391fdbcSHervé Poussineau { 717a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 718a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 719a391fdbcSHervé Poussineau } 720a391fdbcSHervé Poussineau 721a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 722a391fdbcSHervé Poussineau .name = "sysbusespscsi", 723a391fdbcSHervé Poussineau .version_id = 0, 724a391fdbcSHervé Poussineau .minimum_version_id = 0, 725a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 726a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 727a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 728a391fdbcSHervé Poussineau } 729999e12bbSAnthony Liguori }; 730999e12bbSAnthony Liguori 731a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 732999e12bbSAnthony Liguori { 73339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 734999e12bbSAnthony Liguori 735b09318caSHu Tao dc->realize = sysbus_esp_realize; 736a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 737a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 738125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 73963235df8SBlue Swirl } 740999e12bbSAnthony Liguori 7411f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 742a71c7ec5SHu Tao .name = TYPE_ESP, 74339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 744a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 745a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 74663235df8SBlue Swirl }; 74763235df8SBlue Swirl 74883f7d43aSAndreas Färber static void esp_register_types(void) 749cfb9de9cSPaul Brook { 750a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 751cfb9de9cSPaul Brook } 752cfb9de9cSPaul Brook 75383f7d43aSAndreas Färber type_init(esp_register_types) 754