16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 1247b320a8eSMark Cave-Ayland uint32_t n; 1257b320a8eSMark Cave-Ayland 1267b320a8eSMark Cave-Ayland if (maxlen == 0) { 1277b320a8eSMark Cave-Ayland return 0; 1287b320a8eSMark Cave-Ayland } 1297b320a8eSMark Cave-Ayland 1307b320a8eSMark Cave-Ayland buf = fifo8_pop_buf(fifo, maxlen, &n); 1317b320a8eSMark Cave-Ayland if (dest) { 1327b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1337b320a8eSMark Cave-Ayland } 1347b320a8eSMark Cave-Ayland 1357b320a8eSMark Cave-Ayland return n; 1367b320a8eSMark Cave-Ayland } 1377b320a8eSMark Cave-Ayland 138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 139c47b5835SMark Cave-Ayland { 140c47b5835SMark Cave-Ayland uint32_t dmalen; 141c47b5835SMark Cave-Ayland 142c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 143c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 144c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 145c47b5835SMark Cave-Ayland 146c47b5835SMark Cave-Ayland return dmalen; 147c47b5835SMark Cave-Ayland } 148c47b5835SMark Cave-Ayland 149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 150c47b5835SMark Cave-Ayland { 151c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 152c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 153c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 154c47b5835SMark Cave-Ayland } 155c47b5835SMark Cave-Ayland 156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 157c04ed569SMark Cave-Ayland { 158c04ed569SMark Cave-Ayland uint32_t dmalen; 159c04ed569SMark Cave-Ayland 160c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 161c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 162c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 163c04ed569SMark Cave-Ayland 164c04ed569SMark Cave-Ayland return dmalen; 165c04ed569SMark Cave-Ayland } 166c04ed569SMark Cave-Ayland 167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 168761bef75SMark Cave-Ayland { 1698da90e81SMark Cave-Ayland uint8_t val; 1708da90e81SMark Cave-Ayland 17102abe246SMark Cave-Ayland if (s->do_cmd) { 172c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->cmdfifo); 17302abe246SMark Cave-Ayland } else { 174c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 17502abe246SMark Cave-Ayland } 1768da90e81SMark Cave-Ayland 1778da90e81SMark Cave-Ayland return val; 178761bef75SMark Cave-Ayland } 179761bef75SMark Cave-Ayland 180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 181761bef75SMark Cave-Ayland { 1828da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1838da90e81SMark Cave-Ayland 1843c421400SMark Cave-Ayland if (dmalen == 0) { 1858da90e81SMark Cave-Ayland return; 1868da90e81SMark Cave-Ayland } 1878da90e81SMark Cave-Ayland 18802abe246SMark Cave-Ayland if (s->do_cmd) { 189e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 19002abe246SMark Cave-Ayland } else { 191e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 19202abe246SMark Cave-Ayland } 1938da90e81SMark Cave-Ayland 1948da90e81SMark Cave-Ayland dmalen--; 1958da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 196761bef75SMark Cave-Ayland } 197761bef75SMark Cave-Ayland 19877987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) 1991e794c51SMark Cave-Ayland { 2001e794c51SMark Cave-Ayland s->pdma_cb = cb; 2011e794c51SMark Cave-Ayland } 2021e794c51SMark Cave-Ayland 203c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2046130b188SLaurent Vivier { 2056130b188SLaurent Vivier int target; 2066130b188SLaurent Vivier 2076130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2086130b188SLaurent Vivier 2096130b188SLaurent Vivier s->ti_size = 0; 210042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 2116130b188SLaurent Vivier 212*cf40a5e4SMark Cave-Ayland if (s->current_req) { 213*cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 214*cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 215*cf40a5e4SMark Cave-Ayland } 216*cf40a5e4SMark Cave-Ayland 2176130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2186130b188SLaurent Vivier if (!s->current_dev) { 2196130b188SLaurent Vivier /* No such drive */ 2206130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 221cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2226130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2236130b188SLaurent Vivier esp_raise_irq(s); 2246130b188SLaurent Vivier return -1; 2256130b188SLaurent Vivier } 2264e78f3bfSMark Cave-Ayland 2274e78f3bfSMark Cave-Ayland /* 2284e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2294eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2304e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2314e78f3bfSMark Cave-Ayland */ 2324e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2334e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2346130b188SLaurent Vivier return 0; 2356130b188SLaurent Vivier } 2366130b188SLaurent Vivier 23720c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2382f275b8fSbellard { 239023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 240042879fcSMark Cave-Ayland uint32_t dmalen, n; 2412f275b8fSbellard int target; 2422f275b8fSbellard 2438dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2444f6200f0Sbellard if (s->dma) { 24520c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 24620c8d2edSMark Cave-Ayland if (dmalen == 0) { 2476c1fef6bSPrasad J Pandit return 0; 2486c1fef6bSPrasad J Pandit } 24974d71ea1SLaurent Vivier if (s->dma_memory_read) { 2508b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 251fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 252023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 2534f6200f0Sbellard } else { 25449691315SMark Cave-Ayland if (esp_select(s) < 0) { 25549691315SMark Cave-Ayland return -1; 25649691315SMark Cave-Ayland } 25774d71ea1SLaurent Vivier esp_raise_drq(s); 25874d71ea1SLaurent Vivier return 0; 25974d71ea1SLaurent Vivier } 26074d71ea1SLaurent Vivier } else { 261023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 26220c8d2edSMark Cave-Ayland if (dmalen == 0) { 263d3cdc491SPrasad J Pandit return 0; 264d3cdc491SPrasad J Pandit } 2657b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 266fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2677b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 26820c8d2edSMark Cave-Ayland } 269bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2702e5d83bbSpbrook 271c7bce09cSMark Cave-Ayland if (esp_select(s) < 0) { 27249691315SMark Cave-Ayland return -1; 2732f275b8fSbellard } 2749f149aa9Spbrook return dmalen; 2759f149aa9Spbrook } 2769f149aa9Spbrook 2774eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2789f149aa9Spbrook { 2797b320a8eSMark Cave-Ayland uint32_t cmdlen; 2809f149aa9Spbrook int32_t datalen; 281f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2827b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2839f149aa9Spbrook 2844eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 285023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 28699545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 28799545751SMark Cave-Ayland return; 28899545751SMark Cave-Ayland } 2897b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 290023666daSMark Cave-Ayland 2914eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 292b22f83d8SAlexandra Diupina if (!current_lun) { 293b22f83d8SAlexandra Diupina /* No such drive */ 294b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 295b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 296b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 297b22f83d8SAlexandra Diupina esp_raise_irq(s); 298b22f83d8SAlexandra Diupina return; 299b22f83d8SAlexandra Diupina } 300b22f83d8SAlexandra Diupina 301fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 302c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 30367e999beSbellard s->ti_size = datalen; 304023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 30567e999beSbellard if (datalen != 0) { 306c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 3074e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3081b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3096cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 3102e5d83bbSpbrook if (datalen > 0) { 3114e78f3bfSMark Cave-Ayland /* 3124e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3134e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3144e78f3bfSMark Cave-Ayland */ 3154e78f3bfSMark Cave-Ayland s->data_in_ready = false; 3165ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 3174f6200f0Sbellard } else { 3185ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 319cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 320c73f96fdSblueswir1 esp_raise_irq(s); 32182141c8bSMark Cave-Ayland esp_lower_drq(s); 3222f275b8fSbellard } 3234e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3244e78f3bfSMark Cave-Ayland return; 3254e78f3bfSMark Cave-Ayland } 3264e78f3bfSMark Cave-Ayland } 3272f275b8fSbellard 3284eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 329f2818f22SArtyom Tarasenko { 3304eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3314eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 332023666daSMark Cave-Ayland 3334eb86065SPaolo Bonzini trace_esp_do_identify(message); 3344eb86065SPaolo Bonzini s->lun = message & 7; 335023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3364eb86065SPaolo Bonzini } 337f2818f22SArtyom Tarasenko 338799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 339023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3404eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 341fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 342023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 343023666daSMark Cave-Ayland } 3444eb86065SPaolo Bonzini } 345023666daSMark Cave-Ayland 3464eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3474eb86065SPaolo Bonzini { 3484eb86065SPaolo Bonzini do_message_phase(s); 3494eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3504eb86065SPaolo Bonzini do_command_phase(s); 351f2818f22SArtyom Tarasenko } 352f2818f22SArtyom Tarasenko 35374d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 35474d71ea1SLaurent Vivier { 355e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 356023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 357e62a959aSMark Cave-Ayland s->do_cmd = 0; 358c959f218SMark Cave-Ayland do_cmd(s); 35974d71ea1SLaurent Vivier } 36074d71ea1SLaurent Vivier } 36174d71ea1SLaurent Vivier 3629f149aa9Spbrook static void handle_satn(ESPState *s) 3639f149aa9Spbrook { 36449691315SMark Cave-Ayland int32_t cmdlen; 36549691315SMark Cave-Ayland 3661b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 36773d74342SBlue Swirl s->dma_cb = handle_satn; 36873d74342SBlue Swirl return; 36973d74342SBlue Swirl } 37077987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_PDMA_CB); 371023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 37249691315SMark Cave-Ayland if (cmdlen > 0) { 373023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 37460720694SMark Cave-Ayland s->do_cmd = 0; 375c959f218SMark Cave-Ayland do_cmd(s); 37649691315SMark Cave-Ayland } else if (cmdlen == 0) { 377bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 37849691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 37949691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 38049691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 3819f149aa9Spbrook } 38294d5c79dSMark Cave-Ayland } 3839f149aa9Spbrook 38474d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 38574d71ea1SLaurent Vivier { 386e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 387023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 388e62a959aSMark Cave-Ayland s->do_cmd = 0; 3894eb86065SPaolo Bonzini do_cmd(s); 39074d71ea1SLaurent Vivier } 39174d71ea1SLaurent Vivier } 39274d71ea1SLaurent Vivier 393f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 394f2818f22SArtyom Tarasenko { 39549691315SMark Cave-Ayland int32_t cmdlen; 39649691315SMark Cave-Ayland 3971b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 39873d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 39973d74342SBlue Swirl return; 40073d74342SBlue Swirl } 40177987ef5SMark Cave-Ayland esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB); 402023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 40349691315SMark Cave-Ayland if (cmdlen > 0) { 404023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 40560720694SMark Cave-Ayland s->do_cmd = 0; 4064eb86065SPaolo Bonzini do_cmd(s); 40749691315SMark Cave-Ayland } else if (cmdlen == 0) { 408bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 40949691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 41049691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 41149691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 412f2818f22SArtyom Tarasenko } 413f2818f22SArtyom Tarasenko } 414f2818f22SArtyom Tarasenko 41574d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 41674d71ea1SLaurent Vivier { 417e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 418023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 41974d71ea1SLaurent Vivier s->do_cmd = 1; 420023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 42174d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 422cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 42374d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 42474d71ea1SLaurent Vivier esp_raise_irq(s); 42574d71ea1SLaurent Vivier } 42674d71ea1SLaurent Vivier } 42774d71ea1SLaurent Vivier 4289f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4299f149aa9Spbrook { 43049691315SMark Cave-Ayland int32_t cmdlen; 43149691315SMark Cave-Ayland 4321b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 43373d74342SBlue Swirl s->dma_cb = handle_satn_stop; 43473d74342SBlue Swirl return; 43573d74342SBlue Swirl } 43677987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); 437799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 43849691315SMark Cave-Ayland if (cmdlen > 0) { 439023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4409f149aa9Spbrook s->do_cmd = 1; 441023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 442799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 443cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 444799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 445c73f96fdSblueswir1 esp_raise_irq(s); 44649691315SMark Cave-Ayland } else if (cmdlen == 0) { 447bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 448799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 449799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 450799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 4519f149aa9Spbrook } 4529f149aa9Spbrook } 4539f149aa9Spbrook 45474d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 45574d71ea1SLaurent Vivier { 45674d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 457cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 45874d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 45974d71ea1SLaurent Vivier esp_raise_irq(s); 46074d71ea1SLaurent Vivier } 46174d71ea1SLaurent Vivier 4620fc5c15aSpbrook static void write_response(ESPState *s) 4632f275b8fSbellard { 464e3922557SMark Cave-Ayland uint8_t buf[2]; 465042879fcSMark Cave-Ayland 466bf4b9889SBlue Swirl trace_esp_write_response(s->status); 467042879fcSMark Cave-Ayland 468e3922557SMark Cave-Ayland buf[0] = s->status; 469e3922557SMark Cave-Ayland buf[1] = 0; 470042879fcSMark Cave-Ayland 4714f6200f0Sbellard if (s->dma) { 47274d71ea1SLaurent Vivier if (s->dma_memory_write) { 473e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 474c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 475cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4765ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4774f6200f0Sbellard } else { 47877987ef5SMark Cave-Ayland esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); 47974d71ea1SLaurent Vivier esp_raise_drq(s); 48074d71ea1SLaurent Vivier return; 48174d71ea1SLaurent Vivier } 48274d71ea1SLaurent Vivier } else { 483e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 484e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4855ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4864f6200f0Sbellard } 487c73f96fdSblueswir1 esp_raise_irq(s); 4882f275b8fSbellard } 4894f6200f0Sbellard 490a917d384Spbrook static void esp_dma_done(ESPState *s) 4914d611c9aSpbrook { 492c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 493cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 4945ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 495c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 496c73f96fdSblueswir1 esp_raise_irq(s); 4974d611c9aSpbrook } 498a917d384Spbrook 49974d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 50074d71ea1SLaurent Vivier { 5014ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 50282141c8bSMark Cave-Ayland int len; 503042879fcSMark Cave-Ayland uint32_t n; 5046cc88d6bSMark Cave-Ayland 50574d71ea1SLaurent Vivier if (s->do_cmd) { 506e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 507e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 508e62a959aSMark Cave-Ayland return; 509e62a959aSMark Cave-Ayland } 510e62a959aSMark Cave-Ayland 51174d71ea1SLaurent Vivier s->ti_size = 0; 512c348458fSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 513c348458fSMark Cave-Ayland /* No command received */ 514c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 515c348458fSMark Cave-Ayland return; 516c348458fSMark Cave-Ayland } 517c348458fSMark Cave-Ayland 518c348458fSMark Cave-Ayland /* Command has been received */ 51974d71ea1SLaurent Vivier s->do_cmd = 0; 520c959f218SMark Cave-Ayland do_cmd(s); 521c348458fSMark Cave-Ayland } else { 522c348458fSMark Cave-Ayland /* 523c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 5242cb40d44SStefan Weil * and then switch to command phase 525c348458fSMark Cave-Ayland */ 526c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 527c348458fSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 528c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 529c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 530c348458fSMark Cave-Ayland esp_raise_irq(s); 531c348458fSMark Cave-Ayland } 53274d71ea1SLaurent Vivier return; 53374d71ea1SLaurent Vivier } 53482141c8bSMark Cave-Ayland 5350db89536SMark Cave-Ayland if (!s->current_req) { 5360db89536SMark Cave-Ayland return; 5370db89536SMark Cave-Ayland } 5380db89536SMark Cave-Ayland 53982141c8bSMark Cave-Ayland if (to_device) { 54082141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5417aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5427aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5437b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5447aa6baeeSMark Cave-Ayland s->async_buf += n; 5457aa6baeeSMark Cave-Ayland s->async_len -= n; 5467aa6baeeSMark Cave-Ayland s->ti_size += n; 5477aa6baeeSMark Cave-Ayland 5487aa6baeeSMark Cave-Ayland if (n < len) { 5497aa6baeeSMark Cave-Ayland /* Unaligned accesses can cause FIFO wraparound */ 5507aa6baeeSMark Cave-Ayland len = len - n; 5517b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5527aa6baeeSMark Cave-Ayland s->async_buf += n; 5537aa6baeeSMark Cave-Ayland s->async_len -= n; 5547aa6baeeSMark Cave-Ayland s->ti_size += n; 5557aa6baeeSMark Cave-Ayland } 5567aa6baeeSMark Cave-Ayland 55774d71ea1SLaurent Vivier if (s->async_len == 0) { 55874d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 55982141c8bSMark Cave-Ayland return; 56082141c8bSMark Cave-Ayland } 56182141c8bSMark Cave-Ayland 56282141c8bSMark Cave-Ayland if (esp_get_tc(s) == 0) { 56382141c8bSMark Cave-Ayland esp_lower_drq(s); 56482141c8bSMark Cave-Ayland esp_dma_done(s); 56582141c8bSMark Cave-Ayland } 56682141c8bSMark Cave-Ayland 56782141c8bSMark Cave-Ayland return; 56882141c8bSMark Cave-Ayland } else { 56982141c8bSMark Cave-Ayland if (s->async_len == 0) { 5704e78f3bfSMark Cave-Ayland /* Defer until the scsi layer has completed */ 57182141c8bSMark Cave-Ayland scsi_req_continue(s->current_req); 5724e78f3bfSMark Cave-Ayland s->data_in_ready = false; 57374d71ea1SLaurent Vivier return; 57474d71ea1SLaurent Vivier } 57574d71ea1SLaurent Vivier 57682141c8bSMark Cave-Ayland if (esp_get_tc(s) != 0) { 57782141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 5787aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 5797aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 580042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 58182141c8bSMark Cave-Ayland s->async_buf += len; 58282141c8bSMark Cave-Ayland s->async_len -= len; 58382141c8bSMark Cave-Ayland s->ti_size -= len; 58482141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5857aa6baeeSMark Cave-Ayland 5867aa6baeeSMark Cave-Ayland if (esp_get_tc(s) == 0) { 5877aa6baeeSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 5887aa6baeeSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 5897aa6baeeSMark Cave-Ayland } 59082141c8bSMark Cave-Ayland return; 59182141c8bSMark Cave-Ayland } 59282141c8bSMark Cave-Ayland 59374d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 59482141c8bSMark Cave-Ayland esp_lower_drq(s); 59574d71ea1SLaurent Vivier esp_dma_done(s); 59674d71ea1SLaurent Vivier } 59782141c8bSMark Cave-Ayland } 59874d71ea1SLaurent Vivier 599a917d384Spbrook static void esp_do_dma(ESPState *s) 600a917d384Spbrook { 601023666daSMark Cave-Ayland uint32_t len, cmdlen; 6024ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 603023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 604a917d384Spbrook 6056cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 606a917d384Spbrook if (s->do_cmd) { 60715407433SLaurent Vivier /* 60815407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 60915407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 61015407433SLaurent Vivier */ 611023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 612023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 61374d71ea1SLaurent Vivier if (s->dma_memory_read) { 6140ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 615023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 616023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 61774d71ea1SLaurent Vivier } else { 61877987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 61974d71ea1SLaurent Vivier esp_raise_drq(s); 62074d71ea1SLaurent Vivier return; 62174d71ea1SLaurent Vivier } 622023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 62315407433SLaurent Vivier s->ti_size = 0; 624799d90d8SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 625799d90d8SMark Cave-Ayland /* No command received */ 626023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 627799d90d8SMark Cave-Ayland return; 628799d90d8SMark Cave-Ayland } 629799d90d8SMark Cave-Ayland 630799d90d8SMark Cave-Ayland /* Command has been received */ 63115407433SLaurent Vivier s->do_cmd = 0; 632c959f218SMark Cave-Ayland do_cmd(s); 633799d90d8SMark Cave-Ayland } else { 634799d90d8SMark Cave-Ayland /* 635023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 6362cb40d44SStefan Weil * and then switch to command phase 637799d90d8SMark Cave-Ayland */ 638023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 639799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 640799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 641799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 642799d90d8SMark Cave-Ayland esp_raise_irq(s); 643799d90d8SMark Cave-Ayland } 644a917d384Spbrook return; 645a917d384Spbrook } 6460db89536SMark Cave-Ayland if (!s->current_req) { 6470db89536SMark Cave-Ayland return; 6480db89536SMark Cave-Ayland } 649a917d384Spbrook if (s->async_len == 0) { 650a917d384Spbrook /* Defer until data is available. */ 651a917d384Spbrook return; 652a917d384Spbrook } 653a917d384Spbrook if (len > s->async_len) { 654a917d384Spbrook len = s->async_len; 655a917d384Spbrook } 656a917d384Spbrook if (to_device) { 65774d71ea1SLaurent Vivier if (s->dma_memory_read) { 6588b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 659a917d384Spbrook } else { 66077987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 66174d71ea1SLaurent Vivier esp_raise_drq(s); 66274d71ea1SLaurent Vivier return; 66374d71ea1SLaurent Vivier } 66474d71ea1SLaurent Vivier } else { 66574d71ea1SLaurent Vivier if (s->dma_memory_write) { 6668b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 66774d71ea1SLaurent Vivier } else { 6687aa6baeeSMark Cave-Ayland /* Adjust TC for any leftover data in the FIFO */ 6697aa6baeeSMark Cave-Ayland if (!fifo8_is_empty(&s->fifo)) { 6707aa6baeeSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); 6717aa6baeeSMark Cave-Ayland } 6727aa6baeeSMark Cave-Ayland 67382141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 674042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 675042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 67682141c8bSMark Cave-Ayland s->async_buf += len; 67782141c8bSMark Cave-Ayland s->async_len -= len; 67882141c8bSMark Cave-Ayland s->ti_size -= len; 6797aa6baeeSMark Cave-Ayland 6807aa6baeeSMark Cave-Ayland /* 6817aa6baeeSMark Cave-Ayland * MacOS toolbox uses a TI length of 16 bytes for all commands, so 6827aa6baeeSMark Cave-Ayland * commands shorter than this must be padded accordingly 6837aa6baeeSMark Cave-Ayland */ 6847aa6baeeSMark Cave-Ayland if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { 6857aa6baeeSMark Cave-Ayland while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { 686e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, 0); 6877aa6baeeSMark Cave-Ayland len++; 6887aa6baeeSMark Cave-Ayland } 6897aa6baeeSMark Cave-Ayland } 6907aa6baeeSMark Cave-Ayland 69182141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 69277987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 69374d71ea1SLaurent Vivier esp_raise_drq(s); 69482141c8bSMark Cave-Ayland 69582141c8bSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 69682141c8bSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 69774d71ea1SLaurent Vivier return; 69874d71ea1SLaurent Vivier } 699a917d384Spbrook } 7006cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 701a917d384Spbrook s->async_buf += len; 702a917d384Spbrook s->async_len -= len; 70394d5c79dSMark Cave-Ayland if (to_device) { 7046787f5faSpbrook s->ti_size += len; 70594d5c79dSMark Cave-Ayland } else { 7066787f5faSpbrook s->ti_size -= len; 70794d5c79dSMark Cave-Ayland } 708a917d384Spbrook if (s->async_len == 0) { 709ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 71094d5c79dSMark Cave-Ayland /* 71194d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 71294d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 71394d5c79dSMark Cave-Ayland * until the scsi layer has completed. 71494d5c79dSMark Cave-Ayland */ 7156cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 716ad3376ccSPaolo Bonzini return; 717a917d384Spbrook } 718a917d384Spbrook } 719ad3376ccSPaolo Bonzini 7206787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 721a917d384Spbrook esp_dma_done(s); 72282141c8bSMark Cave-Ayland esp_lower_drq(s); 723a917d384Spbrook } 724a917d384Spbrook 7251b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7261b9e48a5SMark Cave-Ayland { 7271b9e48a5SMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7287b320a8eSMark Cave-Ayland uint32_t cmdlen; 7291b9e48a5SMark Cave-Ayland int len; 7301b9e48a5SMark Cave-Ayland 7311b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7321b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 7331b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 7341b9e48a5SMark Cave-Ayland s->ti_size = 0; 7351b9e48a5SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 7361b9e48a5SMark Cave-Ayland /* No command received */ 7371b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 7381b9e48a5SMark Cave-Ayland return; 7391b9e48a5SMark Cave-Ayland } 7401b9e48a5SMark Cave-Ayland 7411b9e48a5SMark Cave-Ayland /* Command has been received */ 7421b9e48a5SMark Cave-Ayland s->do_cmd = 0; 7431b9e48a5SMark Cave-Ayland do_cmd(s); 7441b9e48a5SMark Cave-Ayland } else { 7451b9e48a5SMark Cave-Ayland /* 7461b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7472cb40d44SStefan Weil * and then switch to command phase 7481b9e48a5SMark Cave-Ayland */ 7491b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 7501b9e48a5SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 7511b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7521b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7531b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7541b9e48a5SMark Cave-Ayland } 7551b9e48a5SMark Cave-Ayland return; 7561b9e48a5SMark Cave-Ayland } 7571b9e48a5SMark Cave-Ayland 7580db89536SMark Cave-Ayland if (!s->current_req) { 7590db89536SMark Cave-Ayland return; 7600db89536SMark Cave-Ayland } 7610db89536SMark Cave-Ayland 7621b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7631b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7641b9e48a5SMark Cave-Ayland return; 7651b9e48a5SMark Cave-Ayland } 7661b9e48a5SMark Cave-Ayland 7671b9e48a5SMark Cave-Ayland if (to_device) { 76877668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 76977668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 7707b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7711b9e48a5SMark Cave-Ayland s->async_buf += len; 7721b9e48a5SMark Cave-Ayland s->async_len -= len; 7731b9e48a5SMark Cave-Ayland s->ti_size += len; 7741b9e48a5SMark Cave-Ayland } else { 7756ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7766ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7776ef2cabcSMark Cave-Ayland s->async_buf++; 7786ef2cabcSMark Cave-Ayland s->async_len--; 7796ef2cabcSMark Cave-Ayland s->ti_size--; 7806ef2cabcSMark Cave-Ayland } 7811b9e48a5SMark Cave-Ayland } 7821b9e48a5SMark Cave-Ayland 7831b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7841b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7851b9e48a5SMark Cave-Ayland return; 7861b9e48a5SMark Cave-Ayland } 7871b9e48a5SMark Cave-Ayland 7881b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7891b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7901b9e48a5SMark Cave-Ayland } 7911b9e48a5SMark Cave-Ayland 79277987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s) 79377987ef5SMark Cave-Ayland { 79477987ef5SMark Cave-Ayland switch (s->pdma_cb) { 79577987ef5SMark Cave-Ayland case SATN_PDMA_CB: 79677987ef5SMark Cave-Ayland satn_pdma_cb(s); 79777987ef5SMark Cave-Ayland break; 79877987ef5SMark Cave-Ayland case S_WITHOUT_SATN_PDMA_CB: 79977987ef5SMark Cave-Ayland s_without_satn_pdma_cb(s); 80077987ef5SMark Cave-Ayland break; 80177987ef5SMark Cave-Ayland case SATN_STOP_PDMA_CB: 80277987ef5SMark Cave-Ayland satn_stop_pdma_cb(s); 80377987ef5SMark Cave-Ayland break; 80477987ef5SMark Cave-Ayland case WRITE_RESPONSE_PDMA_CB: 80577987ef5SMark Cave-Ayland write_response_pdma_cb(s); 80677987ef5SMark Cave-Ayland break; 80777987ef5SMark Cave-Ayland case DO_DMA_PDMA_CB: 80877987ef5SMark Cave-Ayland do_dma_pdma_cb(s); 80977987ef5SMark Cave-Ayland break; 81077987ef5SMark Cave-Ayland default: 81177987ef5SMark Cave-Ayland g_assert_not_reached(); 81277987ef5SMark Cave-Ayland } 81377987ef5SMark Cave-Ayland } 81477987ef5SMark Cave-Ayland 8154aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 816a917d384Spbrook { 8174aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8186ef2cabcSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8194aaa6ac3SMark Cave-Ayland 820bf4b9889SBlue Swirl trace_esp_command_complete(); 8216ef2cabcSMark Cave-Ayland 8226ef2cabcSMark Cave-Ayland /* 8236ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8246ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8256ef2cabcSMark Cave-Ayland */ 8266ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 827c6df7102SPaolo Bonzini if (s->ti_size != 0) { 828bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 829c6df7102SPaolo Bonzini } 830a917d384Spbrook s->ti_size = 0; 8316ef2cabcSMark Cave-Ayland } 8326ef2cabcSMark Cave-Ayland 833a917d384Spbrook s->async_len = 0; 8344aaa6ac3SMark Cave-Ayland if (req->status) { 835bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 836c6df7102SPaolo Bonzini } 8374aaa6ac3SMark Cave-Ayland s->status = req->status; 8386ef2cabcSMark Cave-Ayland 8396ef2cabcSMark Cave-Ayland /* 8406ef2cabcSMark Cave-Ayland * If the transfer is finished, switch to status phase. For non-DMA 8416ef2cabcSMark Cave-Ayland * transfers from the target the last byte is still in the FIFO 8426ef2cabcSMark Cave-Ayland */ 8436ef2cabcSMark Cave-Ayland if (s->ti_size == 0) { 8446ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 845a917d384Spbrook esp_dma_done(s); 84682141c8bSMark Cave-Ayland esp_lower_drq(s); 8476ef2cabcSMark Cave-Ayland } 8486ef2cabcSMark Cave-Ayland 8495c6c0e51SHannes Reinecke if (s->current_req) { 8505c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8515c6c0e51SHannes Reinecke s->current_req = NULL; 852a917d384Spbrook s->current_dev = NULL; 8535c6c0e51SHannes Reinecke } 854c6df7102SPaolo Bonzini } 855c6df7102SPaolo Bonzini 8569c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 857c6df7102SPaolo Bonzini { 858e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8594e78f3bfSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8606cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 861c6df7102SPaolo Bonzini 8627f0b6e11SPaolo Bonzini assert(!s->do_cmd); 8636cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 864aba1f023SPaolo Bonzini s->async_len = len; 8650c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8664e78f3bfSMark Cave-Ayland 8674e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 8684e78f3bfSMark Cave-Ayland /* 8694e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8704e78f3bfSMark Cave-Ayland * completion interrupt 8714e78f3bfSMark Cave-Ayland */ 8724e78f3bfSMark Cave-Ayland s->data_in_ready = true; 8734e78f3bfSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 8744e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8754e78f3bfSMark Cave-Ayland esp_raise_irq(s); 8764e78f3bfSMark Cave-Ayland } 8774e78f3bfSMark Cave-Ayland 8781b9e48a5SMark Cave-Ayland if (s->ti_cmd == 0) { 8791b9e48a5SMark Cave-Ayland /* 8801b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 8811b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 8821b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 8831b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 8841b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 8851b9e48a5SMark Cave-Ayland */ 8861b9e48a5SMark Cave-Ayland return; 8871b9e48a5SMark Cave-Ayland } 8881b9e48a5SMark Cave-Ayland 889880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 8906cc88d6bSMark Cave-Ayland if (dmalen) { 891a917d384Spbrook esp_do_dma(s); 8925eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 89394d5c79dSMark Cave-Ayland /* 89494d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 89594d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 89694d5c79dSMark Cave-Ayland */ 8976787f5faSpbrook esp_dma_done(s); 89882141c8bSMark Cave-Ayland esp_lower_drq(s); 8996787f5faSpbrook } 900880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 9011b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9021b9e48a5SMark Cave-Ayland } 903a917d384Spbrook } 9042e5d83bbSpbrook 9052f275b8fSbellard static void handle_ti(ESPState *s) 9062f275b8fSbellard { 9071b9e48a5SMark Cave-Ayland uint32_t dmalen; 9082f275b8fSbellard 9097246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9107246e160SHervé Poussineau s->dma_cb = handle_ti; 9117246e160SHervé Poussineau return; 9127246e160SHervé Poussineau } 9137246e160SHervé Poussineau 9141b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 9154f6200f0Sbellard if (s->dma) { 9161b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 917b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9185ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 9194d611c9aSpbrook esp_do_dma(s); 920799d90d8SMark Cave-Ayland } else { 9211b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9221b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9234f6200f0Sbellard } 9242f275b8fSbellard } 9252f275b8fSbellard 9269c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9276f7e9aecSbellard { 9285aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9295aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 930c9cf45c1SHannes Reinecke s->tchi_written = 0; 9314e9aec74Spbrook s->ti_size = 0; 9323f26c975SMark Cave-Ayland s->async_len = 0; 933042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 934023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9354e9aec74Spbrook s->dma = 0; 9369f149aa9Spbrook s->do_cmd = 0; 93773d74342SBlue Swirl s->dma_cb = NULL; 9388dea1dd4Sblueswir1 9398dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9406f7e9aecSbellard } 9416f7e9aecSbellard 942a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 94385948643SBlue Swirl { 94485948643SBlue Swirl qemu_irq_lower(s->irq); 94574d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 946a391fdbcSHervé Poussineau esp_hard_reset(s); 94785948643SBlue Swirl } 94885948643SBlue Swirl 949c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 950c6e51f1bSJohn Millikin { 9514a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 952c6e51f1bSJohn Millikin } 953c6e51f1bSJohn Millikin 954a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9552d069babSblueswir1 { 95685948643SBlue Swirl if (level) { 957a391fdbcSHervé Poussineau esp_soft_reset(s); 95885948643SBlue Swirl } 9592d069babSblueswir1 } 9602d069babSblueswir1 9619c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 96273d74342SBlue Swirl { 963b630c075SMark Cave-Ayland uint32_t val; 96473d74342SBlue Swirl 9656f7e9aecSbellard switch (saddr) { 9665ad6bb97Sblueswir1 case ESP_FIFO: 9671b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 9681b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 9698dea1dd4Sblueswir1 /* Data out. */ 970ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 9715ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 972042879fcSMark Cave-Ayland } else { 9736ef2cabcSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { 9746ef2cabcSMark Cave-Ayland if (s->ti_size) { 9756ef2cabcSMark Cave-Ayland esp_do_nodma(s); 9766ef2cabcSMark Cave-Ayland } else { 9776ef2cabcSMark Cave-Ayland /* 9786ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 9796ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 9806ef2cabcSMark Cave-Ayland */ 9816ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 9826ef2cabcSMark Cave-Ayland } 9836ef2cabcSMark Cave-Ayland } 984c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 9854f6200f0Sbellard } 986b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 9874f6200f0Sbellard break; 9885ad6bb97Sblueswir1 case ESP_RINTR: 98994d5c79dSMark Cave-Ayland /* 99094d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 99194d5c79dSMark Cave-Ayland * except TC 99294d5c79dSMark Cave-Ayland */ 993b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 9942814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 9952814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 996af947a3dSMark Cave-Ayland /* 997af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 998af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 999af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1000af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1001af947a3dSMark Cave-Ayland * transition. 1002af947a3dSMark Cave-Ayland * 1003af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1004af947a3dSMark Cave-Ayland */ 1005c73f96fdSblueswir1 esp_lower_irq(s); 1006b630c075SMark Cave-Ayland break; 1007c9cf45c1SHannes Reinecke case ESP_TCHI: 1008c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1009c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1010b630c075SMark Cave-Ayland val = s->chip_id; 1011b630c075SMark Cave-Ayland } else { 1012b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1013c9cf45c1SHannes Reinecke } 1014b630c075SMark Cave-Ayland break; 1015238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1016238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1017238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1018238ec4d7SMark Cave-Ayland break; 10196f7e9aecSbellard default: 1020b630c075SMark Cave-Ayland val = s->rregs[saddr]; 10216f7e9aecSbellard break; 10226f7e9aecSbellard } 1023b630c075SMark Cave-Ayland 1024b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1025b630c075SMark Cave-Ayland return val; 10266f7e9aecSbellard } 10276f7e9aecSbellard 10289c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 10296f7e9aecSbellard { 1030bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 10316f7e9aecSbellard switch (saddr) { 1032c9cf45c1SHannes Reinecke case ESP_TCHI: 1033c9cf45c1SHannes Reinecke s->tchi_written = true; 1034c9cf45c1SHannes Reinecke /* fall through */ 10355ad6bb97Sblueswir1 case ESP_TCLO: 10365ad6bb97Sblueswir1 case ESP_TCMID: 10375ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 10384f6200f0Sbellard break; 10395ad6bb97Sblueswir1 case ESP_FIFO: 10409f149aa9Spbrook if (s->do_cmd) { 1041e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 10426ef2cabcSMark Cave-Ayland 10436ef2cabcSMark Cave-Ayland /* 10446ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 10456ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 10466ef2cabcSMark Cave-Ayland */ 10476ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 10486ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 10496ef2cabcSMark Cave-Ayland esp_raise_irq(s); 10506ef2cabcSMark Cave-Ayland } 10512e5d83bbSpbrook } else { 1052e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 10532e5d83bbSpbrook } 10544f6200f0Sbellard break; 10555ad6bb97Sblueswir1 case ESP_CMD: 10564f6200f0Sbellard s->rregs[saddr] = val; 10575ad6bb97Sblueswir1 if (val & CMD_DMA) { 10584f6200f0Sbellard s->dma = 1; 10596787f5faSpbrook /* Reload DMA counter. */ 106096676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 106196676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 106296676c2fSMark Cave-Ayland } else { 1063c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 106496676c2fSMark Cave-Ayland } 10654f6200f0Sbellard } else { 10664f6200f0Sbellard s->dma = 0; 10674f6200f0Sbellard } 10685ad6bb97Sblueswir1 switch (val & CMD_CMD) { 10695ad6bb97Sblueswir1 case CMD_NOP: 1070bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 10712f275b8fSbellard break; 10725ad6bb97Sblueswir1 case CMD_FLUSH: 1073bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 1074042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 10756f7e9aecSbellard break; 10765ad6bb97Sblueswir1 case CMD_RESET: 1077bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 1078a391fdbcSHervé Poussineau esp_soft_reset(s); 10796f7e9aecSbellard break; 10805ad6bb97Sblueswir1 case CMD_BUSRESET: 1081bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 1082c6e51f1bSJohn Millikin esp_bus_reset(s); 10835ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1084cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1085c73f96fdSblueswir1 esp_raise_irq(s); 10869e61bde5Sbellard } 10872f275b8fSbellard break; 10885ad6bb97Sblueswir1 case CMD_TI: 10890097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 10902f275b8fSbellard handle_ti(s); 10912f275b8fSbellard break; 10925ad6bb97Sblueswir1 case CMD_ICCS: 1093bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 10940fc5c15aSpbrook write_response(s); 1095cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10964bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 10972f275b8fSbellard break; 10985ad6bb97Sblueswir1 case CMD_MSGACC: 1099bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 1100cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 11015ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 11024e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 11034e2a68c1SArtyom Tarasenko esp_raise_irq(s); 11046f7e9aecSbellard break; 11050fd0eb21SBlue Swirl case CMD_PAD: 1106bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 11070fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 1108cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 11090fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 11100fd0eb21SBlue Swirl break; 11115ad6bb97Sblueswir1 case CMD_SATN: 1112bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 11136f7e9aecSbellard break; 11146915bff1SHervé Poussineau case CMD_RSTATN: 11156915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 11166915bff1SHervé Poussineau break; 11175e1e0a3bSBlue Swirl case CMD_SEL: 1118bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 1119f2818f22SArtyom Tarasenko handle_s_without_atn(s); 11205e1e0a3bSBlue Swirl break; 11215ad6bb97Sblueswir1 case CMD_SELATN: 1122bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 11232f275b8fSbellard handle_satn(s); 11242f275b8fSbellard break; 11255ad6bb97Sblueswir1 case CMD_SELATNS: 1126bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 11279f149aa9Spbrook handle_satn_stop(s); 11282f275b8fSbellard break; 11295ad6bb97Sblueswir1 case CMD_ENSEL: 1130bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 1131e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 113274ec6048Sblueswir1 break; 11336fe84c18SHervé Poussineau case CMD_DISSEL: 11346fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 11356fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 11366fe84c18SHervé Poussineau esp_raise_irq(s); 11376fe84c18SHervé Poussineau break; 11382f275b8fSbellard default: 11393af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 11406f7e9aecSbellard break; 11416f7e9aecSbellard } 11426f7e9aecSbellard break; 11435ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11444f6200f0Sbellard break; 11455ad6bb97Sblueswir1 case ESP_CFG1: 11469ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11479ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11484f6200f0Sbellard s->rregs[saddr] = val; 11494f6200f0Sbellard break; 11505ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11514f6200f0Sbellard break; 11526f7e9aecSbellard default: 11533af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11548dea1dd4Sblueswir1 return; 11556f7e9aecSbellard } 11562f275b8fSbellard s->wregs[saddr] = val; 11576f7e9aecSbellard } 11586f7e9aecSbellard 1159a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11608372d383SPeter Maydell unsigned size, bool is_write, 11618372d383SPeter Maydell MemTxAttrs attrs) 116267bb5314SAvi Kivity { 116367bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 116467bb5314SAvi Kivity } 11656f7e9aecSbellard 11666cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11676cc88d6bSMark Cave-Ayland { 11686cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11696cc88d6bSMark Cave-Ayland 11706cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11716cc88d6bSMark Cave-Ayland return version_id < 5; 11726cc88d6bSMark Cave-Ayland } 11736cc88d6bSMark Cave-Ayland 11744e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11754e78f3bfSMark Cave-Ayland { 11764e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11774e78f3bfSMark Cave-Ayland 11784e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11790bcd5a18SMark Cave-Ayland return version_id >= 5; 11804e78f3bfSMark Cave-Ayland } 11814e78f3bfSMark Cave-Ayland 11824eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 11834eb86065SPaolo Bonzini { 11844eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 11854eb86065SPaolo Bonzini 11864eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 11874eb86065SPaolo Bonzini return version_id >= 6; 11884eb86065SPaolo Bonzini } 11894eb86065SPaolo Bonzini 1190ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 11910bd005beSMark Cave-Ayland { 1192ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1193ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 11940bd005beSMark Cave-Ayland 11950bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11960bd005beSMark Cave-Ayland return 0; 11970bd005beSMark Cave-Ayland } 11980bd005beSMark Cave-Ayland 11990bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12000bd005beSMark Cave-Ayland { 12010bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1202042879fcSMark Cave-Ayland int len, i; 12030bd005beSMark Cave-Ayland 12046cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12056cc88d6bSMark Cave-Ayland 12066cc88d6bSMark Cave-Ayland if (version_id < 5) { 12076cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1208042879fcSMark Cave-Ayland 1209042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1210042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1211042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1212042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1213042879fcSMark Cave-Ayland } 1214023666daSMark Cave-Ayland 1215023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1216023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1217023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1218023666daSMark Cave-Ayland } 12196cc88d6bSMark Cave-Ayland } 12206cc88d6bSMark Cave-Ayland 12210bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12220bd005beSMark Cave-Ayland return 0; 12230bd005beSMark Cave-Ayland } 12240bd005beSMark Cave-Ayland 1225eda59b39SMark Cave-Ayland /* 1226eda59b39SMark Cave-Ayland * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the 1227eda59b39SMark Cave-Ayland * guest CPU to perform the transfers between the SCSI bus and memory 1228eda59b39SMark Cave-Ayland * itself. This is indicated by the dma_memory_read and dma_memory_write 1229eda59b39SMark Cave-Ayland * functions being NULL (in contrast to the ESP PCI device) whilst 1230eda59b39SMark Cave-Ayland * dma_enabled is still set. 1231eda59b39SMark Cave-Ayland */ 1232eda59b39SMark Cave-Ayland 1233eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque) 1234eda59b39SMark Cave-Ayland { 1235eda59b39SMark Cave-Ayland ESPState *s = ESP(opaque); 1236eda59b39SMark Cave-Ayland 1237eda59b39SMark Cave-Ayland return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 1238eda59b39SMark Cave-Ayland s->dma_enabled; 1239eda59b39SMark Cave-Ayland } 1240eda59b39SMark Cave-Ayland 1241eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = { 1242eda59b39SMark Cave-Ayland .name = "esp/pdma", 1243eda59b39SMark Cave-Ayland .version_id = 0, 1244eda59b39SMark Cave-Ayland .minimum_version_id = 0, 1245eda59b39SMark Cave-Ayland .needed = esp_pdma_needed, 12462d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1247eda59b39SMark Cave-Ayland VMSTATE_UINT8(pdma_cb, ESPState), 1248eda59b39SMark Cave-Ayland VMSTATE_END_OF_LIST() 1249eda59b39SMark Cave-Ayland } 1250eda59b39SMark Cave-Ayland }; 1251eda59b39SMark Cave-Ayland 12529c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1253cc9952f3SBlue Swirl .name = "esp", 12544eb86065SPaolo Bonzini .version_id = 6, 1255cc9952f3SBlue Swirl .minimum_version_id = 3, 12560bd005beSMark Cave-Ayland .post_load = esp_post_load, 12572d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1258cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1259cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1260cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1261042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1262042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1263042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12643944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12654aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12664aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12674aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12684aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1269cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1270023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1271023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1272023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1273023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1274023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1275023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1276cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12776cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12784e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1279023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1280042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1281023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 12821b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 12834eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1284cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 128574d71ea1SLaurent Vivier }, 12862d7b39a6SRichard Henderson .subsections = (const VMStateDescription * const []) { 1287eda59b39SMark Cave-Ayland &vmstate_esp_pdma, 1288eda59b39SMark Cave-Ayland NULL 1289eda59b39SMark Cave-Ayland } 1290cc9952f3SBlue Swirl }; 12916f7e9aecSbellard 1292a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1293a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1294a391fdbcSHervé Poussineau { 1295a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1296eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1297a391fdbcSHervé Poussineau uint32_t saddr; 1298a391fdbcSHervé Poussineau 1299a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1300eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1301a391fdbcSHervé Poussineau } 1302a391fdbcSHervé Poussineau 1303a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1304a391fdbcSHervé Poussineau unsigned int size) 1305a391fdbcSHervé Poussineau { 1306a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1307eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1308a391fdbcSHervé Poussineau uint32_t saddr; 1309a391fdbcSHervé Poussineau 1310a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1311eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1312a391fdbcSHervé Poussineau } 1313a391fdbcSHervé Poussineau 1314a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1315a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1316a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1317a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1318a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1319a391fdbcSHervé Poussineau }; 1320a391fdbcSHervé Poussineau 132174d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 132274d71ea1SLaurent Vivier uint64_t val, unsigned int size) 132374d71ea1SLaurent Vivier { 132474d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1325eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 132674d71ea1SLaurent Vivier 1327960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1328960ebfd9SMark Cave-Ayland 132974d71ea1SLaurent Vivier switch (size) { 133074d71ea1SLaurent Vivier case 1: 1331761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133274d71ea1SLaurent Vivier break; 133374d71ea1SLaurent Vivier case 2: 1334761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1335761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133674d71ea1SLaurent Vivier break; 133774d71ea1SLaurent Vivier } 1338d0243b09SMark Cave-Ayland esp_pdma_cb(s); 133974d71ea1SLaurent Vivier } 134074d71ea1SLaurent Vivier 134174d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 134274d71ea1SLaurent Vivier unsigned int size) 134374d71ea1SLaurent Vivier { 134474d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1345eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 134674d71ea1SLaurent Vivier uint64_t val = 0; 134774d71ea1SLaurent Vivier 1348960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1349960ebfd9SMark Cave-Ayland 135074d71ea1SLaurent Vivier switch (size) { 135174d71ea1SLaurent Vivier case 1: 1352761bef75SMark Cave-Ayland val = esp_pdma_read(s); 135374d71ea1SLaurent Vivier break; 135474d71ea1SLaurent Vivier case 2: 1355761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1356761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 135774d71ea1SLaurent Vivier break; 135874d71ea1SLaurent Vivier } 13597aa6baeeSMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 1360d0243b09SMark Cave-Ayland esp_pdma_cb(s); 136174d71ea1SLaurent Vivier } 136274d71ea1SLaurent Vivier return val; 136374d71ea1SLaurent Vivier } 136474d71ea1SLaurent Vivier 1365a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1366a7a22088SMark Cave-Ayland { 1367a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1368a7a22088SMark Cave-Ayland 1369a7a22088SMark Cave-Ayland scsi_req_ref(req); 1370a7a22088SMark Cave-Ayland s->current_req = req; 1371a7a22088SMark Cave-Ayland return s; 1372a7a22088SMark Cave-Ayland } 1373a7a22088SMark Cave-Ayland 137474d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 137574d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 137674d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 137774d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 137874d71ea1SLaurent Vivier .valid.min_access_size = 1, 1379cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1380cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1381cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 138274d71ea1SLaurent Vivier }; 138374d71ea1SLaurent Vivier 1384afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1385afd4030cSPaolo Bonzini .tcq = false, 13867e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13877e0380b9SPaolo Bonzini .max_lun = 7, 1388afd4030cSPaolo Bonzini 1389a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1390c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 139194d3f98aSPaolo Bonzini .complete = esp_command_complete, 139294d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1393cfdc1bb0SPaolo Bonzini }; 1394cfdc1bb0SPaolo Bonzini 1395a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1396cfb9de9cSPaul Brook { 139784fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1398eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1399a391fdbcSHervé Poussineau 1400a391fdbcSHervé Poussineau switch (irq) { 1401a391fdbcSHervé Poussineau case 0: 1402a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1403a391fdbcSHervé Poussineau break; 1404a391fdbcSHervé Poussineau case 1: 1405b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1406a391fdbcSHervé Poussineau break; 1407a391fdbcSHervé Poussineau } 1408a391fdbcSHervé Poussineau } 1409a391fdbcSHervé Poussineau 1410b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1411a391fdbcSHervé Poussineau { 1412b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 141384fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1414eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1415eb169c76SMark Cave-Ayland 1416eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1417eb169c76SMark Cave-Ayland return; 1418eb169c76SMark Cave-Ayland } 14196f7e9aecSbellard 1420b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 142174d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1422a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14236f7e9aecSbellard 1424d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 142529776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 142674d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1427b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 142874d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1429cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 143074d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14316f7e9aecSbellard 1432b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14332d069babSblueswir1 1434739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 143567e999beSbellard } 1436cfb9de9cSPaul Brook 1437a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1438a391fdbcSHervé Poussineau { 143984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1440eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1441eb169c76SMark Cave-Ayland 1442eb169c76SMark Cave-Ayland esp_hard_reset(s); 1443eb169c76SMark Cave-Ayland } 1444eb169c76SMark Cave-Ayland 1445eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1446eb169c76SMark Cave-Ayland { 1447eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1448eb169c76SMark Cave-Ayland 1449eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1450a391fdbcSHervé Poussineau } 1451a391fdbcSHervé Poussineau 1452a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1453a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14540bd005beSMark Cave-Ayland .version_id = 2, 1455ea84a442SGuenter Roeck .minimum_version_id = 1, 1456ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 14572d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 14580bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1459a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1460a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1461a391fdbcSHervé Poussineau } 1462999e12bbSAnthony Liguori }; 1463999e12bbSAnthony Liguori 1464a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1465999e12bbSAnthony Liguori { 146639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1467999e12bbSAnthony Liguori 1468b09318caSHu Tao dc->realize = sysbus_esp_realize; 1469a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1470a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1471125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 147263235df8SBlue Swirl } 1473999e12bbSAnthony Liguori 14741f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 147584fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 147639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1477eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1478a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1479a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 148063235df8SBlue Swirl }; 148163235df8SBlue Swirl 1482042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1483042879fcSMark Cave-Ayland { 1484042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1485042879fcSMark Cave-Ayland 1486042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1487023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1488042879fcSMark Cave-Ayland } 1489042879fcSMark Cave-Ayland 1490042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1491042879fcSMark Cave-Ayland { 1492042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1493042879fcSMark Cave-Ayland 1494042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1495023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1496042879fcSMark Cave-Ayland } 1497042879fcSMark Cave-Ayland 1498eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1499eb169c76SMark Cave-Ayland { 1500eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1501eb169c76SMark Cave-Ayland 1502eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1503eb169c76SMark Cave-Ayland dc->user_creatable = false; 1504eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1505eb169c76SMark Cave-Ayland } 1506eb169c76SMark Cave-Ayland 1507eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1508eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1509eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1510042879fcSMark Cave-Ayland .instance_init = esp_init, 1511042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1512eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1513eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1514eb169c76SMark Cave-Ayland }; 1515eb169c76SMark Cave-Ayland 151683f7d43aSAndreas Färber static void esp_register_types(void) 1517cfb9de9cSPaul Brook { 1518a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1519eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1520cfb9de9cSPaul Brook } 1521cfb9de9cSPaul Brook 152283f7d43aSAndreas Färber type_init(esp_register_types) 1523