16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2276130b188SLaurent Vivier { 2286130b188SLaurent Vivier int target; 2296130b188SLaurent Vivier 2306130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2316130b188SLaurent Vivier 2326130b188SLaurent Vivier s->ti_size = 0; 2336130b188SLaurent Vivier 234cf40a5e4SMark Cave-Ayland if (s->current_req) { 235cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 236cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 237cf40a5e4SMark Cave-Ayland } 238cf40a5e4SMark Cave-Ayland 2396130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2406130b188SLaurent Vivier if (!s->current_dev) { 2416130b188SLaurent Vivier /* No such drive */ 2426130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 243cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2446130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2456130b188SLaurent Vivier esp_raise_irq(s); 2466130b188SLaurent Vivier return -1; 2476130b188SLaurent Vivier } 2484e78f3bfSMark Cave-Ayland 2494e78f3bfSMark Cave-Ayland /* 2504e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 251c90b2792SMark Cave-Ayland * either in esp_transfer_data() or esp_command_complete() 2524e78f3bfSMark Cave-Ayland */ 2534e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2546130b188SLaurent Vivier return 0; 2556130b188SLaurent Vivier } 2566130b188SLaurent Vivier 2573ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s); 2583ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s); 2593ee9a475SMark Cave-Ayland 26020c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2612f275b8fSbellard { 262023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 263042879fcSMark Cave-Ayland uint32_t dmalen, n; 2642f275b8fSbellard int target; 2652f275b8fSbellard 2668dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2674f6200f0Sbellard if (s->dma) { 26820c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 26920c8d2edSMark Cave-Ayland if (dmalen == 0) { 2706c1fef6bSPrasad J Pandit return 0; 2716c1fef6bSPrasad J Pandit } 27274d71ea1SLaurent Vivier if (s->dma_memory_read) { 2738b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 274fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 275023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 276a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - dmalen); 2774f6200f0Sbellard } else { 27874d71ea1SLaurent Vivier return 0; 27974d71ea1SLaurent Vivier } 28074d71ea1SLaurent Vivier } else { 281023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 28220c8d2edSMark Cave-Ayland if (dmalen == 0) { 283d3cdc491SPrasad J Pandit return 0; 284d3cdc491SPrasad J Pandit } 2857b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 286fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2877b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 28820c8d2edSMark Cave-Ayland } 289bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2902e5d83bbSpbrook 2919f149aa9Spbrook return dmalen; 2929f149aa9Spbrook } 2939f149aa9Spbrook 2944eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2959f149aa9Spbrook { 2967b320a8eSMark Cave-Ayland uint32_t cmdlen; 2979f149aa9Spbrook int32_t datalen; 298f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2997b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 3009f149aa9Spbrook 3014eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 302023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 30399545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 30499545751SMark Cave-Ayland return; 30599545751SMark Cave-Ayland } 3067b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 307023666daSMark Cave-Ayland 3084eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 309b22f83d8SAlexandra Diupina if (!current_lun) { 310b22f83d8SAlexandra Diupina /* No such drive */ 311b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 312b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 313b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 314b22f83d8SAlexandra Diupina esp_raise_irq(s); 315b22f83d8SAlexandra Diupina return; 316b22f83d8SAlexandra Diupina } 317b22f83d8SAlexandra Diupina 318fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 319c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 32067e999beSbellard s->ti_size = datalen; 321023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 322c90b2792SMark Cave-Ayland s->data_ready = false; 32367e999beSbellard if (datalen != 0) { 3241b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3254e78f3bfSMark Cave-Ayland /* 326c90b2792SMark Cave-Ayland * Switch to DATA phase but wait until initial data xfer is 3274e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3284e78f3bfSMark Cave-Ayland */ 329c90b2792SMark Cave-Ayland if (datalen > 0) { 330abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 3314f6200f0Sbellard } else { 332abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 3332f275b8fSbellard } 3344e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3354e78f3bfSMark Cave-Ayland return; 3364e78f3bfSMark Cave-Ayland } 3374e78f3bfSMark Cave-Ayland } 3382f275b8fSbellard 3394eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 340f2818f22SArtyom Tarasenko { 3414eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3424eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 343023666daSMark Cave-Ayland 3444eb86065SPaolo Bonzini trace_esp_do_identify(message); 3454eb86065SPaolo Bonzini s->lun = message & 7; 346023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3474eb86065SPaolo Bonzini } 348f2818f22SArtyom Tarasenko 349799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 350023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3514eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 352fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 353023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 354023666daSMark Cave-Ayland } 3554eb86065SPaolo Bonzini } 356023666daSMark Cave-Ayland 3574eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3584eb86065SPaolo Bonzini { 3594eb86065SPaolo Bonzini do_message_phase(s); 3604eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3614eb86065SPaolo Bonzini do_command_phase(s); 362f2818f22SArtyom Tarasenko } 363f2818f22SArtyom Tarasenko 3649f149aa9Spbrook static void handle_satn(ESPState *s) 3659f149aa9Spbrook { 3661b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 36773d74342SBlue Swirl s->dma_cb = handle_satn; 36873d74342SBlue Swirl return; 36973d74342SBlue Swirl } 370b46a43a2SMark Cave-Ayland 3711bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3721bcaf71bSMark Cave-Ayland return; 3731bcaf71bSMark Cave-Ayland } 3743ee9a475SMark Cave-Ayland 3753ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_MO); 3763ee9a475SMark Cave-Ayland 3773ee9a475SMark Cave-Ayland if (s->dma) { 3783ee9a475SMark Cave-Ayland esp_do_dma(s); 3793ee9a475SMark Cave-Ayland } else { 3803ee9a475SMark Cave-Ayland if (get_cmd(s, ESP_CMDFIFO_SZ)) { 381023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 382c959f218SMark Cave-Ayland do_cmd(s); 3831bcaf71bSMark Cave-Ayland } 3849f149aa9Spbrook } 38594d5c79dSMark Cave-Ayland } 3869f149aa9Spbrook 387f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 388f2818f22SArtyom Tarasenko { 3891b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 39073d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 39173d74342SBlue Swirl return; 39273d74342SBlue Swirl } 393b46a43a2SMark Cave-Ayland 3941bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3951bcaf71bSMark Cave-Ayland return; 3961bcaf71bSMark Cave-Ayland } 3979ff0fd12SMark Cave-Ayland 398abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 3999ff0fd12SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 4009ff0fd12SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 4019ff0fd12SMark Cave-Ayland 4029ff0fd12SMark Cave-Ayland if (s->dma) { 4039ff0fd12SMark Cave-Ayland esp_do_dma(s); 4049ff0fd12SMark Cave-Ayland } else { 4059ff0fd12SMark Cave-Ayland if (get_cmd(s, ESP_CMDFIFO_SZ)) { 4069ff0fd12SMark Cave-Ayland do_cmd(s); 4079ff0fd12SMark Cave-Ayland } 408f2818f22SArtyom Tarasenko } 409f2818f22SArtyom Tarasenko } 410f2818f22SArtyom Tarasenko 4119f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4129f149aa9Spbrook { 4131b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 41473d74342SBlue Swirl s->dma_cb = handle_satn_stop; 41573d74342SBlue Swirl return; 41673d74342SBlue Swirl } 417b46a43a2SMark Cave-Ayland 4181bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4191bcaf71bSMark Cave-Ayland return; 4201bcaf71bSMark Cave-Ayland } 421db4d4150SMark Cave-Ayland 422abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 423db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 424db4d4150SMark Cave-Ayland 425db4d4150SMark Cave-Ayland if (s->dma) { 426db4d4150SMark Cave-Ayland esp_do_dma(s); 427db4d4150SMark Cave-Ayland } else { 428db4d4150SMark Cave-Ayland if (get_cmd(s, 1)) { 429db4d4150SMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 430db4d4150SMark Cave-Ayland 431db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 432cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 433799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 434c73f96fdSblueswir1 esp_raise_irq(s); 4351bcaf71bSMark Cave-Ayland } 4369f149aa9Spbrook } 4379f149aa9Spbrook } 4389f149aa9Spbrook 4390fc5c15aSpbrook static void write_response(ESPState *s) 4402f275b8fSbellard { 441e3922557SMark Cave-Ayland uint8_t buf[2]; 442042879fcSMark Cave-Ayland 443bf4b9889SBlue Swirl trace_esp_write_response(s->status); 444042879fcSMark Cave-Ayland 4458baa1472SMark Cave-Ayland if (s->dma) { 4468baa1472SMark Cave-Ayland esp_do_dma(s); 4478baa1472SMark Cave-Ayland } else { 448e3922557SMark Cave-Ayland buf[0] = s->status; 449e3922557SMark Cave-Ayland buf[1] = 0; 450042879fcSMark Cave-Ayland 451e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 452e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4535ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 454c73f96fdSblueswir1 esp_raise_irq(s); 4552f275b8fSbellard } 4568baa1472SMark Cave-Ayland } 4574f6200f0Sbellard 458004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 4594d611c9aSpbrook { 460af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 461cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 462c73f96fdSblueswir1 esp_raise_irq(s); 463af74b3c1SMark Cave-Ayland esp_lower_drq(s); 464af74b3c1SMark Cave-Ayland } 4654d611c9aSpbrook } 466a917d384Spbrook 467a917d384Spbrook static void esp_do_dma(ESPState *s) 468a917d384Spbrook { 469023666daSMark Cave-Ayland uint32_t len, cmdlen; 470023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 47119e9afb1SMark Cave-Ayland int n; 472a917d384Spbrook 4736cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 474ad2725afSMark Cave-Ayland 475ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 476ad2725afSMark Cave-Ayland case STAT_MO: 47746b0c361SMark Cave-Ayland if (s->dma_memory_read) { 47846b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 47946b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 48046b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 48146b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 48246b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 48346b0c361SMark Cave-Ayland } else { 48446b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 48546b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 48646b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 48746b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 48846b0c361SMark Cave-Ayland } 48946b0c361SMark Cave-Ayland 49046b0c361SMark Cave-Ayland esp_raise_drq(s); 49146b0c361SMark Cave-Ayland 4923ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 4933ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 4943ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 4953ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 4963ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 4973ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 4983ee9a475SMark Cave-Ayland 4993ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 5003ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 5013ee9a475SMark Cave-Ayland esp_do_dma(s); 5023ee9a475SMark Cave-Ayland } 5033ee9a475SMark Cave-Ayland } 5043ee9a475SMark Cave-Ayland break; 5053ee9a475SMark Cave-Ayland 506db4d4150SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 507db4d4150SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) == 1) { 508db4d4150SMark Cave-Ayland /* First byte received, stop in message out phase */ 509db4d4150SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 510db4d4150SMark Cave-Ayland 511db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 512db4d4150SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 513db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 514db4d4150SMark Cave-Ayland esp_raise_irq(s); 515db4d4150SMark Cave-Ayland } 516db4d4150SMark Cave-Ayland break; 517db4d4150SMark Cave-Ayland 5183fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 51946b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 52046b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 52146b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 522*cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 52346b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 52446b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 52546b0c361SMark Cave-Ayland esp_raise_irq(s); 52646b0c361SMark Cave-Ayland } 52746b0c361SMark Cave-Ayland break; 5283fd325a2SMark Cave-Ayland } 5293fd325a2SMark Cave-Ayland break; 53046b0c361SMark Cave-Ayland 531ad2725afSMark Cave-Ayland case STAT_CD: 532023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 533023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 53474d71ea1SLaurent Vivier if (s->dma_memory_read) { 5350ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 536023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 537023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 538a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 53974d71ea1SLaurent Vivier } else { 5403c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5413c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5423c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5433c7f3c8bSMark Cave-Ayland 54474d71ea1SLaurent Vivier esp_raise_drq(s); 5453c7f3c8bSMark Cave-Ayland } 546023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 54715407433SLaurent Vivier s->ti_size = 0; 54846b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 549799d90d8SMark Cave-Ayland /* Command has been received */ 550c959f218SMark Cave-Ayland do_cmd(s); 551799d90d8SMark Cave-Ayland } 552ad2725afSMark Cave-Ayland break; 5531454dc76SMark Cave-Ayland 5541454dc76SMark Cave-Ayland case STAT_DO: 5550db89536SMark Cave-Ayland if (!s->current_req) { 5560db89536SMark Cave-Ayland return; 5570db89536SMark Cave-Ayland } 5584460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 559a917d384Spbrook /* Defer until data is available. */ 560a917d384Spbrook return; 561a917d384Spbrook } 562a917d384Spbrook if (len > s->async_len) { 563a917d384Spbrook len = s->async_len; 564a917d384Spbrook } 56574d71ea1SLaurent Vivier if (s->dma_memory_read) { 5668b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 567f3666223SMark Cave-Ayland 568f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 569f3666223SMark Cave-Ayland s->async_buf += len; 570f3666223SMark Cave-Ayland s->async_len -= len; 571f3666223SMark Cave-Ayland s->ti_size += len; 572f3666223SMark Cave-Ayland 573e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 574e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 575f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 576f3666223SMark Cave-Ayland return; 577f3666223SMark Cave-Ayland } 578f3666223SMark Cave-Ayland 579004826d0SMark Cave-Ayland esp_dma_ti_check(s); 580a917d384Spbrook } else { 58119e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 58219e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 58319e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 58419e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 58519e9afb1SMark Cave-Ayland s->async_buf += n; 58619e9afb1SMark Cave-Ayland s->async_len -= n; 58719e9afb1SMark Cave-Ayland s->ti_size += n; 58819e9afb1SMark Cave-Ayland 58974d71ea1SLaurent Vivier esp_raise_drq(s); 590e4e166c8SMark Cave-Ayland 591e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 592e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 593e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 594e4e166c8SMark Cave-Ayland return; 595e4e166c8SMark Cave-Ayland } 596e4e166c8SMark Cave-Ayland 597004826d0SMark Cave-Ayland esp_dma_ti_check(s); 59874d71ea1SLaurent Vivier } 5991454dc76SMark Cave-Ayland break; 6001454dc76SMark Cave-Ayland 6011454dc76SMark Cave-Ayland case STAT_DI: 6021454dc76SMark Cave-Ayland if (!s->current_req) { 6031454dc76SMark Cave-Ayland return; 6041454dc76SMark Cave-Ayland } 6051454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 6061454dc76SMark Cave-Ayland /* Defer until data is available. */ 6071454dc76SMark Cave-Ayland return; 6081454dc76SMark Cave-Ayland } 6091454dc76SMark Cave-Ayland if (len > s->async_len) { 6101454dc76SMark Cave-Ayland len = s->async_len; 6111454dc76SMark Cave-Ayland } 61274d71ea1SLaurent Vivier if (s->dma_memory_write) { 6138b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 614f3666223SMark Cave-Ayland 615f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 616f3666223SMark Cave-Ayland s->async_buf += len; 617f3666223SMark Cave-Ayland s->async_len -= len; 618f3666223SMark Cave-Ayland s->ti_size -= len; 619f3666223SMark Cave-Ayland 620e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 621e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 622f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 623fabcba49SMark Cave-Ayland return; 624f3666223SMark Cave-Ayland } 625f3666223SMark Cave-Ayland 626004826d0SMark Cave-Ayland esp_dma_ti_check(s); 62774d71ea1SLaurent Vivier } else { 62882141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 629042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 630042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 63182141c8bSMark Cave-Ayland s->async_buf += len; 63282141c8bSMark Cave-Ayland s->async_len -= len; 63382141c8bSMark Cave-Ayland s->ti_size -= len; 63482141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 63574d71ea1SLaurent Vivier esp_raise_drq(s); 636e4e166c8SMark Cave-Ayland 637e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 638e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 639e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 640e4e166c8SMark Cave-Ayland return; 641e4e166c8SMark Cave-Ayland } 642e4e166c8SMark Cave-Ayland 643004826d0SMark Cave-Ayland esp_dma_ti_check(s); 644e4e166c8SMark Cave-Ayland } 6451454dc76SMark Cave-Ayland break; 6468baa1472SMark Cave-Ayland 6478baa1472SMark Cave-Ayland case STAT_ST: 6488baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6498baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6508baa1472SMark Cave-Ayland len = MIN(len, 1); 6518baa1472SMark Cave-Ayland 6528baa1472SMark Cave-Ayland if (len) { 6538baa1472SMark Cave-Ayland buf[0] = s->status; 6548baa1472SMark Cave-Ayland 6558baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6568baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6578baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6588baa1472SMark Cave-Ayland } else { 6598baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6608baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6618baa1472SMark Cave-Ayland } 6628baa1472SMark Cave-Ayland 6638baa1472SMark Cave-Ayland esp_set_phase(s, STAT_MI); 6648baa1472SMark Cave-Ayland 6658baa1472SMark Cave-Ayland if (esp_get_tc(s) > 0) { 6668baa1472SMark Cave-Ayland /* Process any message in phase data */ 6678baa1472SMark Cave-Ayland esp_do_dma(s); 6688baa1472SMark Cave-Ayland } 6698baa1472SMark Cave-Ayland } 6708baa1472SMark Cave-Ayland break; 6718baa1472SMark Cave-Ayland } 6728baa1472SMark Cave-Ayland break; 6738baa1472SMark Cave-Ayland 6748baa1472SMark Cave-Ayland case STAT_MI: 6758baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6768baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6778baa1472SMark Cave-Ayland len = MIN(len, 1); 6788baa1472SMark Cave-Ayland 6798baa1472SMark Cave-Ayland if (len) { 6808baa1472SMark Cave-Ayland buf[0] = 0; 6818baa1472SMark Cave-Ayland 6828baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6838baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6848baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6858baa1472SMark Cave-Ayland } else { 6868baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6878baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6888baa1472SMark Cave-Ayland } 6898baa1472SMark Cave-Ayland 6908baa1472SMark Cave-Ayland /* Raise end of command interrupt */ 6918baa1472SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 6928baa1472SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 6938baa1472SMark Cave-Ayland esp_raise_irq(s); 6948baa1472SMark Cave-Ayland } 6958baa1472SMark Cave-Ayland break; 6968baa1472SMark Cave-Ayland } 6978baa1472SMark Cave-Ayland break; 69874d71ea1SLaurent Vivier } 699a917d384Spbrook } 700a917d384Spbrook 7011b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7021b9e48a5SMark Cave-Ayland { 7032572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 7047b320a8eSMark Cave-Ayland uint32_t cmdlen; 7052572689bSMark Cave-Ayland int len, n; 7061b9e48a5SMark Cave-Ayland 70783e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 70883e803deSMark Cave-Ayland case STAT_MO: 7092572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 7102572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7112572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7122572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 71379a6c7c6SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 7142572689bSMark Cave-Ayland 7151b9e48a5SMark Cave-Ayland /* 7161b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7172cb40d44SStefan Weil * and then switch to command phase 7181b9e48a5SMark Cave-Ayland */ 7191b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 720abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 721*cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 7221b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7231b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7241b9e48a5SMark Cave-Ayland esp_raise_irq(s); 72579a6c7c6SMark Cave-Ayland break; 72679a6c7c6SMark Cave-Ayland 72779a6c7c6SMark Cave-Ayland case STAT_CD: 72879a6c7c6SMark Cave-Ayland /* Copy FIFO into cmdfifo */ 72979a6c7c6SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 73079a6c7c6SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 73179a6c7c6SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 73279a6c7c6SMark Cave-Ayland 73379a6c7c6SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 73479a6c7c6SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 73579a6c7c6SMark Cave-Ayland s->ti_size = 0; 73679a6c7c6SMark Cave-Ayland 73779a6c7c6SMark Cave-Ayland /* No command received */ 73879a6c7c6SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 73979a6c7c6SMark Cave-Ayland return; 7401b9e48a5SMark Cave-Ayland } 74179a6c7c6SMark Cave-Ayland 74279a6c7c6SMark Cave-Ayland /* Command has been received */ 74379a6c7c6SMark Cave-Ayland do_cmd(s); 74483e803deSMark Cave-Ayland break; 7451b9e48a5SMark Cave-Ayland 7469d1aa52bSMark Cave-Ayland case STAT_DO: 7470db89536SMark Cave-Ayland if (!s->current_req) { 7480db89536SMark Cave-Ayland return; 7490db89536SMark Cave-Ayland } 7501b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7511b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7521b9e48a5SMark Cave-Ayland return; 7531b9e48a5SMark Cave-Ayland } 75477668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 75577668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 7567b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7571b9e48a5SMark Cave-Ayland s->async_buf += len; 7581b9e48a5SMark Cave-Ayland s->async_len -= len; 7591b9e48a5SMark Cave-Ayland s->ti_size += len; 7609d1aa52bSMark Cave-Ayland 7619d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 7629d1aa52bSMark Cave-Ayland scsi_req_continue(s->current_req); 7639d1aa52bSMark Cave-Ayland return; 7649d1aa52bSMark Cave-Ayland } 7659d1aa52bSMark Cave-Ayland 7669d1aa52bSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7679d1aa52bSMark Cave-Ayland esp_raise_irq(s); 7689d1aa52bSMark Cave-Ayland break; 7699d1aa52bSMark Cave-Ayland 7709d1aa52bSMark Cave-Ayland case STAT_DI: 7719d1aa52bSMark Cave-Ayland if (!s->current_req) { 7729d1aa52bSMark Cave-Ayland return; 7739d1aa52bSMark Cave-Ayland } 7749d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 7759d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 7769d1aa52bSMark Cave-Ayland return; 7779d1aa52bSMark Cave-Ayland } 7786ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7796ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7806ef2cabcSMark Cave-Ayland s->async_buf++; 7816ef2cabcSMark Cave-Ayland s->async_len--; 7826ef2cabcSMark Cave-Ayland s->ti_size--; 7836ef2cabcSMark Cave-Ayland } 7841b9e48a5SMark Cave-Ayland 7851b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7861b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7871b9e48a5SMark Cave-Ayland return; 7881b9e48a5SMark Cave-Ayland } 7891b9e48a5SMark Cave-Ayland 7901b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7911b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7929d1aa52bSMark Cave-Ayland break; 7939d1aa52bSMark Cave-Ayland } 7941b9e48a5SMark Cave-Ayland } 7951b9e48a5SMark Cave-Ayland 7964aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 797a917d384Spbrook { 7984aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 7995a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 8004aaa6ac3SMark Cave-Ayland 801bf4b9889SBlue Swirl trace_esp_command_complete(); 8026ef2cabcSMark Cave-Ayland 8036ef2cabcSMark Cave-Ayland /* 8046ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8056ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8066ef2cabcSMark Cave-Ayland */ 8076ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 808c6df7102SPaolo Bonzini if (s->ti_size != 0) { 809bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 810c6df7102SPaolo Bonzini } 8116ef2cabcSMark Cave-Ayland } 8126ef2cabcSMark Cave-Ayland 813a917d384Spbrook s->async_len = 0; 8144aaa6ac3SMark Cave-Ayland if (req->status) { 815bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 816c6df7102SPaolo Bonzini } 8174aaa6ac3SMark Cave-Ayland s->status = req->status; 8186ef2cabcSMark Cave-Ayland 8196ef2cabcSMark Cave-Ayland /* 820cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 821cb988199SMark Cave-Ayland * byte is still in the FIFO 8226ef2cabcSMark Cave-Ayland */ 8238bb22495SMark Cave-Ayland s->ti_size = 0; 8248bb22495SMark Cave-Ayland 8258bb22495SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 8268bb22495SMark Cave-Ayland case CMD_SEL | CMD_DMA: 8278bb22495SMark Cave-Ayland case CMD_SEL: 8288bb22495SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 8298bb22495SMark Cave-Ayland case CMD_SELATN: 830cb988199SMark Cave-Ayland /* 8318bb22495SMark Cave-Ayland * No data phase for sequencer command so raise deferred bus service 832c90b2792SMark Cave-Ayland * and function complete interrupt 833cb988199SMark Cave-Ayland */ 834c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 8358bb22495SMark Cave-Ayland break; 836*cb22ce50SMark Cave-Ayland 837*cb22ce50SMark Cave-Ayland case CMD_TI | CMD_DMA: 838*cb22ce50SMark Cave-Ayland case CMD_TI: 839*cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 840*cb22ce50SMark Cave-Ayland break; 8416ef2cabcSMark Cave-Ayland } 8426ef2cabcSMark Cave-Ayland 8438bb22495SMark Cave-Ayland /* Raise bus service interrupt to indicate change to STATUS phase */ 8448bb22495SMark Cave-Ayland esp_set_phase(s, STAT_ST); 8458bb22495SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8468bb22495SMark Cave-Ayland esp_raise_irq(s); 8478bb22495SMark Cave-Ayland esp_lower_drq(s); 8488bb22495SMark Cave-Ayland 8495c6c0e51SHannes Reinecke if (s->current_req) { 8505c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8515c6c0e51SHannes Reinecke s->current_req = NULL; 852a917d384Spbrook s->current_dev = NULL; 8535c6c0e51SHannes Reinecke } 854c6df7102SPaolo Bonzini } 855c6df7102SPaolo Bonzini 8569c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 857c6df7102SPaolo Bonzini { 858e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8596cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 860c6df7102SPaolo Bonzini 8616cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 862aba1f023SPaolo Bonzini s->async_len = len; 8630c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8644e78f3bfSMark Cave-Ayland 865c90b2792SMark Cave-Ayland if (!s->data_ready) { 866a4608fa0SMark Cave-Ayland s->data_ready = true; 867a4608fa0SMark Cave-Ayland 868a4608fa0SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 869a4608fa0SMark Cave-Ayland case CMD_SEL | CMD_DMA: 870a4608fa0SMark Cave-Ayland case CMD_SEL: 871a4608fa0SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 872a4608fa0SMark Cave-Ayland case CMD_SELATN: 873c90b2792SMark Cave-Ayland /* 874c90b2792SMark Cave-Ayland * Initial incoming data xfer is complete for sequencer command 875c90b2792SMark Cave-Ayland * so raise deferred bus service and function complete interrupt 876c90b2792SMark Cave-Ayland */ 877c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 878c90b2792SMark Cave-Ayland break; 879c90b2792SMark Cave-Ayland 880a4608fa0SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 881a4608fa0SMark Cave-Ayland case CMD_SELATNS: 8824e78f3bfSMark Cave-Ayland /* 8834e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8844e78f3bfSMark Cave-Ayland * completion interrupt 8854e78f3bfSMark Cave-Ayland */ 8864e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 887a4608fa0SMark Cave-Ayland break; 888a4608fa0SMark Cave-Ayland 889a4608fa0SMark Cave-Ayland case CMD_TI | CMD_DMA: 890a4608fa0SMark Cave-Ayland case CMD_TI: 891a4608fa0SMark Cave-Ayland /* 892a4608fa0SMark Cave-Ayland * Bus service interrupt raised because of initial change to 893a4608fa0SMark Cave-Ayland * DATA phase 894a4608fa0SMark Cave-Ayland */ 895*cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 896a4608fa0SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 897a4608fa0SMark Cave-Ayland break; 898a4608fa0SMark Cave-Ayland } 899c90b2792SMark Cave-Ayland 900c90b2792SMark Cave-Ayland esp_raise_irq(s); 9014e78f3bfSMark Cave-Ayland } 9024e78f3bfSMark Cave-Ayland 9031b9e48a5SMark Cave-Ayland /* 9041b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9051b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9061b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9071b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9081b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9091b9e48a5SMark Cave-Ayland */ 9101b9e48a5SMark Cave-Ayland 911880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 912a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 913004826d0SMark Cave-Ayland esp_dma_ti_check(s); 914a79e767aSMark Cave-Ayland 915a79e767aSMark Cave-Ayland esp_do_dma(s); 916880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 9171b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9181b9e48a5SMark Cave-Ayland } 919a917d384Spbrook } 9202e5d83bbSpbrook 9212f275b8fSbellard static void handle_ti(ESPState *s) 9222f275b8fSbellard { 9231b9e48a5SMark Cave-Ayland uint32_t dmalen; 9242f275b8fSbellard 9257246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9267246e160SHervé Poussineau s->dma_cb = handle_ti; 9277246e160SHervé Poussineau return; 9287246e160SHervé Poussineau } 9297246e160SHervé Poussineau 9301b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 9314f6200f0Sbellard if (s->dma) { 9321b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 933b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9344d611c9aSpbrook esp_do_dma(s); 935799d90d8SMark Cave-Ayland } else { 9361b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9371b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9384f6200f0Sbellard } 9392f275b8fSbellard } 9402f275b8fSbellard 9419c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9426f7e9aecSbellard { 9435aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9445aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 945c9cf45c1SHannes Reinecke s->tchi_written = 0; 9464e9aec74Spbrook s->ti_size = 0; 9473f26c975SMark Cave-Ayland s->async_len = 0; 948042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 949023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9504e9aec74Spbrook s->dma = 0; 95173d74342SBlue Swirl s->dma_cb = NULL; 9528dea1dd4Sblueswir1 9538dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9546f7e9aecSbellard } 9556f7e9aecSbellard 956a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 95785948643SBlue Swirl { 95885948643SBlue Swirl qemu_irq_lower(s->irq); 95974d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 960a391fdbcSHervé Poussineau esp_hard_reset(s); 96185948643SBlue Swirl } 96285948643SBlue Swirl 963c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 964c6e51f1bSJohn Millikin { 9654a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 966c6e51f1bSJohn Millikin } 967c6e51f1bSJohn Millikin 968a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9692d069babSblueswir1 { 97085948643SBlue Swirl if (level) { 971a391fdbcSHervé Poussineau esp_soft_reset(s); 97285948643SBlue Swirl } 9732d069babSblueswir1 } 9742d069babSblueswir1 975f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 976f21fe39dSMark Cave-Ayland { 977f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 978f21fe39dSMark Cave-Ayland 979f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 980f21fe39dSMark Cave-Ayland s->dma = 1; 981f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 982f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 983f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 984f21fe39dSMark Cave-Ayland } else { 985f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 986f21fe39dSMark Cave-Ayland } 987f21fe39dSMark Cave-Ayland } else { 988f21fe39dSMark Cave-Ayland s->dma = 0; 989f21fe39dSMark Cave-Ayland } 990f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 991f21fe39dSMark Cave-Ayland case CMD_NOP: 992f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 993f21fe39dSMark Cave-Ayland break; 994f21fe39dSMark Cave-Ayland case CMD_FLUSH: 995f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 996f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 997f21fe39dSMark Cave-Ayland break; 998f21fe39dSMark Cave-Ayland case CMD_RESET: 999f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1000f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1001f21fe39dSMark Cave-Ayland break; 1002f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1003f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1004f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1005f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1006f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1007f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1008f21fe39dSMark Cave-Ayland } 1009f21fe39dSMark Cave-Ayland break; 1010f21fe39dSMark Cave-Ayland case CMD_TI: 1011f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1012f21fe39dSMark Cave-Ayland handle_ti(s); 1013f21fe39dSMark Cave-Ayland break; 1014f21fe39dSMark Cave-Ayland case CMD_ICCS: 1015f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1016f21fe39dSMark Cave-Ayland write_response(s); 1017f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1018abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1019f21fe39dSMark Cave-Ayland break; 1020f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1021f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1022f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1023f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1024f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1025f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1026f21fe39dSMark Cave-Ayland break; 1027f21fe39dSMark Cave-Ayland case CMD_PAD: 1028f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1029f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1030f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1031f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1032f21fe39dSMark Cave-Ayland break; 1033f21fe39dSMark Cave-Ayland case CMD_SATN: 1034f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1035f21fe39dSMark Cave-Ayland break; 1036f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1037f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1038f21fe39dSMark Cave-Ayland break; 1039f21fe39dSMark Cave-Ayland case CMD_SEL: 1040f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1041f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1042f21fe39dSMark Cave-Ayland break; 1043f21fe39dSMark Cave-Ayland case CMD_SELATN: 1044f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1045f21fe39dSMark Cave-Ayland handle_satn(s); 1046f21fe39dSMark Cave-Ayland break; 1047f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1048f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1049f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1050f21fe39dSMark Cave-Ayland break; 1051f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1052f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1053f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1054f21fe39dSMark Cave-Ayland break; 1055f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1056f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1057f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1058f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1059f21fe39dSMark Cave-Ayland break; 1060f21fe39dSMark Cave-Ayland default: 1061f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1062f21fe39dSMark Cave-Ayland break; 1063f21fe39dSMark Cave-Ayland } 1064f21fe39dSMark Cave-Ayland } 1065f21fe39dSMark Cave-Ayland 10669c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 106773d74342SBlue Swirl { 1068b630c075SMark Cave-Ayland uint32_t val; 106973d74342SBlue Swirl 10706f7e9aecSbellard switch (saddr) { 10715ad6bb97Sblueswir1 case ESP_FIFO: 10721b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 10731b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 10748dea1dd4Sblueswir1 /* Data out. */ 1075ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 10765ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1077042879fcSMark Cave-Ayland } else { 1078c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 10794f6200f0Sbellard } 1080b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 10814f6200f0Sbellard break; 10825ad6bb97Sblueswir1 case ESP_RINTR: 108394d5c79dSMark Cave-Ayland /* 108494d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 108594d5c79dSMark Cave-Ayland * except TC 108694d5c79dSMark Cave-Ayland */ 1087b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 10882814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 10892814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1090af947a3dSMark Cave-Ayland /* 1091af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1092af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1093af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1094af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1095af947a3dSMark Cave-Ayland * transition. 1096af947a3dSMark Cave-Ayland * 1097af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1098af947a3dSMark Cave-Ayland */ 1099c73f96fdSblueswir1 esp_lower_irq(s); 1100b630c075SMark Cave-Ayland break; 1101c9cf45c1SHannes Reinecke case ESP_TCHI: 1102c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1103c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1104b630c075SMark Cave-Ayland val = s->chip_id; 1105b630c075SMark Cave-Ayland } else { 1106b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1107c9cf45c1SHannes Reinecke } 1108b630c075SMark Cave-Ayland break; 1109238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1110238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1111238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1112238ec4d7SMark Cave-Ayland break; 11136f7e9aecSbellard default: 1114b630c075SMark Cave-Ayland val = s->rregs[saddr]; 11156f7e9aecSbellard break; 11166f7e9aecSbellard } 1117b630c075SMark Cave-Ayland 1118b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1119b630c075SMark Cave-Ayland return val; 11206f7e9aecSbellard } 11216f7e9aecSbellard 11229c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 11236f7e9aecSbellard { 1124bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 11256f7e9aecSbellard switch (saddr) { 1126c9cf45c1SHannes Reinecke case ESP_TCHI: 1127c9cf45c1SHannes Reinecke s->tchi_written = true; 1128c9cf45c1SHannes Reinecke /* fall through */ 11295ad6bb97Sblueswir1 case ESP_TCLO: 11305ad6bb97Sblueswir1 case ESP_TCMID: 11315ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 11324f6200f0Sbellard break; 11335ad6bb97Sblueswir1 case ESP_FIFO: 1134df91fd4eSMark Cave-Ayland if (esp_get_phase(s) == STAT_MO || esp_get_phase(s) == STAT_CD) { 11352572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 11362572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 11372572689bSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo)); 11382572689bSMark Cave-Ayland } 11396ef2cabcSMark Cave-Ayland 11406ef2cabcSMark Cave-Ayland /* 11416ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 11426ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 11436ef2cabcSMark Cave-Ayland */ 11446ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 11456ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 11466ef2cabcSMark Cave-Ayland esp_raise_irq(s); 11476ef2cabcSMark Cave-Ayland } 11482e5d83bbSpbrook } else { 1149e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 11502e5d83bbSpbrook } 11514f6200f0Sbellard break; 11525ad6bb97Sblueswir1 case ESP_CMD: 11534f6200f0Sbellard s->rregs[saddr] = val; 1154f21fe39dSMark Cave-Ayland esp_run_cmd(s); 11556f7e9aecSbellard break; 11565ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11574f6200f0Sbellard break; 11585ad6bb97Sblueswir1 case ESP_CFG1: 11599ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11609ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11614f6200f0Sbellard s->rregs[saddr] = val; 11624f6200f0Sbellard break; 11635ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11644f6200f0Sbellard break; 11656f7e9aecSbellard default: 11663af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11678dea1dd4Sblueswir1 return; 11686f7e9aecSbellard } 11692f275b8fSbellard s->wregs[saddr] = val; 11706f7e9aecSbellard } 11716f7e9aecSbellard 1172a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11738372d383SPeter Maydell unsigned size, bool is_write, 11748372d383SPeter Maydell MemTxAttrs attrs) 117567bb5314SAvi Kivity { 117667bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 117767bb5314SAvi Kivity } 11786f7e9aecSbellard 11796cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11806cc88d6bSMark Cave-Ayland { 11816cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11826cc88d6bSMark Cave-Ayland 11836cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11846cc88d6bSMark Cave-Ayland return version_id < 5; 11856cc88d6bSMark Cave-Ayland } 11866cc88d6bSMark Cave-Ayland 11874e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11884e78f3bfSMark Cave-Ayland { 11894e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11904e78f3bfSMark Cave-Ayland 11914e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11920bcd5a18SMark Cave-Ayland return version_id >= 5; 11934e78f3bfSMark Cave-Ayland } 11944e78f3bfSMark Cave-Ayland 11954eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 11964eb86065SPaolo Bonzini { 11974eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 11984eb86065SPaolo Bonzini 11994eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12004eb86065SPaolo Bonzini return version_id >= 6; 12014eb86065SPaolo Bonzini } 12024eb86065SPaolo Bonzini 1203ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12040bd005beSMark Cave-Ayland { 1205ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1206ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12070bd005beSMark Cave-Ayland 12080bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12090bd005beSMark Cave-Ayland return 0; 12100bd005beSMark Cave-Ayland } 12110bd005beSMark Cave-Ayland 12120bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12130bd005beSMark Cave-Ayland { 12140bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1215042879fcSMark Cave-Ayland int len, i; 12160bd005beSMark Cave-Ayland 12176cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12186cc88d6bSMark Cave-Ayland 12196cc88d6bSMark Cave-Ayland if (version_id < 5) { 12206cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1221042879fcSMark Cave-Ayland 1222042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1223042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1224042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1225042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1226042879fcSMark Cave-Ayland } 1227023666daSMark Cave-Ayland 1228023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1229023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1230023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1231023666daSMark Cave-Ayland } 12326cc88d6bSMark Cave-Ayland } 12336cc88d6bSMark Cave-Ayland 12340bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12350bd005beSMark Cave-Ayland return 0; 12360bd005beSMark Cave-Ayland } 12370bd005beSMark Cave-Ayland 12389c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1239cc9952f3SBlue Swirl .name = "esp", 12404eb86065SPaolo Bonzini .version_id = 6, 1241cc9952f3SBlue Swirl .minimum_version_id = 3, 12420bd005beSMark Cave-Ayland .post_load = esp_post_load, 12432d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1244cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1245cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1246cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1247042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1248042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1249042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12503944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12514aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12524aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12534aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12544aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1255cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1256023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1257023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1258023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1259023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1260023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1261023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1262cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12636cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12648dded6deSMark Cave-Ayland VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5), 1265023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1266042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1267023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 12681b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 12694eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1270cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 127174d71ea1SLaurent Vivier }, 1272cc9952f3SBlue Swirl }; 12736f7e9aecSbellard 1274a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1275a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1276a391fdbcSHervé Poussineau { 1277a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1278eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1279a391fdbcSHervé Poussineau uint32_t saddr; 1280a391fdbcSHervé Poussineau 1281a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1282eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1283a391fdbcSHervé Poussineau } 1284a391fdbcSHervé Poussineau 1285a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1286a391fdbcSHervé Poussineau unsigned int size) 1287a391fdbcSHervé Poussineau { 1288a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1289eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1290a391fdbcSHervé Poussineau uint32_t saddr; 1291a391fdbcSHervé Poussineau 1292a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1293eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1294a391fdbcSHervé Poussineau } 1295a391fdbcSHervé Poussineau 1296a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1297a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1298a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1299a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1300a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1301a391fdbcSHervé Poussineau }; 1302a391fdbcSHervé Poussineau 130374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 130474d71ea1SLaurent Vivier uint64_t val, unsigned int size) 130574d71ea1SLaurent Vivier { 130674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1307eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 130874d71ea1SLaurent Vivier 1309960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1310960ebfd9SMark Cave-Ayland 131174d71ea1SLaurent Vivier switch (size) { 131274d71ea1SLaurent Vivier case 1: 1313761bef75SMark Cave-Ayland esp_pdma_write(s, val); 131474d71ea1SLaurent Vivier break; 131574d71ea1SLaurent Vivier case 2: 1316761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1317761bef75SMark Cave-Ayland esp_pdma_write(s, val); 131874d71ea1SLaurent Vivier break; 131974d71ea1SLaurent Vivier } 1320b46a43a2SMark Cave-Ayland esp_do_dma(s); 132174d71ea1SLaurent Vivier } 132274d71ea1SLaurent Vivier 132374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 132474d71ea1SLaurent Vivier unsigned int size) 132574d71ea1SLaurent Vivier { 132674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1327eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 132874d71ea1SLaurent Vivier uint64_t val = 0; 132974d71ea1SLaurent Vivier 1330960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1331960ebfd9SMark Cave-Ayland 133274d71ea1SLaurent Vivier switch (size) { 133374d71ea1SLaurent Vivier case 1: 1334761bef75SMark Cave-Ayland val = esp_pdma_read(s); 133574d71ea1SLaurent Vivier break; 133674d71ea1SLaurent Vivier case 2: 1337761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1338761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 133974d71ea1SLaurent Vivier break; 134074d71ea1SLaurent Vivier } 1341b46a43a2SMark Cave-Ayland esp_do_dma(s); 134274d71ea1SLaurent Vivier return val; 134374d71ea1SLaurent Vivier } 134474d71ea1SLaurent Vivier 1345a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1346a7a22088SMark Cave-Ayland { 1347a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1348a7a22088SMark Cave-Ayland 1349a7a22088SMark Cave-Ayland scsi_req_ref(req); 1350a7a22088SMark Cave-Ayland s->current_req = req; 1351a7a22088SMark Cave-Ayland return s; 1352a7a22088SMark Cave-Ayland } 1353a7a22088SMark Cave-Ayland 135474d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 135574d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 135674d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 135774d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 135874d71ea1SLaurent Vivier .valid.min_access_size = 1, 1359cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1360cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1361cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 136274d71ea1SLaurent Vivier }; 136374d71ea1SLaurent Vivier 1364afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1365afd4030cSPaolo Bonzini .tcq = false, 13667e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13677e0380b9SPaolo Bonzini .max_lun = 7, 1368afd4030cSPaolo Bonzini 1369a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1370c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 137194d3f98aSPaolo Bonzini .complete = esp_command_complete, 137294d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1373cfdc1bb0SPaolo Bonzini }; 1374cfdc1bb0SPaolo Bonzini 1375a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1376cfb9de9cSPaul Brook { 137784fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1378eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1379a391fdbcSHervé Poussineau 1380a391fdbcSHervé Poussineau switch (irq) { 1381a391fdbcSHervé Poussineau case 0: 1382a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1383a391fdbcSHervé Poussineau break; 1384a391fdbcSHervé Poussineau case 1: 1385b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1386a391fdbcSHervé Poussineau break; 1387a391fdbcSHervé Poussineau } 1388a391fdbcSHervé Poussineau } 1389a391fdbcSHervé Poussineau 1390b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1391a391fdbcSHervé Poussineau { 1392b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 139384fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1394eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1395eb169c76SMark Cave-Ayland 1396eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1397eb169c76SMark Cave-Ayland return; 1398eb169c76SMark Cave-Ayland } 13996f7e9aecSbellard 1400b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 140174d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1402a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14036f7e9aecSbellard 1404d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 140529776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 140674d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1407b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 140874d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1409cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 141074d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14116f7e9aecSbellard 1412b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14132d069babSblueswir1 1414739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 141567e999beSbellard } 1416cfb9de9cSPaul Brook 1417a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1418a391fdbcSHervé Poussineau { 141984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1420eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1421eb169c76SMark Cave-Ayland 1422eb169c76SMark Cave-Ayland esp_hard_reset(s); 1423eb169c76SMark Cave-Ayland } 1424eb169c76SMark Cave-Ayland 1425eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1426eb169c76SMark Cave-Ayland { 1427eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1428eb169c76SMark Cave-Ayland 1429eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1430a391fdbcSHervé Poussineau } 1431a391fdbcSHervé Poussineau 1432a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1433a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14340bd005beSMark Cave-Ayland .version_id = 2, 1435ea84a442SGuenter Roeck .minimum_version_id = 1, 1436ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 14372d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 14380bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1439a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1440a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1441a391fdbcSHervé Poussineau } 1442999e12bbSAnthony Liguori }; 1443999e12bbSAnthony Liguori 1444a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1445999e12bbSAnthony Liguori { 144639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1447999e12bbSAnthony Liguori 1448b09318caSHu Tao dc->realize = sysbus_esp_realize; 1449a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1450a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1451125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 145263235df8SBlue Swirl } 1453999e12bbSAnthony Liguori 14541f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 145584fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 145639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1457eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1458a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1459a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 146063235df8SBlue Swirl }; 146163235df8SBlue Swirl 1462042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1463042879fcSMark Cave-Ayland { 1464042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1465042879fcSMark Cave-Ayland 1466042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1467023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1468042879fcSMark Cave-Ayland } 1469042879fcSMark Cave-Ayland 1470042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1471042879fcSMark Cave-Ayland { 1472042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1473042879fcSMark Cave-Ayland 1474042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1475023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1476042879fcSMark Cave-Ayland } 1477042879fcSMark Cave-Ayland 1478eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1479eb169c76SMark Cave-Ayland { 1480eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1481eb169c76SMark Cave-Ayland 1482eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1483eb169c76SMark Cave-Ayland dc->user_creatable = false; 1484eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1485eb169c76SMark Cave-Ayland } 1486eb169c76SMark Cave-Ayland 1487eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1488eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1489eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1490042879fcSMark Cave-Ayland .instance_init = esp_init, 1491042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1492eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1493eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1494eb169c76SMark Cave-Ayland }; 1495eb169c76SMark Cave-Ayland 149683f7d43aSAndreas Färber static void esp_register_types(void) 1497cfb9de9cSPaul Brook { 1498a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1499eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1500cfb9de9cSPaul Brook } 1501cfb9de9cSPaul Brook 150283f7d43aSAndreas Färber type_init(esp_register_types) 1503