16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 9894d3f98aSPaolo Bonzini } 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini 101c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 102c47b5835SMark Cave-Ayland { 103c47b5835SMark Cave-Ayland uint32_t dmalen; 104c47b5835SMark Cave-Ayland 105c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 106c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 107c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 108c47b5835SMark Cave-Ayland 109c47b5835SMark Cave-Ayland return dmalen; 110c47b5835SMark Cave-Ayland } 111c47b5835SMark Cave-Ayland 112c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 113c47b5835SMark Cave-Ayland { 114c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 115c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 116c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 117c47b5835SMark Cave-Ayland } 118c47b5835SMark Cave-Ayland 119c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 120c04ed569SMark Cave-Ayland { 121c04ed569SMark Cave-Ayland uint32_t dmalen; 122c04ed569SMark Cave-Ayland 123c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 124c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 125c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 126c04ed569SMark Cave-Ayland 127c04ed569SMark Cave-Ayland return dmalen; 128c04ed569SMark Cave-Ayland } 129c04ed569SMark Cave-Ayland 13074d71ea1SLaurent Vivier static void set_pdma(ESPState *s, enum pdma_origin_id origin, 13174d71ea1SLaurent Vivier uint32_t index, uint32_t len) 13274d71ea1SLaurent Vivier { 13374d71ea1SLaurent Vivier s->pdma_origin = origin; 13474d71ea1SLaurent Vivier s->pdma_start = index; 13574d71ea1SLaurent Vivier s->pdma_cur = index; 13674d71ea1SLaurent Vivier s->pdma_len = len; 13774d71ea1SLaurent Vivier } 13874d71ea1SLaurent Vivier 13974d71ea1SLaurent Vivier static uint8_t *get_pdma_buf(ESPState *s) 14074d71ea1SLaurent Vivier { 14174d71ea1SLaurent Vivier switch (s->pdma_origin) { 14274d71ea1SLaurent Vivier case TI: 14374d71ea1SLaurent Vivier return s->ti_buf; 14474d71ea1SLaurent Vivier case CMD: 14574d71ea1SLaurent Vivier return s->cmdbuf; 14674d71ea1SLaurent Vivier case ASYNC: 14774d71ea1SLaurent Vivier return s->async_buf; 14874d71ea1SLaurent Vivier } 14974d71ea1SLaurent Vivier return NULL; 15074d71ea1SLaurent Vivier } 15174d71ea1SLaurent Vivier 152761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 153761bef75SMark Cave-Ayland { 1548da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1558da90e81SMark Cave-Ayland uint8_t val; 1568da90e81SMark Cave-Ayland 1578da90e81SMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 1588da90e81SMark Cave-Ayland return 0; 1598da90e81SMark Cave-Ayland } 1608da90e81SMark Cave-Ayland 1616e3fafa8SMark Cave-Ayland switch (s->pdma_origin) { 1626e3fafa8SMark Cave-Ayland case TI: 1638da90e81SMark Cave-Ayland val = s->ti_buf[s->pdma_cur++]; 1648da90e81SMark Cave-Ayland break; 1656e3fafa8SMark Cave-Ayland case CMD: 166bb0bc7bbSMark Cave-Ayland val = s->cmdbuf[s->cmdlen++]; 167bb0bc7bbSMark Cave-Ayland s->pdma_cur++; 1688da90e81SMark Cave-Ayland break; 1696e3fafa8SMark Cave-Ayland case ASYNC: 1708da90e81SMark Cave-Ayland val = s->async_buf[s->pdma_cur++]; 1718da90e81SMark Cave-Ayland break; 1726e3fafa8SMark Cave-Ayland default: 1736e3fafa8SMark Cave-Ayland g_assert_not_reached(); 1746e3fafa8SMark Cave-Ayland } 1758da90e81SMark Cave-Ayland 1768da90e81SMark Cave-Ayland s->pdma_len--; 1778da90e81SMark Cave-Ayland dmalen--; 1788da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 1798da90e81SMark Cave-Ayland 1808da90e81SMark Cave-Ayland return val; 181761bef75SMark Cave-Ayland } 182761bef75SMark Cave-Ayland 183761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 184761bef75SMark Cave-Ayland { 1858da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1868da90e81SMark Cave-Ayland 1878da90e81SMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 1888da90e81SMark Cave-Ayland return; 1898da90e81SMark Cave-Ayland } 1908da90e81SMark Cave-Ayland 1916e3fafa8SMark Cave-Ayland switch (s->pdma_origin) { 1926e3fafa8SMark Cave-Ayland case TI: 1936e3fafa8SMark Cave-Ayland s->ti_buf[s->pdma_cur++] = val; 1946e3fafa8SMark Cave-Ayland break; 1956e3fafa8SMark Cave-Ayland case CMD: 196bb0bc7bbSMark Cave-Ayland s->cmdbuf[s->cmdlen++] = val; 197bb0bc7bbSMark Cave-Ayland s->pdma_cur++; 1986e3fafa8SMark Cave-Ayland break; 1996e3fafa8SMark Cave-Ayland case ASYNC: 2006e3fafa8SMark Cave-Ayland s->async_buf[s->pdma_cur++] = val; 2016e3fafa8SMark Cave-Ayland break; 2026e3fafa8SMark Cave-Ayland default: 2036e3fafa8SMark Cave-Ayland g_assert_not_reached(); 2046e3fafa8SMark Cave-Ayland } 2058da90e81SMark Cave-Ayland 2068da90e81SMark Cave-Ayland s->pdma_len--; 2078da90e81SMark Cave-Ayland dmalen--; 2088da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 209761bef75SMark Cave-Ayland } 210761bef75SMark Cave-Ayland 2116130b188SLaurent Vivier static int get_cmd_cb(ESPState *s) 2126130b188SLaurent Vivier { 2136130b188SLaurent Vivier int target; 2146130b188SLaurent Vivier 2156130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2166130b188SLaurent Vivier 2176130b188SLaurent Vivier s->ti_size = 0; 2186130b188SLaurent Vivier s->ti_rptr = 0; 2196130b188SLaurent Vivier s->ti_wptr = 0; 2206130b188SLaurent Vivier 2216130b188SLaurent Vivier if (s->current_req) { 2226130b188SLaurent Vivier /* Started a new command before the old one finished. Cancel it. */ 2236130b188SLaurent Vivier scsi_req_cancel(s->current_req); 2246130b188SLaurent Vivier s->async_len = 0; 2256130b188SLaurent Vivier } 2266130b188SLaurent Vivier 2276130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2286130b188SLaurent Vivier if (!s->current_dev) { 2296130b188SLaurent Vivier /* No such drive */ 2306130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 2316130b188SLaurent Vivier s->rregs[ESP_RINTR] = INTR_DC; 2326130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2336130b188SLaurent Vivier esp_raise_irq(s); 2346130b188SLaurent Vivier return -1; 2356130b188SLaurent Vivier } 2366130b188SLaurent Vivier return 0; 2376130b188SLaurent Vivier } 2386130b188SLaurent Vivier 2396c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 2402f275b8fSbellard { 241a917d384Spbrook uint32_t dmalen; 2422f275b8fSbellard int target; 2432f275b8fSbellard 2448dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2454f6200f0Sbellard if (s->dma) { 246c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 2476c1fef6bSPrasad J Pandit if (dmalen > buflen) { 2486c1fef6bSPrasad J Pandit return 0; 2496c1fef6bSPrasad J Pandit } 25074d71ea1SLaurent Vivier if (s->dma_memory_read) { 2518b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 2524f6200f0Sbellard } else { 253bb0bc7bbSMark Cave-Ayland set_pdma(s, CMD, 0, dmalen); 25474d71ea1SLaurent Vivier esp_raise_drq(s); 25574d71ea1SLaurent Vivier return 0; 25674d71ea1SLaurent Vivier } 25774d71ea1SLaurent Vivier } else { 258fc4d65daSblueswir1 dmalen = s->ti_size; 259d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 260d3cdc491SPrasad J Pandit return 0; 261d3cdc491SPrasad J Pandit } 262fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 26375ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 2644f6200f0Sbellard } 265bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2662e5d83bbSpbrook 2676130b188SLaurent Vivier if (get_cmd_cb(s) < 0) { 2689f149aa9Spbrook return 0; 2692f275b8fSbellard } 2709f149aa9Spbrook return dmalen; 2719f149aa9Spbrook } 2729f149aa9Spbrook 273f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 2749f149aa9Spbrook { 2759f149aa9Spbrook int32_t datalen; 2769f149aa9Spbrook int lun; 277f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2789f149aa9Spbrook 279bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 280f2818f22SArtyom Tarasenko lun = busid & 7; 2810d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 282e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 283c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 28467e999beSbellard s->ti_size = datalen; 28567e999beSbellard if (datalen != 0) { 286c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 2876cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 2882e5d83bbSpbrook if (datalen > 0) { 2895ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 2904f6200f0Sbellard } else { 2915ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 2924f6200f0Sbellard } 293ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2944e9aec74Spbrook } 2955ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2965ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 297c73f96fdSblueswir1 esp_raise_irq(s); 2982f275b8fSbellard } 2992f275b8fSbellard 300*c959f218SMark Cave-Ayland static void do_cmd(ESPState *s) 301f2818f22SArtyom Tarasenko { 302*c959f218SMark Cave-Ayland uint8_t *buf = s->cmdbuf; 303f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 304f2818f22SArtyom Tarasenko 305f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 306f2818f22SArtyom Tarasenko } 307f2818f22SArtyom Tarasenko 30874d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 30974d71ea1SLaurent Vivier { 31074d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 31174d71ea1SLaurent Vivier return; 31274d71ea1SLaurent Vivier } 313bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 314bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 315*c959f218SMark Cave-Ayland do_cmd(s); 31674d71ea1SLaurent Vivier } 31774d71ea1SLaurent Vivier } 31874d71ea1SLaurent Vivier 3199f149aa9Spbrook static void handle_satn(ESPState *s) 3209f149aa9Spbrook { 3211b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 32273d74342SBlue Swirl s->dma_cb = handle_satn; 32373d74342SBlue Swirl return; 32473d74342SBlue Swirl } 32574d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 326bb0bc7bbSMark Cave-Ayland s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 327bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 328*c959f218SMark Cave-Ayland do_cmd(s); 329bb0bc7bbSMark Cave-Ayland } else { 330bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 3319f149aa9Spbrook } 33294d5c79dSMark Cave-Ayland } 3339f149aa9Spbrook 33474d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 33574d71ea1SLaurent Vivier { 33674d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 33774d71ea1SLaurent Vivier return; 33874d71ea1SLaurent Vivier } 339bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 340bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 34174d71ea1SLaurent Vivier do_busid_cmd(s, get_pdma_buf(s) + s->pdma_start, 0); 34274d71ea1SLaurent Vivier } 34374d71ea1SLaurent Vivier } 34474d71ea1SLaurent Vivier 345f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 346f2818f22SArtyom Tarasenko { 3471b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 34873d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 34973d74342SBlue Swirl return; 35073d74342SBlue Swirl } 35174d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 352bb0bc7bbSMark Cave-Ayland s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 353bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 354bb0bc7bbSMark Cave-Ayland do_busid_cmd(s, s->cmdbuf, 0); 355bb0bc7bbSMark Cave-Ayland } else { 356bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 357f2818f22SArtyom Tarasenko } 358f2818f22SArtyom Tarasenko } 359f2818f22SArtyom Tarasenko 36074d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 36174d71ea1SLaurent Vivier { 36274d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 36374d71ea1SLaurent Vivier return; 36474d71ea1SLaurent Vivier } 365bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 36674d71ea1SLaurent Vivier if (s->cmdlen) { 36774d71ea1SLaurent Vivier trace_esp_handle_satn_stop(s->cmdlen); 36874d71ea1SLaurent Vivier s->do_cmd = 1; 36974d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 37074d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 37174d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 37274d71ea1SLaurent Vivier esp_raise_irq(s); 37374d71ea1SLaurent Vivier } 37474d71ea1SLaurent Vivier } 37574d71ea1SLaurent Vivier 3769f149aa9Spbrook static void handle_satn_stop(ESPState *s) 3779f149aa9Spbrook { 3781b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37973d74342SBlue Swirl s->dma_cb = handle_satn_stop; 38073d74342SBlue Swirl return; 38173d74342SBlue Swirl } 382c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 3836c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 3849f149aa9Spbrook if (s->cmdlen) { 385bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 3869f149aa9Spbrook s->do_cmd = 1; 387c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 3885ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3895ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 390c73f96fdSblueswir1 esp_raise_irq(s); 391bb0bc7bbSMark Cave-Ayland } else { 392bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 3939f149aa9Spbrook } 3949f149aa9Spbrook } 3959f149aa9Spbrook 39674d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 39774d71ea1SLaurent Vivier { 39874d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 39974d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 40074d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 40174d71ea1SLaurent Vivier esp_raise_irq(s); 40274d71ea1SLaurent Vivier } 40374d71ea1SLaurent Vivier 4040fc5c15aSpbrook static void write_response(ESPState *s) 4052f275b8fSbellard { 406bf4b9889SBlue Swirl trace_esp_write_response(s->status); 4073944966dSPaolo Bonzini s->ti_buf[0] = s->status; 4080fc5c15aSpbrook s->ti_buf[1] = 0; 4094f6200f0Sbellard if (s->dma) { 41074d71ea1SLaurent Vivier if (s->dma_memory_write) { 4118b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 412c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 4135ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 4145ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4154f6200f0Sbellard } else { 41674d71ea1SLaurent Vivier set_pdma(s, TI, 0, 2); 41774d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 41874d71ea1SLaurent Vivier esp_raise_drq(s); 41974d71ea1SLaurent Vivier return; 42074d71ea1SLaurent Vivier } 42174d71ea1SLaurent Vivier } else { 4220fc5c15aSpbrook s->ti_size = 2; 4234f6200f0Sbellard s->ti_rptr = 0; 424d020aa50SPaolo Bonzini s->ti_wptr = 2; 4255ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4264f6200f0Sbellard } 427c73f96fdSblueswir1 esp_raise_irq(s); 4282f275b8fSbellard } 4294f6200f0Sbellard 430a917d384Spbrook static void esp_dma_done(ESPState *s) 4314d611c9aSpbrook { 432c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 4335ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 4345ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 4355ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 436c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 437c73f96fdSblueswir1 esp_raise_irq(s); 4384d611c9aSpbrook } 439a917d384Spbrook 44074d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 44174d71ea1SLaurent Vivier { 4424ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 44374d71ea1SLaurent Vivier int len = s->pdma_cur - s->pdma_start; 4446cc88d6bSMark Cave-Ayland 44574d71ea1SLaurent Vivier if (s->do_cmd) { 44674d71ea1SLaurent Vivier s->ti_size = 0; 44774d71ea1SLaurent Vivier s->cmdlen = 0; 44874d71ea1SLaurent Vivier s->do_cmd = 0; 449*c959f218SMark Cave-Ayland do_cmd(s); 45074d71ea1SLaurent Vivier return; 45174d71ea1SLaurent Vivier } 45274d71ea1SLaurent Vivier s->async_buf += len; 45374d71ea1SLaurent Vivier s->async_len -= len; 45474d71ea1SLaurent Vivier if (to_device) { 45574d71ea1SLaurent Vivier s->ti_size += len; 45674d71ea1SLaurent Vivier } else { 45774d71ea1SLaurent Vivier s->ti_size -= len; 45874d71ea1SLaurent Vivier } 45974d71ea1SLaurent Vivier if (s->async_len == 0) { 46074d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 46174d71ea1SLaurent Vivier /* 46274d71ea1SLaurent Vivier * If there is still data to be read from the device then 46374d71ea1SLaurent Vivier * complete the DMA operation immediately. Otherwise defer 46474d71ea1SLaurent Vivier * until the scsi layer has completed. 46574d71ea1SLaurent Vivier */ 4666cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 46774d71ea1SLaurent Vivier return; 46874d71ea1SLaurent Vivier } 46974d71ea1SLaurent Vivier } 47074d71ea1SLaurent Vivier 47174d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 47274d71ea1SLaurent Vivier esp_dma_done(s); 47374d71ea1SLaurent Vivier } 47474d71ea1SLaurent Vivier 475a917d384Spbrook static void esp_do_dma(ESPState *s) 476a917d384Spbrook { 47767e999beSbellard uint32_t len; 4784ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 479a917d384Spbrook 4806cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 481a917d384Spbrook if (s->do_cmd) { 48215407433SLaurent Vivier /* 48315407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 48415407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 48515407433SLaurent Vivier */ 486bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 487926cde5fSPrasad J Pandit assert(s->cmdlen <= sizeof(s->cmdbuf) && 488926cde5fSPrasad J Pandit len <= sizeof(s->cmdbuf) - s->cmdlen); 48974d71ea1SLaurent Vivier if (s->dma_memory_read) { 4908b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 49174d71ea1SLaurent Vivier } else { 49274d71ea1SLaurent Vivier set_pdma(s, CMD, s->cmdlen, len); 49374d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 49474d71ea1SLaurent Vivier esp_raise_drq(s); 49574d71ea1SLaurent Vivier return; 49674d71ea1SLaurent Vivier } 49715407433SLaurent Vivier trace_esp_handle_ti_cmd(s->cmdlen); 49815407433SLaurent Vivier s->ti_size = 0; 49915407433SLaurent Vivier s->cmdlen = 0; 50015407433SLaurent Vivier s->do_cmd = 0; 501*c959f218SMark Cave-Ayland do_cmd(s); 502a917d384Spbrook return; 503a917d384Spbrook } 504a917d384Spbrook if (s->async_len == 0) { 505a917d384Spbrook /* Defer until data is available. */ 506a917d384Spbrook return; 507a917d384Spbrook } 508a917d384Spbrook if (len > s->async_len) { 509a917d384Spbrook len = s->async_len; 510a917d384Spbrook } 511a917d384Spbrook if (to_device) { 51274d71ea1SLaurent Vivier if (s->dma_memory_read) { 5138b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 514a917d384Spbrook } else { 51574d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 51674d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 51774d71ea1SLaurent Vivier esp_raise_drq(s); 51874d71ea1SLaurent Vivier return; 51974d71ea1SLaurent Vivier } 52074d71ea1SLaurent Vivier } else { 52174d71ea1SLaurent Vivier if (s->dma_memory_write) { 5228b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 52374d71ea1SLaurent Vivier } else { 52474d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 52574d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 52674d71ea1SLaurent Vivier esp_raise_drq(s); 52774d71ea1SLaurent Vivier return; 52874d71ea1SLaurent Vivier } 529a917d384Spbrook } 5306cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 531a917d384Spbrook s->async_buf += len; 532a917d384Spbrook s->async_len -= len; 53394d5c79dSMark Cave-Ayland if (to_device) { 5346787f5faSpbrook s->ti_size += len; 53594d5c79dSMark Cave-Ayland } else { 5366787f5faSpbrook s->ti_size -= len; 53794d5c79dSMark Cave-Ayland } 538a917d384Spbrook if (s->async_len == 0) { 539ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 54094d5c79dSMark Cave-Ayland /* 54194d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 54294d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 54394d5c79dSMark Cave-Ayland * until the scsi layer has completed. 54494d5c79dSMark Cave-Ayland */ 5456cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 546ad3376ccSPaolo Bonzini return; 547a917d384Spbrook } 548a917d384Spbrook } 549ad3376ccSPaolo Bonzini 5506787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 551a917d384Spbrook esp_dma_done(s); 552a917d384Spbrook } 553a917d384Spbrook 554ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status) 555a917d384Spbrook { 556bf4b9889SBlue Swirl trace_esp_command_complete(); 557c6df7102SPaolo Bonzini if (s->ti_size != 0) { 558bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 559c6df7102SPaolo Bonzini } 560a917d384Spbrook s->ti_size = 0; 561a917d384Spbrook s->async_len = 0; 562aba1f023SPaolo Bonzini if (status) { 563bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 564c6df7102SPaolo Bonzini } 565aba1f023SPaolo Bonzini s->status = status; 5665ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 567a917d384Spbrook esp_dma_done(s); 5685c6c0e51SHannes Reinecke if (s->current_req) { 5695c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 5705c6c0e51SHannes Reinecke s->current_req = NULL; 571a917d384Spbrook s->current_dev = NULL; 5725c6c0e51SHannes Reinecke } 573c6df7102SPaolo Bonzini } 574c6df7102SPaolo Bonzini 57517ea26c2SHannes Reinecke void esp_command_complete(SCSIRequest *req, size_t resid) 576ea84a442SGuenter Roeck { 577ea84a442SGuenter Roeck ESPState *s = req->hba_private; 578ea84a442SGuenter Roeck 579ea84a442SGuenter Roeck if (s->rregs[ESP_RSTAT] & STAT_INT) { 58094d5c79dSMark Cave-Ayland /* 58194d5c79dSMark Cave-Ayland * Defer handling command complete until the previous 582ea84a442SGuenter Roeck * interrupt has been handled. 583ea84a442SGuenter Roeck */ 584ea84a442SGuenter Roeck trace_esp_command_complete_deferred(); 58517ea26c2SHannes Reinecke s->deferred_status = req->status; 586ea84a442SGuenter Roeck s->deferred_complete = true; 587ea84a442SGuenter Roeck return; 588ea84a442SGuenter Roeck } 58917ea26c2SHannes Reinecke esp_report_command_complete(s, req->status); 590ea84a442SGuenter Roeck } 591ea84a442SGuenter Roeck 5929c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 593c6df7102SPaolo Bonzini { 594e6810db8SHervé Poussineau ESPState *s = req->hba_private; 5956cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 596c6df7102SPaolo Bonzini 5977f0b6e11SPaolo Bonzini assert(!s->do_cmd); 5986cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 599aba1f023SPaolo Bonzini s->async_len = len; 6000c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 6016cc88d6bSMark Cave-Ayland if (dmalen) { 602a917d384Spbrook esp_do_dma(s); 6035eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 60494d5c79dSMark Cave-Ayland /* 60594d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 60694d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 60794d5c79dSMark Cave-Ayland */ 6086787f5faSpbrook esp_dma_done(s); 6096787f5faSpbrook } 610a917d384Spbrook } 6112e5d83bbSpbrook 6122f275b8fSbellard static void handle_ti(ESPState *s) 6132f275b8fSbellard { 614b76624deSMark Cave-Ayland uint32_t dmalen; 6152f275b8fSbellard 6167246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 6177246e160SHervé Poussineau s->dma_cb = handle_ti; 6187246e160SHervé Poussineau return; 6197246e160SHervé Poussineau } 6207246e160SHervé Poussineau 621c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 6224f6200f0Sbellard if (s->dma) { 623b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 6245ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 6254d611c9aSpbrook esp_do_dma(s); 62615407433SLaurent Vivier } else if (s->do_cmd) { 627bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 6289f149aa9Spbrook s->ti_size = 0; 6299f149aa9Spbrook s->cmdlen = 0; 6309f149aa9Spbrook s->do_cmd = 0; 631*c959f218SMark Cave-Ayland do_cmd(s); 6324f6200f0Sbellard } 6332f275b8fSbellard } 6342f275b8fSbellard 6359c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 6366f7e9aecSbellard { 6375aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 6385aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 639c9cf45c1SHannes Reinecke s->tchi_written = 0; 6404e9aec74Spbrook s->ti_size = 0; 6414e9aec74Spbrook s->ti_rptr = 0; 6424e9aec74Spbrook s->ti_wptr = 0; 6434e9aec74Spbrook s->dma = 0; 6449f149aa9Spbrook s->do_cmd = 0; 64573d74342SBlue Swirl s->dma_cb = NULL; 6468dea1dd4Sblueswir1 6478dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 6486f7e9aecSbellard } 6496f7e9aecSbellard 650a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 65185948643SBlue Swirl { 65285948643SBlue Swirl qemu_irq_lower(s->irq); 65374d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 654a391fdbcSHervé Poussineau esp_hard_reset(s); 65585948643SBlue Swirl } 65685948643SBlue Swirl 657a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 6582d069babSblueswir1 { 65985948643SBlue Swirl if (level) { 660a391fdbcSHervé Poussineau esp_soft_reset(s); 66185948643SBlue Swirl } 6622d069babSblueswir1 } 6632d069babSblueswir1 6649c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 66573d74342SBlue Swirl { 666b630c075SMark Cave-Ayland uint32_t val; 66773d74342SBlue Swirl 6686f7e9aecSbellard switch (saddr) { 6695ad6bb97Sblueswir1 case ESP_FIFO: 6705ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 6718dea1dd4Sblueswir1 /* Data out. */ 672ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 6735ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 674ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 675ff589551SPrasad J Pandit s->ti_size--; 6765ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 6774f6200f0Sbellard } 678ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 6794f6200f0Sbellard s->ti_rptr = 0; 6804f6200f0Sbellard s->ti_wptr = 0; 6814f6200f0Sbellard } 682b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 6834f6200f0Sbellard break; 6845ad6bb97Sblueswir1 case ESP_RINTR: 68594d5c79dSMark Cave-Ayland /* 68694d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 68794d5c79dSMark Cave-Ayland * except TC 68894d5c79dSMark Cave-Ayland */ 689b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 6902814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 6912814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 6922814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 693c73f96fdSblueswir1 esp_lower_irq(s); 694ea84a442SGuenter Roeck if (s->deferred_complete) { 695ea84a442SGuenter Roeck esp_report_command_complete(s, s->deferred_status); 696ea84a442SGuenter Roeck s->deferred_complete = false; 697ea84a442SGuenter Roeck } 698b630c075SMark Cave-Ayland break; 699c9cf45c1SHannes Reinecke case ESP_TCHI: 700c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 701c9cf45c1SHannes Reinecke if (!s->tchi_written) { 702b630c075SMark Cave-Ayland val = s->chip_id; 703b630c075SMark Cave-Ayland } else { 704b630c075SMark Cave-Ayland val = s->rregs[saddr]; 705c9cf45c1SHannes Reinecke } 706b630c075SMark Cave-Ayland break; 7076f7e9aecSbellard default: 708b630c075SMark Cave-Ayland val = s->rregs[saddr]; 7096f7e9aecSbellard break; 7106f7e9aecSbellard } 711b630c075SMark Cave-Ayland 712b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 713b630c075SMark Cave-Ayland return val; 7146f7e9aecSbellard } 7156f7e9aecSbellard 7169c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 7176f7e9aecSbellard { 718bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 7196f7e9aecSbellard switch (saddr) { 720c9cf45c1SHannes Reinecke case ESP_TCHI: 721c9cf45c1SHannes Reinecke s->tchi_written = true; 722c9cf45c1SHannes Reinecke /* fall through */ 7235ad6bb97Sblueswir1 case ESP_TCLO: 7245ad6bb97Sblueswir1 case ESP_TCMID: 7255ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 7264f6200f0Sbellard break; 7275ad6bb97Sblueswir1 case ESP_FIFO: 7289f149aa9Spbrook if (s->do_cmd) { 729926cde5fSPrasad J Pandit if (s->cmdlen < ESP_CMDBUF_SZ) { 7309f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 731c98c6c10SPrasad J Pandit } else { 732c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 733c98c6c10SPrasad J Pandit } 734ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 7353af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 7362e5d83bbSpbrook } else { 7374f6200f0Sbellard s->ti_size++; 7384f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 7392e5d83bbSpbrook } 7404f6200f0Sbellard break; 7415ad6bb97Sblueswir1 case ESP_CMD: 7424f6200f0Sbellard s->rregs[saddr] = val; 7435ad6bb97Sblueswir1 if (val & CMD_DMA) { 7444f6200f0Sbellard s->dma = 1; 7456787f5faSpbrook /* Reload DMA counter. */ 74696676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 74796676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 74896676c2fSMark Cave-Ayland } else { 749c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 75096676c2fSMark Cave-Ayland } 7514f6200f0Sbellard } else { 7524f6200f0Sbellard s->dma = 0; 7534f6200f0Sbellard } 7545ad6bb97Sblueswir1 switch (val & CMD_CMD) { 7555ad6bb97Sblueswir1 case CMD_NOP: 756bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 7572f275b8fSbellard break; 7585ad6bb97Sblueswir1 case CMD_FLUSH: 759bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 76094d5c79dSMark Cave-Ayland /*s->ti_size = 0;*/ 7615ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7625ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 763a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 7646f7e9aecSbellard break; 7655ad6bb97Sblueswir1 case CMD_RESET: 766bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 767a391fdbcSHervé Poussineau esp_soft_reset(s); 7686f7e9aecSbellard break; 7695ad6bb97Sblueswir1 case CMD_BUSRESET: 770bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 7715ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 7725ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 773c73f96fdSblueswir1 esp_raise_irq(s); 7749e61bde5Sbellard } 7752f275b8fSbellard break; 7765ad6bb97Sblueswir1 case CMD_TI: 7770097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 7782f275b8fSbellard handle_ti(s); 7792f275b8fSbellard break; 7805ad6bb97Sblueswir1 case CMD_ICCS: 781bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 7820fc5c15aSpbrook write_response(s); 7834bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7844bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 7852f275b8fSbellard break; 7865ad6bb97Sblueswir1 case CMD_MSGACC: 787bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 7885ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 7895ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 7904e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 7914e2a68c1SArtyom Tarasenko esp_raise_irq(s); 7926f7e9aecSbellard break; 7930fd0eb21SBlue Swirl case CMD_PAD: 794bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 7950fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 7960fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 7970fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 7980fd0eb21SBlue Swirl break; 7995ad6bb97Sblueswir1 case CMD_SATN: 800bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 8016f7e9aecSbellard break; 8026915bff1SHervé Poussineau case CMD_RSTATN: 8036915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 8046915bff1SHervé Poussineau break; 8055e1e0a3bSBlue Swirl case CMD_SEL: 806bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 807f2818f22SArtyom Tarasenko handle_s_without_atn(s); 8085e1e0a3bSBlue Swirl break; 8095ad6bb97Sblueswir1 case CMD_SELATN: 810bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 8112f275b8fSbellard handle_satn(s); 8122f275b8fSbellard break; 8135ad6bb97Sblueswir1 case CMD_SELATNS: 814bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 8159f149aa9Spbrook handle_satn_stop(s); 8162f275b8fSbellard break; 8175ad6bb97Sblueswir1 case CMD_ENSEL: 818bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 819e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 82074ec6048Sblueswir1 break; 8216fe84c18SHervé Poussineau case CMD_DISSEL: 8226fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 8236fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 8246fe84c18SHervé Poussineau esp_raise_irq(s); 8256fe84c18SHervé Poussineau break; 8262f275b8fSbellard default: 8273af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 8286f7e9aecSbellard break; 8296f7e9aecSbellard } 8306f7e9aecSbellard break; 8315ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 8324f6200f0Sbellard break; 8335ad6bb97Sblueswir1 case ESP_CFG1: 8349ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 8359ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 8364f6200f0Sbellard s->rregs[saddr] = val; 8374f6200f0Sbellard break; 8385ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 8394f6200f0Sbellard break; 8406f7e9aecSbellard default: 8413af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 8428dea1dd4Sblueswir1 return; 8436f7e9aecSbellard } 8442f275b8fSbellard s->wregs[saddr] = val; 8456f7e9aecSbellard } 8466f7e9aecSbellard 847a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 8488372d383SPeter Maydell unsigned size, bool is_write, 8498372d383SPeter Maydell MemTxAttrs attrs) 85067bb5314SAvi Kivity { 85167bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 85267bb5314SAvi Kivity } 8536f7e9aecSbellard 85474d71ea1SLaurent Vivier static bool esp_pdma_needed(void *opaque) 85574d71ea1SLaurent Vivier { 85674d71ea1SLaurent Vivier ESPState *s = opaque; 85774d71ea1SLaurent Vivier return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 85874d71ea1SLaurent Vivier s->dma_enabled; 85974d71ea1SLaurent Vivier } 86074d71ea1SLaurent Vivier 86174d71ea1SLaurent Vivier static const VMStateDescription vmstate_esp_pdma = { 86274d71ea1SLaurent Vivier .name = "esp/pdma", 863bb0bc7bbSMark Cave-Ayland .version_id = 2, 864bb0bc7bbSMark Cave-Ayland .minimum_version_id = 2, 86574d71ea1SLaurent Vivier .needed = esp_pdma_needed, 86674d71ea1SLaurent Vivier .fields = (VMStateField[]) { 86774d71ea1SLaurent Vivier VMSTATE_INT32(pdma_origin, ESPState), 86874d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_len, ESPState), 86974d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_start, ESPState), 87074d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_cur, ESPState), 87174d71ea1SLaurent Vivier VMSTATE_END_OF_LIST() 87274d71ea1SLaurent Vivier } 87374d71ea1SLaurent Vivier }; 87474d71ea1SLaurent Vivier 8756cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 8766cc88d6bSMark Cave-Ayland { 8776cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 8786cc88d6bSMark Cave-Ayland 8796cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 8806cc88d6bSMark Cave-Ayland return version_id < 5; 8816cc88d6bSMark Cave-Ayland } 8826cc88d6bSMark Cave-Ayland 8830bd005beSMark Cave-Ayland static int esp_pre_save(void *opaque) 8840bd005beSMark Cave-Ayland { 8850bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8860bd005beSMark Cave-Ayland 8870bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 8880bd005beSMark Cave-Ayland return 0; 8890bd005beSMark Cave-Ayland } 8900bd005beSMark Cave-Ayland 8910bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 8920bd005beSMark Cave-Ayland { 8930bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8940bd005beSMark Cave-Ayland 8956cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 8966cc88d6bSMark Cave-Ayland 8976cc88d6bSMark Cave-Ayland if (version_id < 5) { 8986cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 8996cc88d6bSMark Cave-Ayland } 9006cc88d6bSMark Cave-Ayland 9010bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 9020bd005beSMark Cave-Ayland return 0; 9030bd005beSMark Cave-Ayland } 9040bd005beSMark Cave-Ayland 9059c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 906cc9952f3SBlue Swirl .name = "esp", 9070bd005beSMark Cave-Ayland .version_id = 5, 908cc9952f3SBlue Swirl .minimum_version_id = 3, 9090bd005beSMark Cave-Ayland .pre_save = esp_pre_save, 9100bd005beSMark Cave-Ayland .post_load = esp_post_load, 911cc9952f3SBlue Swirl .fields = (VMStateField[]) { 912cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 913cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 914cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 915cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 916cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 917cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 9183944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 919ea84a442SGuenter Roeck VMSTATE_UINT32(deferred_status, ESPState), 920ea84a442SGuenter Roeck VMSTATE_BOOL(deferred_complete, ESPState), 921cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 922cc966774SPaolo Bonzini VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), 923cc966774SPaolo Bonzini VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), 924cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 925cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 9266cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 927cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 92874d71ea1SLaurent Vivier }, 92974d71ea1SLaurent Vivier .subsections = (const VMStateDescription * []) { 93074d71ea1SLaurent Vivier &vmstate_esp_pdma, 93174d71ea1SLaurent Vivier NULL 9326f7e9aecSbellard } 933cc9952f3SBlue Swirl }; 9346f7e9aecSbellard 935a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 936a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 937a391fdbcSHervé Poussineau { 938a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 939eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 940a391fdbcSHervé Poussineau uint32_t saddr; 941a391fdbcSHervé Poussineau 942a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 943eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 944a391fdbcSHervé Poussineau } 945a391fdbcSHervé Poussineau 946a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 947a391fdbcSHervé Poussineau unsigned int size) 948a391fdbcSHervé Poussineau { 949a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 950eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 951a391fdbcSHervé Poussineau uint32_t saddr; 952a391fdbcSHervé Poussineau 953a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 954eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 955a391fdbcSHervé Poussineau } 956a391fdbcSHervé Poussineau 957a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 958a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 959a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 960a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 961a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 962a391fdbcSHervé Poussineau }; 963a391fdbcSHervé Poussineau 96474d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 96574d71ea1SLaurent Vivier uint64_t val, unsigned int size) 96674d71ea1SLaurent Vivier { 96774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 968eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 96974d71ea1SLaurent Vivier 970960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 971960ebfd9SMark Cave-Ayland 97274d71ea1SLaurent Vivier switch (size) { 97374d71ea1SLaurent Vivier case 1: 974761bef75SMark Cave-Ayland esp_pdma_write(s, val); 97574d71ea1SLaurent Vivier break; 97674d71ea1SLaurent Vivier case 2: 977761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 978761bef75SMark Cave-Ayland esp_pdma_write(s, val); 97974d71ea1SLaurent Vivier break; 98074d71ea1SLaurent Vivier } 98174d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 98274d71ea1SLaurent Vivier esp_lower_drq(s); 98374d71ea1SLaurent Vivier s->pdma_cb(s); 98474d71ea1SLaurent Vivier s->pdma_cb = NULL; 98574d71ea1SLaurent Vivier } 98674d71ea1SLaurent Vivier } 98774d71ea1SLaurent Vivier 98874d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 98974d71ea1SLaurent Vivier unsigned int size) 99074d71ea1SLaurent Vivier { 99174d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 992eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 9936cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 99474d71ea1SLaurent Vivier uint64_t val = 0; 99574d71ea1SLaurent Vivier 996960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 997960ebfd9SMark Cave-Ayland 9986cc88d6bSMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 99974d71ea1SLaurent Vivier return 0; 100074d71ea1SLaurent Vivier } 100174d71ea1SLaurent Vivier switch (size) { 100274d71ea1SLaurent Vivier case 1: 1003761bef75SMark Cave-Ayland val = esp_pdma_read(s); 100474d71ea1SLaurent Vivier break; 100574d71ea1SLaurent Vivier case 2: 1006761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1007761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 100874d71ea1SLaurent Vivier break; 100974d71ea1SLaurent Vivier } 10108da90e81SMark Cave-Ayland dmalen = esp_get_tc(s); 10116cc88d6bSMark Cave-Ayland if (dmalen == 0 || (s->pdma_len == 0 && s->pdma_cb)) { 101274d71ea1SLaurent Vivier esp_lower_drq(s); 101374d71ea1SLaurent Vivier s->pdma_cb(s); 101474d71ea1SLaurent Vivier s->pdma_cb = NULL; 101574d71ea1SLaurent Vivier } 101674d71ea1SLaurent Vivier return val; 101774d71ea1SLaurent Vivier } 101874d71ea1SLaurent Vivier 101974d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 102074d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 102174d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 102274d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 102374d71ea1SLaurent Vivier .valid.min_access_size = 1, 102474d71ea1SLaurent Vivier .valid.max_access_size = 2, 102574d71ea1SLaurent Vivier }; 102674d71ea1SLaurent Vivier 1027afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1028afd4030cSPaolo Bonzini .tcq = false, 10297e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 10307e0380b9SPaolo Bonzini .max_lun = 7, 1031afd4030cSPaolo Bonzini 1032c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 103394d3f98aSPaolo Bonzini .complete = esp_command_complete, 103494d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1035cfdc1bb0SPaolo Bonzini }; 1036cfdc1bb0SPaolo Bonzini 1037a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1038cfb9de9cSPaul Brook { 103984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1040eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1041a391fdbcSHervé Poussineau 1042a391fdbcSHervé Poussineau switch (irq) { 1043a391fdbcSHervé Poussineau case 0: 1044a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1045a391fdbcSHervé Poussineau break; 1046a391fdbcSHervé Poussineau case 1: 1047a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 1048a391fdbcSHervé Poussineau break; 1049a391fdbcSHervé Poussineau } 1050a391fdbcSHervé Poussineau } 1051a391fdbcSHervé Poussineau 1052b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1053a391fdbcSHervé Poussineau { 1054b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 105584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1056eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1057eb169c76SMark Cave-Ayland 1058eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1059eb169c76SMark Cave-Ayland return; 1060eb169c76SMark Cave-Ayland } 10616f7e9aecSbellard 1062b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 106374d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1064a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 10656f7e9aecSbellard 1066d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 106729776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 106874d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1069b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 107074d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 107174d71ea1SLaurent Vivier sysbus, "esp-pdma", 2); 107274d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 10736f7e9aecSbellard 1074b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 10752d069babSblueswir1 1076b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 107767e999beSbellard } 1078cfb9de9cSPaul Brook 1079a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1080a391fdbcSHervé Poussineau { 108184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1082eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1083eb169c76SMark Cave-Ayland 1084eb169c76SMark Cave-Ayland esp_hard_reset(s); 1085eb169c76SMark Cave-Ayland } 1086eb169c76SMark Cave-Ayland 1087eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1088eb169c76SMark Cave-Ayland { 1089eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1090eb169c76SMark Cave-Ayland 1091eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1092a391fdbcSHervé Poussineau } 1093a391fdbcSHervé Poussineau 1094a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1095a391fdbcSHervé Poussineau .name = "sysbusespscsi", 10960bd005beSMark Cave-Ayland .version_id = 2, 1097ea84a442SGuenter Roeck .minimum_version_id = 1, 1098a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 10990bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1100a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1101a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1102a391fdbcSHervé Poussineau } 1103999e12bbSAnthony Liguori }; 1104999e12bbSAnthony Liguori 1105a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1106999e12bbSAnthony Liguori { 110739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1108999e12bbSAnthony Liguori 1109b09318caSHu Tao dc->realize = sysbus_esp_realize; 1110a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1111a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1112125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 111363235df8SBlue Swirl } 1114999e12bbSAnthony Liguori 11151f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 111684fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 111739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1118eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1119a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1120a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 112163235df8SBlue Swirl }; 112263235df8SBlue Swirl 1123eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1124eb169c76SMark Cave-Ayland { 1125eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1126eb169c76SMark Cave-Ayland 1127eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1128eb169c76SMark Cave-Ayland dc->user_creatable = false; 1129eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1130eb169c76SMark Cave-Ayland } 1131eb169c76SMark Cave-Ayland 1132eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1133eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1134eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1135eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1136eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1137eb169c76SMark Cave-Ayland }; 1138eb169c76SMark Cave-Ayland 113983f7d43aSAndreas Färber static void esp_register_types(void) 1140cfb9de9cSPaul Brook { 1141a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1142eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1143cfb9de9cSPaul Brook } 1144cfb9de9cSPaul Brook 114583f7d43aSAndreas Färber type_init(esp_register_types) 1146