xref: /qemu/hw/scsi/esp.c (revision c5d7df28ea9f83b73608afb0ed6fb75773ebe7ca)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
12449c60d16SMark Cave-Ayland     uint32_t n, n2;
12549c60d16SMark Cave-Ayland     int len;
1267b320a8eSMark Cave-Ayland 
1277b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1287b320a8eSMark Cave-Ayland         return 0;
1297b320a8eSMark Cave-Ayland     }
1307b320a8eSMark Cave-Ayland 
13149c60d16SMark Cave-Ayland     len = maxlen;
13249c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1337b320a8eSMark Cave-Ayland     if (dest) {
1347b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1357b320a8eSMark Cave-Ayland     }
1367b320a8eSMark Cave-Ayland 
13749c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
13849c60d16SMark Cave-Ayland     len -= n;
13949c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14049c60d16SMark Cave-Ayland     if (len) {
14149c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14249c60d16SMark Cave-Ayland         if (dest) {
14349c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
14449c60d16SMark Cave-Ayland         }
14549c60d16SMark Cave-Ayland         n += n2;
14649c60d16SMark Cave-Ayland     }
14749c60d16SMark Cave-Ayland 
1487b320a8eSMark Cave-Ayland     return n;
1497b320a8eSMark Cave-Ayland }
1507b320a8eSMark Cave-Ayland 
151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
152c47b5835SMark Cave-Ayland {
153c47b5835SMark Cave-Ayland     uint32_t dmalen;
154c47b5835SMark Cave-Ayland 
155c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
156c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
157c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
158c47b5835SMark Cave-Ayland 
159c47b5835SMark Cave-Ayland     return dmalen;
160c47b5835SMark Cave-Ayland }
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
163c47b5835SMark Cave-Ayland {
164*c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
165*c5d7df28SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
167c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
168c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
169*c5d7df28SMark Cave-Ayland 
170*c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
171*c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
172*c5d7df28SMark Cave-Ayland     }
173c47b5835SMark Cave-Ayland }
174c47b5835SMark Cave-Ayland 
175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
176c04ed569SMark Cave-Ayland {
177c04ed569SMark Cave-Ayland     uint32_t dmalen;
178c04ed569SMark Cave-Ayland 
179c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
180c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
181c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
182c04ed569SMark Cave-Ayland 
183c04ed569SMark Cave-Ayland     return dmalen;
184c04ed569SMark Cave-Ayland }
185c04ed569SMark Cave-Ayland 
186761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
187761bef75SMark Cave-Ayland {
1888da90e81SMark Cave-Ayland     uint8_t val;
1898da90e81SMark Cave-Ayland 
19002abe246SMark Cave-Ayland     if (s->do_cmd) {
191c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->cmdfifo);
19202abe246SMark Cave-Ayland     } else {
193c5fef911SMark Cave-Ayland         val = esp_fifo_pop(&s->fifo);
19402abe246SMark Cave-Ayland     }
1958da90e81SMark Cave-Ayland 
1968da90e81SMark Cave-Ayland     return val;
197761bef75SMark Cave-Ayland }
198761bef75SMark Cave-Ayland 
199761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
200761bef75SMark Cave-Ayland {
2018da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2028da90e81SMark Cave-Ayland 
2033c421400SMark Cave-Ayland     if (dmalen == 0) {
2048da90e81SMark Cave-Ayland         return;
2058da90e81SMark Cave-Ayland     }
2068da90e81SMark Cave-Ayland 
20702abe246SMark Cave-Ayland     if (s->do_cmd) {
208e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->cmdfifo, val);
20902abe246SMark Cave-Ayland     } else {
210e5455b8cSMark Cave-Ayland         esp_fifo_push(&s->fifo, val);
21102abe246SMark Cave-Ayland     }
2128da90e81SMark Cave-Ayland 
2138da90e81SMark Cave-Ayland     dmalen--;
2148da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
215761bef75SMark Cave-Ayland }
216761bef75SMark Cave-Ayland 
21777987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb)
2181e794c51SMark Cave-Ayland {
2191e794c51SMark Cave-Ayland     s->pdma_cb = cb;
2201e794c51SMark Cave-Ayland }
2211e794c51SMark Cave-Ayland 
222c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2236130b188SLaurent Vivier {
2246130b188SLaurent Vivier     int target;
2256130b188SLaurent Vivier 
2266130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2276130b188SLaurent Vivier 
2286130b188SLaurent Vivier     s->ti_size = 0;
2296130b188SLaurent Vivier 
230cf40a5e4SMark Cave-Ayland     if (s->current_req) {
231cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
232cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
233cf40a5e4SMark Cave-Ayland     }
234cf40a5e4SMark Cave-Ayland 
2356130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2366130b188SLaurent Vivier     if (!s->current_dev) {
2376130b188SLaurent Vivier         /* No such drive */
2386130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
239cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2406130b188SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_0;
2416130b188SLaurent Vivier         esp_raise_irq(s);
2426130b188SLaurent Vivier         return -1;
2436130b188SLaurent Vivier     }
2444e78f3bfSMark Cave-Ayland 
2454e78f3bfSMark Cave-Ayland     /*
2464e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
2474eb86065SPaolo Bonzini      * either in do_command_phase() for DATA OUT transfers or by the deferred
2484e78f3bfSMark Cave-Ayland      * IRQ mechanism in esp_transfer_data() for DATA IN transfers
2494e78f3bfSMark Cave-Ayland      */
2504e78f3bfSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_FC;
2514e78f3bfSMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_CD;
2526130b188SLaurent Vivier     return 0;
2536130b188SLaurent Vivier }
2546130b188SLaurent Vivier 
25520c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
2562f275b8fSbellard {
257023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
258042879fcSMark Cave-Ayland     uint32_t dmalen, n;
2592f275b8fSbellard     int target;
2602f275b8fSbellard 
2618dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2624f6200f0Sbellard     if (s->dma) {
26320c8d2edSMark Cave-Ayland         dmalen = MIN(esp_get_tc(s), maxlen);
26420c8d2edSMark Cave-Ayland         if (dmalen == 0) {
2656c1fef6bSPrasad J Pandit             return 0;
2666c1fef6bSPrasad J Pandit         }
26774d71ea1SLaurent Vivier         if (s->dma_memory_read) {
2688b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, buf, dmalen);
269fbc6510eSMark Cave-Ayland             dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
270023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, dmalen);
2714f6200f0Sbellard         } else {
27274d71ea1SLaurent Vivier             return 0;
27374d71ea1SLaurent Vivier         }
27474d71ea1SLaurent Vivier     } else {
275023666daSMark Cave-Ayland         dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
27620c8d2edSMark Cave-Ayland         if (dmalen == 0) {
277d3cdc491SPrasad J Pandit             return 0;
278d3cdc491SPrasad J Pandit         }
2797b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
280fbc6510eSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
2817b320a8eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
28220c8d2edSMark Cave-Ayland     }
283bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
2842e5d83bbSpbrook 
2859f149aa9Spbrook     return dmalen;
2869f149aa9Spbrook }
2879f149aa9Spbrook 
2884eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2899f149aa9Spbrook {
2907b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2919f149aa9Spbrook     int32_t datalen;
292f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2937b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2949f149aa9Spbrook 
2954eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
296023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
29799545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
29899545751SMark Cave-Ayland         return;
29999545751SMark Cave-Ayland     }
3007b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
301023666daSMark Cave-Ayland 
3024eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
303b22f83d8SAlexandra Diupina     if (!current_lun) {
304b22f83d8SAlexandra Diupina         /* No such drive */
305b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
306b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
307b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
308b22f83d8SAlexandra Diupina         esp_raise_irq(s);
309b22f83d8SAlexandra Diupina         return;
310b22f83d8SAlexandra Diupina     }
311b22f83d8SAlexandra Diupina 
312fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
313c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
31467e999beSbellard     s->ti_size = datalen;
315023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
31667e999beSbellard     if (datalen != 0) {
317c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
3184e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
3191b9e48a5SMark Cave-Ayland         s->ti_cmd = 0;
3206cc88d6bSMark Cave-Ayland         esp_set_tc(s, 0);
3212e5d83bbSpbrook         if (datalen > 0) {
3224e78f3bfSMark Cave-Ayland             /*
3234e78f3bfSMark Cave-Ayland              * Switch to DATA IN phase but wait until initial data xfer is
3244e78f3bfSMark Cave-Ayland              * complete before raising the command completion interrupt
3254e78f3bfSMark Cave-Ayland              */
3264e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
3275ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
3284f6200f0Sbellard         } else {
3295ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
330cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
331c73f96fdSblueswir1             esp_raise_irq(s);
33282141c8bSMark Cave-Ayland             esp_lower_drq(s);
3332f275b8fSbellard         }
3344e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3354e78f3bfSMark Cave-Ayland         return;
3364e78f3bfSMark Cave-Ayland     }
3374e78f3bfSMark Cave-Ayland }
3382f275b8fSbellard 
3394eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
340f2818f22SArtyom Tarasenko {
3414eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3424eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
343023666daSMark Cave-Ayland 
3444eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3454eb86065SPaolo Bonzini         s->lun = message & 7;
346023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3474eb86065SPaolo Bonzini     }
348f2818f22SArtyom Tarasenko 
349799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
350023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3514eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
352fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
353023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
354023666daSMark Cave-Ayland     }
3554eb86065SPaolo Bonzini }
356023666daSMark Cave-Ayland 
3574eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3584eb86065SPaolo Bonzini {
3594eb86065SPaolo Bonzini     do_message_phase(s);
3604eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3614eb86065SPaolo Bonzini     do_command_phase(s);
362f2818f22SArtyom Tarasenko }
363f2818f22SArtyom Tarasenko 
36474d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s)
36574d71ea1SLaurent Vivier {
366e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
367023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
368e62a959aSMark Cave-Ayland         s->do_cmd = 0;
369c959f218SMark Cave-Ayland         do_cmd(s);
37074d71ea1SLaurent Vivier     }
37174d71ea1SLaurent Vivier }
37274d71ea1SLaurent Vivier 
3739f149aa9Spbrook static void handle_satn(ESPState *s)
3749f149aa9Spbrook {
37549691315SMark Cave-Ayland     int32_t cmdlen;
37649691315SMark Cave-Ayland 
3771b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37873d74342SBlue Swirl         s->dma_cb = handle_satn;
37973d74342SBlue Swirl         return;
38073d74342SBlue Swirl     }
38177987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_PDMA_CB);
3821bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3831bcaf71bSMark Cave-Ayland         return;
3841bcaf71bSMark Cave-Ayland     }
385023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
38649691315SMark Cave-Ayland     if (cmdlen > 0) {
387023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
38860720694SMark Cave-Ayland         s->do_cmd = 0;
389c959f218SMark Cave-Ayland         do_cmd(s);
39049691315SMark Cave-Ayland     } else if (cmdlen == 0) {
3911bcaf71bSMark Cave-Ayland         if (s->dma) {
3921bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
3931bcaf71bSMark Cave-Ayland         }
394bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
39549691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
39649691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
39749691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
3989f149aa9Spbrook     }
39994d5c79dSMark Cave-Ayland }
4009f149aa9Spbrook 
40174d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s)
40274d71ea1SLaurent Vivier {
403e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
404023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
405e62a959aSMark Cave-Ayland         s->do_cmd = 0;
4064eb86065SPaolo Bonzini         do_cmd(s);
40774d71ea1SLaurent Vivier     }
40874d71ea1SLaurent Vivier }
40974d71ea1SLaurent Vivier 
410f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
411f2818f22SArtyom Tarasenko {
41249691315SMark Cave-Ayland     int32_t cmdlen;
41349691315SMark Cave-Ayland 
4141b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
41573d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
41673d74342SBlue Swirl         return;
41773d74342SBlue Swirl     }
41877987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB);
4191bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4201bcaf71bSMark Cave-Ayland         return;
4211bcaf71bSMark Cave-Ayland     }
422023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
42349691315SMark Cave-Ayland     if (cmdlen > 0) {
424023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
42560720694SMark Cave-Ayland         s->do_cmd = 0;
4264eb86065SPaolo Bonzini         do_cmd(s);
42749691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4281bcaf71bSMark Cave-Ayland         if (s->dma) {
4291bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4301bcaf71bSMark Cave-Ayland         }
431bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
43249691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
43349691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
43449691315SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_CD;
435f2818f22SArtyom Tarasenko     }
436f2818f22SArtyom Tarasenko }
437f2818f22SArtyom Tarasenko 
43874d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s)
43974d71ea1SLaurent Vivier {
440e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
441023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
44274d71ea1SLaurent Vivier         s->do_cmd = 1;
443023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
44474d71ea1SLaurent Vivier         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
445cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
44674d71ea1SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_CD;
44774d71ea1SLaurent Vivier         esp_raise_irq(s);
44874d71ea1SLaurent Vivier     }
44974d71ea1SLaurent Vivier }
45074d71ea1SLaurent Vivier 
4519f149aa9Spbrook static void handle_satn_stop(ESPState *s)
4529f149aa9Spbrook {
45349691315SMark Cave-Ayland     int32_t cmdlen;
45449691315SMark Cave-Ayland 
4551b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
45673d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
45773d74342SBlue Swirl         return;
45873d74342SBlue Swirl     }
45977987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_STOP_PDMA_CB);
4601bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4611bcaf71bSMark Cave-Ayland         return;
4621bcaf71bSMark Cave-Ayland     }
463799d90d8SMark Cave-Ayland     cmdlen = get_cmd(s, 1);
46449691315SMark Cave-Ayland     if (cmdlen > 0) {
465023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
4669f149aa9Spbrook         s->do_cmd = 1;
467023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
468799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
469cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
470799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
471c73f96fdSblueswir1         esp_raise_irq(s);
47249691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4731bcaf71bSMark Cave-Ayland         if (s->dma) {
4741bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4751bcaf71bSMark Cave-Ayland         }
476bb0bc7bbSMark Cave-Ayland         s->do_cmd = 1;
477799d90d8SMark Cave-Ayland         /* Target present, switch to message out phase */
478799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
479799d90d8SMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_MO;
4809f149aa9Spbrook     }
4819f149aa9Spbrook }
4829f149aa9Spbrook 
48374d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s)
48474d71ea1SLaurent Vivier {
48574d71ea1SLaurent Vivier     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
486cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
48774d71ea1SLaurent Vivier     s->rregs[ESP_RSEQ] = SEQ_CD;
48874d71ea1SLaurent Vivier     esp_raise_irq(s);
48974d71ea1SLaurent Vivier }
49074d71ea1SLaurent Vivier 
4910fc5c15aSpbrook static void write_response(ESPState *s)
4922f275b8fSbellard {
493e3922557SMark Cave-Ayland     uint8_t buf[2];
494042879fcSMark Cave-Ayland 
495bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
496042879fcSMark Cave-Ayland 
497e3922557SMark Cave-Ayland     buf[0] = s->status;
498e3922557SMark Cave-Ayland     buf[1] = 0;
499042879fcSMark Cave-Ayland 
5004f6200f0Sbellard     if (s->dma) {
50174d71ea1SLaurent Vivier         if (s->dma_memory_write) {
502e3922557SMark Cave-Ayland             s->dma_memory_write(s->dma_opaque, buf, 2);
503c73f96fdSblueswir1             s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
504cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
5055ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = SEQ_CD;
5064f6200f0Sbellard         } else {
50777987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB);
50874d71ea1SLaurent Vivier             esp_raise_drq(s);
50974d71ea1SLaurent Vivier             return;
51074d71ea1SLaurent Vivier         }
51174d71ea1SLaurent Vivier     } else {
512e3922557SMark Cave-Ayland         fifo8_reset(&s->fifo);
513e3922557SMark Cave-Ayland         fifo8_push_all(&s->fifo, buf, 2);
5145ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
5154f6200f0Sbellard     }
516c73f96fdSblueswir1     esp_raise_irq(s);
5172f275b8fSbellard }
5184f6200f0Sbellard 
519a917d384Spbrook static void esp_dma_done(ESPState *s)
5204d611c9aSpbrook {
521c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
522cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
5235ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
524c47b5835SMark Cave-Ayland     esp_set_tc(s, 0);
525c73f96fdSblueswir1     esp_raise_irq(s);
5264d611c9aSpbrook }
527a917d384Spbrook 
52874d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s)
52974d71ea1SLaurent Vivier {
5304ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
53182141c8bSMark Cave-Ayland     int len;
532042879fcSMark Cave-Ayland     uint32_t n;
5336cc88d6bSMark Cave-Ayland 
53474d71ea1SLaurent Vivier     if (s->do_cmd) {
535e62a959aSMark Cave-Ayland         /* Ensure we have received complete command after SATN and stop */
536e62a959aSMark Cave-Ayland         if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) {
537e62a959aSMark Cave-Ayland             return;
538e62a959aSMark Cave-Ayland         }
539e62a959aSMark Cave-Ayland 
54074d71ea1SLaurent Vivier         s->ti_size = 0;
541c348458fSMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
542c348458fSMark Cave-Ayland             /* No command received */
543c348458fSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
544c348458fSMark Cave-Ayland                 return;
545c348458fSMark Cave-Ayland             }
546c348458fSMark Cave-Ayland 
547c348458fSMark Cave-Ayland             /* Command has been received */
54874d71ea1SLaurent Vivier             s->do_cmd = 0;
549c959f218SMark Cave-Ayland             do_cmd(s);
550c348458fSMark Cave-Ayland         } else {
551c348458fSMark Cave-Ayland             /*
552c348458fSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
5532cb40d44SStefan Weil              * and then switch to command phase
554c348458fSMark Cave-Ayland              */
555c348458fSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
556c348458fSMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
557c348458fSMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
558c348458fSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
559c348458fSMark Cave-Ayland             esp_raise_irq(s);
560c348458fSMark Cave-Ayland         }
56174d71ea1SLaurent Vivier         return;
56274d71ea1SLaurent Vivier     }
56382141c8bSMark Cave-Ayland 
5640db89536SMark Cave-Ayland     if (!s->current_req) {
5650db89536SMark Cave-Ayland         return;
5660db89536SMark Cave-Ayland     }
5670db89536SMark Cave-Ayland 
56882141c8bSMark Cave-Ayland     if (to_device) {
56982141c8bSMark Cave-Ayland         /* Copy FIFO data to device */
5707aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
5717aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
5727b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5737aa6baeeSMark Cave-Ayland         s->async_buf += n;
5747aa6baeeSMark Cave-Ayland         s->async_len -= n;
5757aa6baeeSMark Cave-Ayland         s->ti_size += n;
5767aa6baeeSMark Cave-Ayland 
5777aa6baeeSMark Cave-Ayland         if (n < len) {
5787aa6baeeSMark Cave-Ayland             /* Unaligned accesses can cause FIFO wraparound */
5797aa6baeeSMark Cave-Ayland             len = len - n;
5807b320a8eSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5817aa6baeeSMark Cave-Ayland             s->async_buf += n;
5827aa6baeeSMark Cave-Ayland             s->async_len -= n;
5837aa6baeeSMark Cave-Ayland             s->ti_size += n;
5847aa6baeeSMark Cave-Ayland         }
5857aa6baeeSMark Cave-Ayland 
58674d71ea1SLaurent Vivier         if (s->async_len == 0) {
58774d71ea1SLaurent Vivier             scsi_req_continue(s->current_req);
58882141c8bSMark Cave-Ayland             return;
58982141c8bSMark Cave-Ayland         }
59082141c8bSMark Cave-Ayland 
59182141c8bSMark Cave-Ayland         if (esp_get_tc(s) == 0) {
59282141c8bSMark Cave-Ayland             esp_lower_drq(s);
59382141c8bSMark Cave-Ayland             esp_dma_done(s);
59482141c8bSMark Cave-Ayland         }
59582141c8bSMark Cave-Ayland 
59682141c8bSMark Cave-Ayland         return;
59782141c8bSMark Cave-Ayland     } else {
59882141c8bSMark Cave-Ayland         if (s->async_len == 0) {
5994e78f3bfSMark Cave-Ayland             /* Defer until the scsi layer has completed */
60082141c8bSMark Cave-Ayland             scsi_req_continue(s->current_req);
6014e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
60274d71ea1SLaurent Vivier             return;
60374d71ea1SLaurent Vivier         }
60474d71ea1SLaurent Vivier 
60582141c8bSMark Cave-Ayland         if (esp_get_tc(s) != 0) {
60682141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
6077aa6baeeSMark Cave-Ayland             len = MIN(s->async_len, esp_get_tc(s));
6087aa6baeeSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
609042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
61082141c8bSMark Cave-Ayland             s->async_buf += len;
61182141c8bSMark Cave-Ayland             s->async_len -= len;
61282141c8bSMark Cave-Ayland             s->ti_size -= len;
61382141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
6147aa6baeeSMark Cave-Ayland 
6157aa6baeeSMark Cave-Ayland             if (esp_get_tc(s) == 0) {
6167aa6baeeSMark Cave-Ayland                 /* Indicate transfer to FIFO is complete */
6177aa6baeeSMark Cave-Ayland                  s->rregs[ESP_RSTAT] |= STAT_TC;
6187aa6baeeSMark Cave-Ayland             }
61982141c8bSMark Cave-Ayland             return;
62082141c8bSMark Cave-Ayland         }
62182141c8bSMark Cave-Ayland 
62274d71ea1SLaurent Vivier         /* Partially filled a scsi buffer. Complete immediately.  */
62382141c8bSMark Cave-Ayland         esp_lower_drq(s);
62474d71ea1SLaurent Vivier         esp_dma_done(s);
62574d71ea1SLaurent Vivier     }
62682141c8bSMark Cave-Ayland }
62774d71ea1SLaurent Vivier 
628a917d384Spbrook static void esp_do_dma(ESPState *s)
629a917d384Spbrook {
630023666daSMark Cave-Ayland     uint32_t len, cmdlen;
6314ca2ba6fSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
632023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
633a917d384Spbrook 
6346cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
635a917d384Spbrook     if (s->do_cmd) {
63615407433SLaurent Vivier         /*
63715407433SLaurent Vivier          * handle_ti_cmd() case: esp_do_dma() is called only from
63815407433SLaurent Vivier          * handle_ti_cmd() with do_cmd != NULL (see the assert())
63915407433SLaurent Vivier          */
640023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
641023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
64274d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6430ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
644023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
645023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
64674d71ea1SLaurent Vivier         } else {
64777987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
64874d71ea1SLaurent Vivier             esp_raise_drq(s);
64974d71ea1SLaurent Vivier             return;
65074d71ea1SLaurent Vivier         }
651023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
65215407433SLaurent Vivier         s->ti_size = 0;
653799d90d8SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
654799d90d8SMark Cave-Ayland             /* No command received */
655023666daSMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
656799d90d8SMark Cave-Ayland                 return;
657799d90d8SMark Cave-Ayland             }
658799d90d8SMark Cave-Ayland 
659799d90d8SMark Cave-Ayland             /* Command has been received */
66015407433SLaurent Vivier             s->do_cmd = 0;
661c959f218SMark Cave-Ayland             do_cmd(s);
662799d90d8SMark Cave-Ayland         } else {
663799d90d8SMark Cave-Ayland             /*
664023666daSMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
6652cb40d44SStefan Weil              * and then switch to command phase
666799d90d8SMark Cave-Ayland              */
667023666daSMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
668799d90d8SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
669799d90d8SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
670799d90d8SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
671799d90d8SMark Cave-Ayland             esp_raise_irq(s);
672799d90d8SMark Cave-Ayland         }
673a917d384Spbrook         return;
674a917d384Spbrook     }
6750db89536SMark Cave-Ayland     if (!s->current_req) {
6760db89536SMark Cave-Ayland         return;
6770db89536SMark Cave-Ayland     }
678a917d384Spbrook     if (s->async_len == 0) {
679a917d384Spbrook         /* Defer until data is available.  */
680a917d384Spbrook         return;
681a917d384Spbrook     }
682a917d384Spbrook     if (len > s->async_len) {
683a917d384Spbrook         len = s->async_len;
684a917d384Spbrook     }
685a917d384Spbrook     if (to_device) {
68674d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6878b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
688a917d384Spbrook         } else {
68977987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
69074d71ea1SLaurent Vivier             esp_raise_drq(s);
69174d71ea1SLaurent Vivier             return;
69274d71ea1SLaurent Vivier         }
69374d71ea1SLaurent Vivier     } else {
69474d71ea1SLaurent Vivier         if (s->dma_memory_write) {
6958b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
69674d71ea1SLaurent Vivier         } else {
6977aa6baeeSMark Cave-Ayland             /* Adjust TC for any leftover data in the FIFO */
6987aa6baeeSMark Cave-Ayland             if (!fifo8_is_empty(&s->fifo)) {
6997aa6baeeSMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
7007aa6baeeSMark Cave-Ayland             }
7017aa6baeeSMark Cave-Ayland 
70282141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
703042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
704042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
70582141c8bSMark Cave-Ayland             s->async_buf += len;
70682141c8bSMark Cave-Ayland             s->async_len -= len;
70782141c8bSMark Cave-Ayland             s->ti_size -= len;
7087aa6baeeSMark Cave-Ayland 
7097aa6baeeSMark Cave-Ayland             /*
7107aa6baeeSMark Cave-Ayland              * MacOS toolbox uses a TI length of 16 bytes for all commands, so
7117aa6baeeSMark Cave-Ayland              * commands shorter than this must be padded accordingly
7127aa6baeeSMark Cave-Ayland              */
7137aa6baeeSMark Cave-Ayland             if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
7147aa6baeeSMark Cave-Ayland                 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
715e5455b8cSMark Cave-Ayland                     esp_fifo_push(&s->fifo, 0);
7167aa6baeeSMark Cave-Ayland                     len++;
7177aa6baeeSMark Cave-Ayland                 }
7187aa6baeeSMark Cave-Ayland             }
7197aa6baeeSMark Cave-Ayland 
72082141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
72177987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
72274d71ea1SLaurent Vivier             esp_raise_drq(s);
72382141c8bSMark Cave-Ayland 
72482141c8bSMark Cave-Ayland             /* Indicate transfer to FIFO is complete */
72582141c8bSMark Cave-Ayland             s->rregs[ESP_RSTAT] |= STAT_TC;
72674d71ea1SLaurent Vivier             return;
72774d71ea1SLaurent Vivier         }
728a917d384Spbrook     }
7296cc88d6bSMark Cave-Ayland     esp_set_tc(s, esp_get_tc(s) - len);
730a917d384Spbrook     s->async_buf += len;
731a917d384Spbrook     s->async_len -= len;
73294d5c79dSMark Cave-Ayland     if (to_device) {
7336787f5faSpbrook         s->ti_size += len;
73494d5c79dSMark Cave-Ayland     } else {
7356787f5faSpbrook         s->ti_size -= len;
73694d5c79dSMark Cave-Ayland     }
737a917d384Spbrook     if (s->async_len == 0) {
738ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
73994d5c79dSMark Cave-Ayland         /*
74094d5c79dSMark Cave-Ayland          * If there is still data to be read from the device then
74194d5c79dSMark Cave-Ayland          * complete the DMA operation immediately.  Otherwise defer
74294d5c79dSMark Cave-Ayland          * until the scsi layer has completed.
74394d5c79dSMark Cave-Ayland          */
7446cc88d6bSMark Cave-Ayland         if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
745ad3376ccSPaolo Bonzini             return;
746a917d384Spbrook         }
747a917d384Spbrook     }
748ad3376ccSPaolo Bonzini 
7496787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
750a917d384Spbrook     esp_dma_done(s);
75182141c8bSMark Cave-Ayland     esp_lower_drq(s);
752a917d384Spbrook }
753a917d384Spbrook 
7541b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7551b9e48a5SMark Cave-Ayland {
7561b9e48a5SMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
7577b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7581b9e48a5SMark Cave-Ayland     int len;
7591b9e48a5SMark Cave-Ayland 
7601b9e48a5SMark Cave-Ayland     if (s->do_cmd) {
7611b9e48a5SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
7621b9e48a5SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
7631b9e48a5SMark Cave-Ayland         s->ti_size = 0;
7641b9e48a5SMark Cave-Ayland         if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
7651b9e48a5SMark Cave-Ayland             /* No command received */
7661b9e48a5SMark Cave-Ayland             if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
7671b9e48a5SMark Cave-Ayland                 return;
7681b9e48a5SMark Cave-Ayland             }
7691b9e48a5SMark Cave-Ayland 
7701b9e48a5SMark Cave-Ayland             /* Command has been received */
7711b9e48a5SMark Cave-Ayland             s->do_cmd = 0;
7721b9e48a5SMark Cave-Ayland             do_cmd(s);
7731b9e48a5SMark Cave-Ayland         } else {
7741b9e48a5SMark Cave-Ayland             /*
7751b9e48a5SMark Cave-Ayland              * Extra message out bytes received: update cmdfifo_cdb_offset
7762cb40d44SStefan Weil              * and then switch to command phase
7771b9e48a5SMark Cave-Ayland              */
7781b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
7791b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
7801b9e48a5SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
7811b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7821b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
7831b9e48a5SMark Cave-Ayland         }
7841b9e48a5SMark Cave-Ayland         return;
7851b9e48a5SMark Cave-Ayland     }
7861b9e48a5SMark Cave-Ayland 
7870db89536SMark Cave-Ayland     if (!s->current_req) {
7880db89536SMark Cave-Ayland         return;
7890db89536SMark Cave-Ayland     }
7900db89536SMark Cave-Ayland 
7911b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
7921b9e48a5SMark Cave-Ayland         /* Defer until data is available.  */
7931b9e48a5SMark Cave-Ayland         return;
7941b9e48a5SMark Cave-Ayland     }
7951b9e48a5SMark Cave-Ayland 
7961b9e48a5SMark Cave-Ayland     if (to_device) {
79777668e4bSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
79877668e4bSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
7997b320a8eSMark Cave-Ayland         esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
8001b9e48a5SMark Cave-Ayland         s->async_buf += len;
8011b9e48a5SMark Cave-Ayland         s->async_len -= len;
8021b9e48a5SMark Cave-Ayland         s->ti_size += len;
8031b9e48a5SMark Cave-Ayland     } else {
8046ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8056ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8066ef2cabcSMark Cave-Ayland             s->async_buf++;
8076ef2cabcSMark Cave-Ayland             s->async_len--;
8086ef2cabcSMark Cave-Ayland             s->ti_size--;
8096ef2cabcSMark Cave-Ayland         }
8101b9e48a5SMark Cave-Ayland     }
8111b9e48a5SMark Cave-Ayland 
8121b9e48a5SMark Cave-Ayland     if (s->async_len == 0) {
8131b9e48a5SMark Cave-Ayland         scsi_req_continue(s->current_req);
8141b9e48a5SMark Cave-Ayland         return;
8151b9e48a5SMark Cave-Ayland     }
8161b9e48a5SMark Cave-Ayland 
8171b9e48a5SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
8181b9e48a5SMark Cave-Ayland     esp_raise_irq(s);
8191b9e48a5SMark Cave-Ayland }
8201b9e48a5SMark Cave-Ayland 
82177987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s)
82277987ef5SMark Cave-Ayland {
82377987ef5SMark Cave-Ayland     switch (s->pdma_cb) {
82477987ef5SMark Cave-Ayland     case SATN_PDMA_CB:
82577987ef5SMark Cave-Ayland         satn_pdma_cb(s);
82677987ef5SMark Cave-Ayland         break;
82777987ef5SMark Cave-Ayland     case S_WITHOUT_SATN_PDMA_CB:
82877987ef5SMark Cave-Ayland         s_without_satn_pdma_cb(s);
82977987ef5SMark Cave-Ayland         break;
83077987ef5SMark Cave-Ayland     case SATN_STOP_PDMA_CB:
83177987ef5SMark Cave-Ayland         satn_stop_pdma_cb(s);
83277987ef5SMark Cave-Ayland         break;
83377987ef5SMark Cave-Ayland     case WRITE_RESPONSE_PDMA_CB:
83477987ef5SMark Cave-Ayland         write_response_pdma_cb(s);
83577987ef5SMark Cave-Ayland         break;
83677987ef5SMark Cave-Ayland     case DO_DMA_PDMA_CB:
83777987ef5SMark Cave-Ayland         do_dma_pdma_cb(s);
83877987ef5SMark Cave-Ayland         break;
83977987ef5SMark Cave-Ayland     default:
84077987ef5SMark Cave-Ayland         g_assert_not_reached();
84177987ef5SMark Cave-Ayland     }
84277987ef5SMark Cave-Ayland }
84377987ef5SMark Cave-Ayland 
8444aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
845a917d384Spbrook {
8464aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
8476ef2cabcSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8484aaa6ac3SMark Cave-Ayland 
849bf4b9889SBlue Swirl     trace_esp_command_complete();
8506ef2cabcSMark Cave-Ayland 
8516ef2cabcSMark Cave-Ayland     /*
8526ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
8536ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
8546ef2cabcSMark Cave-Ayland      */
8556ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
856c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
857bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
858c6df7102SPaolo Bonzini         }
859a917d384Spbrook         s->ti_size = 0;
8606ef2cabcSMark Cave-Ayland     }
8616ef2cabcSMark Cave-Ayland 
862a917d384Spbrook     s->async_len = 0;
8634aaa6ac3SMark Cave-Ayland     if (req->status) {
864bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
865c6df7102SPaolo Bonzini     }
8664aaa6ac3SMark Cave-Ayland     s->status = req->status;
8676ef2cabcSMark Cave-Ayland 
8686ef2cabcSMark Cave-Ayland     /*
8696ef2cabcSMark Cave-Ayland      * If the transfer is finished, switch to status phase. For non-DMA
8706ef2cabcSMark Cave-Ayland      * transfers from the target the last byte is still in the FIFO
8716ef2cabcSMark Cave-Ayland      */
8726ef2cabcSMark Cave-Ayland     if (s->ti_size == 0) {
8736ef2cabcSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
874a917d384Spbrook         esp_dma_done(s);
87582141c8bSMark Cave-Ayland         esp_lower_drq(s);
8766ef2cabcSMark Cave-Ayland     }
8776ef2cabcSMark Cave-Ayland 
8785c6c0e51SHannes Reinecke     if (s->current_req) {
8795c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
8805c6c0e51SHannes Reinecke         s->current_req = NULL;
881a917d384Spbrook         s->current_dev = NULL;
8825c6c0e51SHannes Reinecke     }
883c6df7102SPaolo Bonzini }
884c6df7102SPaolo Bonzini 
8859c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
886c6df7102SPaolo Bonzini {
887e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
8884e78f3bfSMark Cave-Ayland     int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
8896cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
890c6df7102SPaolo Bonzini 
8917f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
8926cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
893aba1f023SPaolo Bonzini     s->async_len = len;
8940c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
8954e78f3bfSMark Cave-Ayland 
8964e78f3bfSMark Cave-Ayland     if (!to_device && !s->data_in_ready) {
8974e78f3bfSMark Cave-Ayland         /*
8984e78f3bfSMark Cave-Ayland          * Initial incoming data xfer is complete so raise command
8994e78f3bfSMark Cave-Ayland          * completion interrupt
9004e78f3bfSMark Cave-Ayland          */
9014e78f3bfSMark Cave-Ayland         s->data_in_ready = true;
9024e78f3bfSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
9034e78f3bfSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
9044e78f3bfSMark Cave-Ayland         esp_raise_irq(s);
9054e78f3bfSMark Cave-Ayland     }
9064e78f3bfSMark Cave-Ayland 
9071b9e48a5SMark Cave-Ayland     if (s->ti_cmd == 0) {
9081b9e48a5SMark Cave-Ayland         /*
9091b9e48a5SMark Cave-Ayland          * Always perform the initial transfer upon reception of the next TI
9101b9e48a5SMark Cave-Ayland          * command to ensure the DMA/non-DMA status of the command is correct.
9111b9e48a5SMark Cave-Ayland          * It is not possible to use s->dma directly in the section below as
9121b9e48a5SMark Cave-Ayland          * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
9131b9e48a5SMark Cave-Ayland          * async data transfer is delayed then s->dma is set incorrectly.
9141b9e48a5SMark Cave-Ayland          */
9151b9e48a5SMark Cave-Ayland         return;
9161b9e48a5SMark Cave-Ayland     }
9171b9e48a5SMark Cave-Ayland 
918880d3089SMark Cave-Ayland     if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
9196cc88d6bSMark Cave-Ayland         if (dmalen) {
920a917d384Spbrook             esp_do_dma(s);
9215eb7a23fSMark Cave-Ayland         } else if (s->ti_size <= 0) {
92294d5c79dSMark Cave-Ayland             /*
92394d5c79dSMark Cave-Ayland              * If this was the last part of a DMA transfer then the
92494d5c79dSMark Cave-Ayland              * completion interrupt is deferred to here.
92594d5c79dSMark Cave-Ayland              */
9266787f5faSpbrook             esp_dma_done(s);
92782141c8bSMark Cave-Ayland             esp_lower_drq(s);
9286787f5faSpbrook         }
929880d3089SMark Cave-Ayland     } else if (s->ti_cmd == CMD_TI) {
9301b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9311b9e48a5SMark Cave-Ayland     }
932a917d384Spbrook }
9332e5d83bbSpbrook 
9342f275b8fSbellard static void handle_ti(ESPState *s)
9352f275b8fSbellard {
9361b9e48a5SMark Cave-Ayland     uint32_t dmalen;
9372f275b8fSbellard 
9387246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
9397246e160SHervé Poussineau         s->dma_cb = handle_ti;
9407246e160SHervé Poussineau         return;
9417246e160SHervé Poussineau     }
9427246e160SHervé Poussineau 
9431b9e48a5SMark Cave-Ayland     s->ti_cmd = s->rregs[ESP_CMD];
9444f6200f0Sbellard     if (s->dma) {
9451b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
946b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
9475ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
9484d611c9aSpbrook         esp_do_dma(s);
949799d90d8SMark Cave-Ayland     } else {
9501b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
9511b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9524f6200f0Sbellard     }
9532f275b8fSbellard }
9542f275b8fSbellard 
9559c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
9566f7e9aecSbellard {
9575aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
9585aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
959c9cf45c1SHannes Reinecke     s->tchi_written = 0;
9604e9aec74Spbrook     s->ti_size = 0;
9613f26c975SMark Cave-Ayland     s->async_len = 0;
962042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
963023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
9644e9aec74Spbrook     s->dma = 0;
9659f149aa9Spbrook     s->do_cmd = 0;
96673d74342SBlue Swirl     s->dma_cb = NULL;
9678dea1dd4Sblueswir1 
9688dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
9696f7e9aecSbellard }
9706f7e9aecSbellard 
971a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
97285948643SBlue Swirl {
97385948643SBlue Swirl     qemu_irq_lower(s->irq);
97474d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
975a391fdbcSHervé Poussineau     esp_hard_reset(s);
97685948643SBlue Swirl }
97785948643SBlue Swirl 
978c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
979c6e51f1bSJohn Millikin {
9804a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
981c6e51f1bSJohn Millikin }
982c6e51f1bSJohn Millikin 
983a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
9842d069babSblueswir1 {
98585948643SBlue Swirl     if (level) {
986a391fdbcSHervé Poussineau         esp_soft_reset(s);
98785948643SBlue Swirl     }
9882d069babSblueswir1 }
9892d069babSblueswir1 
9909c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
99173d74342SBlue Swirl {
992b630c075SMark Cave-Ayland     uint32_t val;
99373d74342SBlue Swirl 
9946f7e9aecSbellard     switch (saddr) {
9955ad6bb97Sblueswir1     case ESP_FIFO:
9961b9e48a5SMark Cave-Ayland         if (s->dma_memory_read && s->dma_memory_write &&
9971b9e48a5SMark Cave-Ayland                 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
9988dea1dd4Sblueswir1             /* Data out.  */
999ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
10005ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
1001042879fcSMark Cave-Ayland         } else {
10026ef2cabcSMark Cave-Ayland             if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) {
10036ef2cabcSMark Cave-Ayland                 if (s->ti_size) {
10046ef2cabcSMark Cave-Ayland                     esp_do_nodma(s);
10056ef2cabcSMark Cave-Ayland                 } else {
10066ef2cabcSMark Cave-Ayland                     /*
10076ef2cabcSMark Cave-Ayland                      * The last byte of a non-DMA transfer has been read out
10086ef2cabcSMark Cave-Ayland                      * of the FIFO so switch to status phase
10096ef2cabcSMark Cave-Ayland                      */
10106ef2cabcSMark Cave-Ayland                     s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
10116ef2cabcSMark Cave-Ayland                 }
10126ef2cabcSMark Cave-Ayland             }
1013c5fef911SMark Cave-Ayland             s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
10144f6200f0Sbellard         }
1015b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
10164f6200f0Sbellard         break;
10175ad6bb97Sblueswir1     case ESP_RINTR:
101894d5c79dSMark Cave-Ayland         /*
101994d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
102094d5c79dSMark Cave-Ayland          * except TC
102194d5c79dSMark Cave-Ayland          */
1022b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
10232814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
10242814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
1025af947a3dSMark Cave-Ayland         /*
1026af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1027af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1028af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1029af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1030af947a3dSMark Cave-Ayland          * transition.
1031af947a3dSMark Cave-Ayland          *
1032af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1033af947a3dSMark Cave-Ayland          */
1034c73f96fdSblueswir1         esp_lower_irq(s);
1035b630c075SMark Cave-Ayland         break;
1036c9cf45c1SHannes Reinecke     case ESP_TCHI:
1037c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1038c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1039b630c075SMark Cave-Ayland             val = s->chip_id;
1040b630c075SMark Cave-Ayland         } else {
1041b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1042c9cf45c1SHannes Reinecke         }
1043b630c075SMark Cave-Ayland         break;
1044238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1045238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1046238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1047238ec4d7SMark Cave-Ayland         break;
10486f7e9aecSbellard     default:
1049b630c075SMark Cave-Ayland         val = s->rregs[saddr];
10506f7e9aecSbellard         break;
10516f7e9aecSbellard     }
1052b630c075SMark Cave-Ayland 
1053b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1054b630c075SMark Cave-Ayland     return val;
10556f7e9aecSbellard }
10566f7e9aecSbellard 
10579c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
10586f7e9aecSbellard {
1059bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
10606f7e9aecSbellard     switch (saddr) {
1061c9cf45c1SHannes Reinecke     case ESP_TCHI:
1062c9cf45c1SHannes Reinecke         s->tchi_written = true;
1063c9cf45c1SHannes Reinecke         /* fall through */
10645ad6bb97Sblueswir1     case ESP_TCLO:
10655ad6bb97Sblueswir1     case ESP_TCMID:
10665ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
10674f6200f0Sbellard         break;
10685ad6bb97Sblueswir1     case ESP_FIFO:
10699f149aa9Spbrook         if (s->do_cmd) {
1070e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->cmdfifo, val);
10716ef2cabcSMark Cave-Ayland 
10726ef2cabcSMark Cave-Ayland             /*
10736ef2cabcSMark Cave-Ayland              * If any unexpected message out/command phase data is
10746ef2cabcSMark Cave-Ayland              * transferred using non-DMA, raise the interrupt
10756ef2cabcSMark Cave-Ayland              */
10766ef2cabcSMark Cave-Ayland             if (s->rregs[ESP_CMD] == CMD_TI) {
10776ef2cabcSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
10786ef2cabcSMark Cave-Ayland                 esp_raise_irq(s);
10796ef2cabcSMark Cave-Ayland             }
10802e5d83bbSpbrook         } else {
1081e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
10822e5d83bbSpbrook         }
10834f6200f0Sbellard         break;
10845ad6bb97Sblueswir1     case ESP_CMD:
10854f6200f0Sbellard         s->rregs[saddr] = val;
10865ad6bb97Sblueswir1         if (val & CMD_DMA) {
10874f6200f0Sbellard             s->dma = 1;
10886787f5faSpbrook             /* Reload DMA counter.  */
108996676c2fSMark Cave-Ayland             if (esp_get_stc(s) == 0) {
109096676c2fSMark Cave-Ayland                 esp_set_tc(s, 0x10000);
109196676c2fSMark Cave-Ayland             } else {
1092c04ed569SMark Cave-Ayland                 esp_set_tc(s, esp_get_stc(s));
109396676c2fSMark Cave-Ayland             }
10944f6200f0Sbellard         } else {
10954f6200f0Sbellard             s->dma = 0;
10964f6200f0Sbellard         }
10975ad6bb97Sblueswir1         switch (val & CMD_CMD) {
10985ad6bb97Sblueswir1         case CMD_NOP:
1099bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
11002f275b8fSbellard             break;
11015ad6bb97Sblueswir1         case CMD_FLUSH:
1102bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
1103042879fcSMark Cave-Ayland             fifo8_reset(&s->fifo);
11046f7e9aecSbellard             break;
11055ad6bb97Sblueswir1         case CMD_RESET:
1106bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
1107a391fdbcSHervé Poussineau             esp_soft_reset(s);
11086f7e9aecSbellard             break;
11095ad6bb97Sblueswir1         case CMD_BUSRESET:
1110bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
1111c6e51f1bSJohn Millikin             esp_bus_reset(s);
11125ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1113cf47a41eSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_RST;
1114c73f96fdSblueswir1                 esp_raise_irq(s);
11159e61bde5Sbellard             }
11162f275b8fSbellard             break;
11175ad6bb97Sblueswir1         case CMD_TI:
11180097d3ecSMark Cave-Ayland             trace_esp_mem_writeb_cmd_ti(val);
11192f275b8fSbellard             handle_ti(s);
11202f275b8fSbellard             break;
11215ad6bb97Sblueswir1         case CMD_ICCS:
1122bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
11230fc5c15aSpbrook             write_response(s);
1124cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
11254bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
11262f275b8fSbellard             break;
11275ad6bb97Sblueswir1         case CMD_MSGACC:
1128bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
1129cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_DC;
11305ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
11314e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
11324e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
11336f7e9aecSbellard             break;
11340fd0eb21SBlue Swirl         case CMD_PAD:
1135bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
11360fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
1137cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
11380fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
11390fd0eb21SBlue Swirl             break;
11405ad6bb97Sblueswir1         case CMD_SATN:
1141bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
11426f7e9aecSbellard             break;
11436915bff1SHervé Poussineau         case CMD_RSTATN:
11446915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
11456915bff1SHervé Poussineau             break;
11465e1e0a3bSBlue Swirl         case CMD_SEL:
1147bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
1148f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
11495e1e0a3bSBlue Swirl             break;
11505ad6bb97Sblueswir1         case CMD_SELATN:
1151bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
11522f275b8fSbellard             handle_satn(s);
11532f275b8fSbellard             break;
11545ad6bb97Sblueswir1         case CMD_SELATNS:
1155bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
11569f149aa9Spbrook             handle_satn_stop(s);
11572f275b8fSbellard             break;
11585ad6bb97Sblueswir1         case CMD_ENSEL:
1159bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
1160e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
116174ec6048Sblueswir1             break;
11626fe84c18SHervé Poussineau         case CMD_DISSEL:
11636fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
11646fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
11656fe84c18SHervé Poussineau             esp_raise_irq(s);
11666fe84c18SHervé Poussineau             break;
11672f275b8fSbellard         default:
11683af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
11696f7e9aecSbellard             break;
11706f7e9aecSbellard         }
11716f7e9aecSbellard         break;
11725ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
11734f6200f0Sbellard         break;
11745ad6bb97Sblueswir1     case ESP_CFG1:
11759ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
11769ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
11774f6200f0Sbellard         s->rregs[saddr] = val;
11784f6200f0Sbellard         break;
11795ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
11804f6200f0Sbellard         break;
11816f7e9aecSbellard     default:
11823af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
11838dea1dd4Sblueswir1         return;
11846f7e9aecSbellard     }
11852f275b8fSbellard     s->wregs[saddr] = val;
11866f7e9aecSbellard }
11876f7e9aecSbellard 
1188a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
11898372d383SPeter Maydell                             unsigned size, bool is_write,
11908372d383SPeter Maydell                             MemTxAttrs attrs)
119167bb5314SAvi Kivity {
119267bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
119367bb5314SAvi Kivity }
11946f7e9aecSbellard 
11956cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
11966cc88d6bSMark Cave-Ayland {
11976cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
11986cc88d6bSMark Cave-Ayland 
11996cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12006cc88d6bSMark Cave-Ayland     return version_id < 5;
12016cc88d6bSMark Cave-Ayland }
12026cc88d6bSMark Cave-Ayland 
12034e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12044e78f3bfSMark Cave-Ayland {
12054e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12064e78f3bfSMark Cave-Ayland 
12074e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12080bcd5a18SMark Cave-Ayland     return version_id >= 5;
12094e78f3bfSMark Cave-Ayland }
12104e78f3bfSMark Cave-Ayland 
12114eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12124eb86065SPaolo Bonzini {
12134eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12144eb86065SPaolo Bonzini 
12154eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12164eb86065SPaolo Bonzini     return version_id >= 6;
12174eb86065SPaolo Bonzini }
12184eb86065SPaolo Bonzini 
1219ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
12200bd005beSMark Cave-Ayland {
1221ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1222ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
12230bd005beSMark Cave-Ayland 
12240bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12250bd005beSMark Cave-Ayland     return 0;
12260bd005beSMark Cave-Ayland }
12270bd005beSMark Cave-Ayland 
12280bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
12290bd005beSMark Cave-Ayland {
12300bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1231042879fcSMark Cave-Ayland     int len, i;
12320bd005beSMark Cave-Ayland 
12336cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12346cc88d6bSMark Cave-Ayland 
12356cc88d6bSMark Cave-Ayland     if (version_id < 5) {
12366cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1237042879fcSMark Cave-Ayland 
1238042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1239042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1240042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1241042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1242042879fcSMark Cave-Ayland         }
1243023666daSMark Cave-Ayland 
1244023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1245023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1246023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1247023666daSMark Cave-Ayland         }
12486cc88d6bSMark Cave-Ayland     }
12496cc88d6bSMark Cave-Ayland 
12500bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12510bd005beSMark Cave-Ayland     return 0;
12520bd005beSMark Cave-Ayland }
12530bd005beSMark Cave-Ayland 
1254eda59b39SMark Cave-Ayland /*
1255eda59b39SMark Cave-Ayland  * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the
1256eda59b39SMark Cave-Ayland  * guest CPU to perform the transfers between the SCSI bus and memory
1257eda59b39SMark Cave-Ayland  * itself. This is indicated by the dma_memory_read and dma_memory_write
1258eda59b39SMark Cave-Ayland  * functions being NULL (in contrast to the ESP PCI device) whilst
1259eda59b39SMark Cave-Ayland  * dma_enabled is still set.
1260eda59b39SMark Cave-Ayland  */
1261eda59b39SMark Cave-Ayland 
1262eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque)
1263eda59b39SMark Cave-Ayland {
1264eda59b39SMark Cave-Ayland     ESPState *s = ESP(opaque);
1265eda59b39SMark Cave-Ayland 
1266eda59b39SMark Cave-Ayland     return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
1267eda59b39SMark Cave-Ayland            s->dma_enabled;
1268eda59b39SMark Cave-Ayland }
1269eda59b39SMark Cave-Ayland 
1270eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = {
1271eda59b39SMark Cave-Ayland     .name = "esp/pdma",
1272eda59b39SMark Cave-Ayland     .version_id = 0,
1273eda59b39SMark Cave-Ayland     .minimum_version_id = 0,
1274eda59b39SMark Cave-Ayland     .needed = esp_pdma_needed,
12752d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1276eda59b39SMark Cave-Ayland         VMSTATE_UINT8(pdma_cb, ESPState),
1277eda59b39SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1278eda59b39SMark Cave-Ayland     }
1279eda59b39SMark Cave-Ayland };
1280eda59b39SMark Cave-Ayland 
12819c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1282cc9952f3SBlue Swirl     .name = "esp",
12834eb86065SPaolo Bonzini     .version_id = 6,
1284cc9952f3SBlue Swirl     .minimum_version_id = 3,
12850bd005beSMark Cave-Ayland     .post_load = esp_post_load,
12862d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1287cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1288cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1289cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1290042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1291042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1292042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
12933944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
12944aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
12954aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
12964aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
12974aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1298cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1299023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1300023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1301023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1302023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1303023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1304023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1305cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13066cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13074e78f3bfSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
1308023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1309042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1310023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
13111b9e48a5SMark Cave-Ayland         VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
13124eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1313cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
131474d71ea1SLaurent Vivier     },
13152d7b39a6SRichard Henderson     .subsections = (const VMStateDescription * const []) {
1316eda59b39SMark Cave-Ayland         &vmstate_esp_pdma,
1317eda59b39SMark Cave-Ayland         NULL
1318eda59b39SMark Cave-Ayland     }
1319cc9952f3SBlue Swirl };
13206f7e9aecSbellard 
1321a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1322a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1323a391fdbcSHervé Poussineau {
1324a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1325eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1326a391fdbcSHervé Poussineau     uint32_t saddr;
1327a391fdbcSHervé Poussineau 
1328a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1329eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1330a391fdbcSHervé Poussineau }
1331a391fdbcSHervé Poussineau 
1332a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1333a391fdbcSHervé Poussineau                                     unsigned int size)
1334a391fdbcSHervé Poussineau {
1335a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1336eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1337a391fdbcSHervé Poussineau     uint32_t saddr;
1338a391fdbcSHervé Poussineau 
1339a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1340eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1341a391fdbcSHervé Poussineau }
1342a391fdbcSHervé Poussineau 
1343a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1344a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1345a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1346a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1347a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1348a391fdbcSHervé Poussineau };
1349a391fdbcSHervé Poussineau 
135074d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
135174d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
135274d71ea1SLaurent Vivier {
135374d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1354eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
135574d71ea1SLaurent Vivier 
1356960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1357960ebfd9SMark Cave-Ayland 
135874d71ea1SLaurent Vivier     switch (size) {
135974d71ea1SLaurent Vivier     case 1:
1360761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
136174d71ea1SLaurent Vivier         break;
136274d71ea1SLaurent Vivier     case 2:
1363761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1364761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
136574d71ea1SLaurent Vivier         break;
136674d71ea1SLaurent Vivier     }
1367d0243b09SMark Cave-Ayland     esp_pdma_cb(s);
136874d71ea1SLaurent Vivier }
136974d71ea1SLaurent Vivier 
137074d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
137174d71ea1SLaurent Vivier                                      unsigned int size)
137274d71ea1SLaurent Vivier {
137374d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1374eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
137574d71ea1SLaurent Vivier     uint64_t val = 0;
137674d71ea1SLaurent Vivier 
1377960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1378960ebfd9SMark Cave-Ayland 
137974d71ea1SLaurent Vivier     switch (size) {
138074d71ea1SLaurent Vivier     case 1:
1381761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
138274d71ea1SLaurent Vivier         break;
138374d71ea1SLaurent Vivier     case 2:
1384761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1385761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
138674d71ea1SLaurent Vivier         break;
138774d71ea1SLaurent Vivier     }
13887aa6baeeSMark Cave-Ayland     if (fifo8_num_used(&s->fifo) < 2) {
1389d0243b09SMark Cave-Ayland         esp_pdma_cb(s);
139074d71ea1SLaurent Vivier     }
139174d71ea1SLaurent Vivier     return val;
139274d71ea1SLaurent Vivier }
139374d71ea1SLaurent Vivier 
1394a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1395a7a22088SMark Cave-Ayland {
1396a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1397a7a22088SMark Cave-Ayland 
1398a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1399a7a22088SMark Cave-Ayland     s->current_req = req;
1400a7a22088SMark Cave-Ayland     return s;
1401a7a22088SMark Cave-Ayland }
1402a7a22088SMark Cave-Ayland 
140374d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
140474d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
140574d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
140674d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
140774d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1408cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1409cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1410cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
141174d71ea1SLaurent Vivier };
141274d71ea1SLaurent Vivier 
1413afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1414afd4030cSPaolo Bonzini     .tcq = false,
14157e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14167e0380b9SPaolo Bonzini     .max_lun = 7,
1417afd4030cSPaolo Bonzini 
1418a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1419c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
142094d3f98aSPaolo Bonzini     .complete = esp_command_complete,
142194d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1422cfdc1bb0SPaolo Bonzini };
1423cfdc1bb0SPaolo Bonzini 
1424a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1425cfb9de9cSPaul Brook {
142684fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1427eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1428a391fdbcSHervé Poussineau 
1429a391fdbcSHervé Poussineau     switch (irq) {
1430a391fdbcSHervé Poussineau     case 0:
1431a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1432a391fdbcSHervé Poussineau         break;
1433a391fdbcSHervé Poussineau     case 1:
1434b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1435a391fdbcSHervé Poussineau         break;
1436a391fdbcSHervé Poussineau     }
1437a391fdbcSHervé Poussineau }
1438a391fdbcSHervé Poussineau 
1439b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1440a391fdbcSHervé Poussineau {
1441b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
144284fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1443eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1444eb169c76SMark Cave-Ayland 
1445eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1446eb169c76SMark Cave-Ayland         return;
1447eb169c76SMark Cave-Ayland     }
14486f7e9aecSbellard 
1449b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
145074d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1451a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
14526f7e9aecSbellard 
1453d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
145429776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
145574d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1456b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
145774d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1458cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
145974d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
14606f7e9aecSbellard 
1461b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
14622d069babSblueswir1 
1463739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
146467e999beSbellard }
1465cfb9de9cSPaul Brook 
1466a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1467a391fdbcSHervé Poussineau {
146884fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1469eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1470eb169c76SMark Cave-Ayland 
1471eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1472eb169c76SMark Cave-Ayland }
1473eb169c76SMark Cave-Ayland 
1474eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1475eb169c76SMark Cave-Ayland {
1476eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1477eb169c76SMark Cave-Ayland 
1478eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1479a391fdbcSHervé Poussineau }
1480a391fdbcSHervé Poussineau 
1481a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1482a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
14830bd005beSMark Cave-Ayland     .version_id = 2,
1484ea84a442SGuenter Roeck     .minimum_version_id = 1,
1485ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
14862d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
14870bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1488a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1489a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1490a391fdbcSHervé Poussineau     }
1491999e12bbSAnthony Liguori };
1492999e12bbSAnthony Liguori 
1493a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1494999e12bbSAnthony Liguori {
149539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1496999e12bbSAnthony Liguori 
1497b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1498a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1499a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1500125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
150163235df8SBlue Swirl }
1502999e12bbSAnthony Liguori 
15031f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
150484fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
150539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1506eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1507a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1508a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
150963235df8SBlue Swirl };
151063235df8SBlue Swirl 
1511042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1512042879fcSMark Cave-Ayland {
1513042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1514042879fcSMark Cave-Ayland 
1515042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1516023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1517042879fcSMark Cave-Ayland }
1518042879fcSMark Cave-Ayland 
1519042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1520042879fcSMark Cave-Ayland {
1521042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1522042879fcSMark Cave-Ayland 
1523042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1524023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1525042879fcSMark Cave-Ayland }
1526042879fcSMark Cave-Ayland 
1527eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1528eb169c76SMark Cave-Ayland {
1529eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1530eb169c76SMark Cave-Ayland 
1531eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1532eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1533eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1534eb169c76SMark Cave-Ayland }
1535eb169c76SMark Cave-Ayland 
1536eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1537eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1538eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1539042879fcSMark Cave-Ayland     .instance_init = esp_init,
1540042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1541eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1542eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1543eb169c76SMark Cave-Ayland };
1544eb169c76SMark Cave-Ayland 
154583f7d43aSAndreas Färber static void esp_register_types(void)
1546cfb9de9cSPaul Brook {
1547a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1548eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1549cfb9de9cSPaul Brook }
1550cfb9de9cSPaul Brook 
155183f7d43aSAndreas Färber type_init(esp_register_types)
1552