16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 1247b320a8eSMark Cave-Ayland uint32_t n; 1257b320a8eSMark Cave-Ayland 1267b320a8eSMark Cave-Ayland if (maxlen == 0) { 1277b320a8eSMark Cave-Ayland return 0; 1287b320a8eSMark Cave-Ayland } 1297b320a8eSMark Cave-Ayland 1307b320a8eSMark Cave-Ayland buf = fifo8_pop_buf(fifo, maxlen, &n); 1317b320a8eSMark Cave-Ayland if (dest) { 1327b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1337b320a8eSMark Cave-Ayland } 1347b320a8eSMark Cave-Ayland 1357b320a8eSMark Cave-Ayland return n; 1367b320a8eSMark Cave-Ayland } 1377b320a8eSMark Cave-Ayland 138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 139c47b5835SMark Cave-Ayland { 140c47b5835SMark Cave-Ayland uint32_t dmalen; 141c47b5835SMark Cave-Ayland 142c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 143c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 144c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 145c47b5835SMark Cave-Ayland 146c47b5835SMark Cave-Ayland return dmalen; 147c47b5835SMark Cave-Ayland } 148c47b5835SMark Cave-Ayland 149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 150c47b5835SMark Cave-Ayland { 151c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 152c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 153c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 154c47b5835SMark Cave-Ayland } 155c47b5835SMark Cave-Ayland 156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 157c04ed569SMark Cave-Ayland { 158c04ed569SMark Cave-Ayland uint32_t dmalen; 159c04ed569SMark Cave-Ayland 160c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 161c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 162c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 163c04ed569SMark Cave-Ayland 164c04ed569SMark Cave-Ayland return dmalen; 165c04ed569SMark Cave-Ayland } 166c04ed569SMark Cave-Ayland 167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 168761bef75SMark Cave-Ayland { 1698da90e81SMark Cave-Ayland uint8_t val; 1708da90e81SMark Cave-Ayland 17102abe246SMark Cave-Ayland if (s->do_cmd) { 172c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->cmdfifo); 17302abe246SMark Cave-Ayland } else { 174c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 17502abe246SMark Cave-Ayland } 1768da90e81SMark Cave-Ayland 1778da90e81SMark Cave-Ayland return val; 178761bef75SMark Cave-Ayland } 179761bef75SMark Cave-Ayland 180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 181761bef75SMark Cave-Ayland { 1828da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1838da90e81SMark Cave-Ayland 1843c421400SMark Cave-Ayland if (dmalen == 0) { 1858da90e81SMark Cave-Ayland return; 1868da90e81SMark Cave-Ayland } 1878da90e81SMark Cave-Ayland 18802abe246SMark Cave-Ayland if (s->do_cmd) { 189e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 19002abe246SMark Cave-Ayland } else { 191e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 19202abe246SMark Cave-Ayland } 1938da90e81SMark Cave-Ayland 1948da90e81SMark Cave-Ayland dmalen--; 1958da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 196761bef75SMark Cave-Ayland } 197761bef75SMark Cave-Ayland 19877987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) 1991e794c51SMark Cave-Ayland { 2001e794c51SMark Cave-Ayland s->pdma_cb = cb; 2011e794c51SMark Cave-Ayland } 2021e794c51SMark Cave-Ayland 203c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2046130b188SLaurent Vivier { 2056130b188SLaurent Vivier int target; 2066130b188SLaurent Vivier 2076130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2086130b188SLaurent Vivier 2096130b188SLaurent Vivier s->ti_size = 0; 210042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 2116130b188SLaurent Vivier 2126130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2136130b188SLaurent Vivier if (!s->current_dev) { 2146130b188SLaurent Vivier /* No such drive */ 2156130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 216cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2176130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2186130b188SLaurent Vivier esp_raise_irq(s); 2196130b188SLaurent Vivier return -1; 2206130b188SLaurent Vivier } 2214e78f3bfSMark Cave-Ayland 2224e78f3bfSMark Cave-Ayland /* 2234e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2244eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2254e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2264e78f3bfSMark Cave-Ayland */ 2274e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2284e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2296130b188SLaurent Vivier return 0; 2306130b188SLaurent Vivier } 2316130b188SLaurent Vivier 23220c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2332f275b8fSbellard { 234023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 235042879fcSMark Cave-Ayland uint32_t dmalen, n; 2362f275b8fSbellard int target; 2372f275b8fSbellard 238de7e2cb1SMark Cave-Ayland if (s->current_req) { 239de7e2cb1SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 240de7e2cb1SMark Cave-Ayland scsi_req_cancel(s->current_req); 241de7e2cb1SMark Cave-Ayland } 242de7e2cb1SMark Cave-Ayland 2438dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2444f6200f0Sbellard if (s->dma) { 24520c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 24620c8d2edSMark Cave-Ayland if (dmalen == 0) { 2476c1fef6bSPrasad J Pandit return 0; 2486c1fef6bSPrasad J Pandit } 24974d71ea1SLaurent Vivier if (s->dma_memory_read) { 2508b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 251fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 252023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 2534f6200f0Sbellard } else { 25449691315SMark Cave-Ayland if (esp_select(s) < 0) { 255023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25649691315SMark Cave-Ayland return -1; 25749691315SMark Cave-Ayland } 25874d71ea1SLaurent Vivier esp_raise_drq(s); 259023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 26074d71ea1SLaurent Vivier return 0; 26174d71ea1SLaurent Vivier } 26274d71ea1SLaurent Vivier } else { 263023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 26420c8d2edSMark Cave-Ayland if (dmalen == 0) { 265d3cdc491SPrasad J Pandit return 0; 266d3cdc491SPrasad J Pandit } 2677b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 268fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2697b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 27020c8d2edSMark Cave-Ayland } 271bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2722e5d83bbSpbrook 273c7bce09cSMark Cave-Ayland if (esp_select(s) < 0) { 274023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 27549691315SMark Cave-Ayland return -1; 2762f275b8fSbellard } 2779f149aa9Spbrook return dmalen; 2789f149aa9Spbrook } 2799f149aa9Spbrook 2804eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2819f149aa9Spbrook { 2827b320a8eSMark Cave-Ayland uint32_t cmdlen; 2839f149aa9Spbrook int32_t datalen; 284f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2857b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2869f149aa9Spbrook 2874eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 288023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 28999545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 29099545751SMark Cave-Ayland return; 29199545751SMark Cave-Ayland } 2927b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 293023666daSMark Cave-Ayland 2944eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 295*b22f83d8SAlexandra Diupina if (!current_lun) { 296*b22f83d8SAlexandra Diupina /* No such drive */ 297*b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 298*b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 299*b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 300*b22f83d8SAlexandra Diupina esp_raise_irq(s); 301*b22f83d8SAlexandra Diupina return; 302*b22f83d8SAlexandra Diupina } 303*b22f83d8SAlexandra Diupina 304fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 305c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 30667e999beSbellard s->ti_size = datalen; 307023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 30867e999beSbellard if (datalen != 0) { 309c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 3104e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3111b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3126cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 3132e5d83bbSpbrook if (datalen > 0) { 3144e78f3bfSMark Cave-Ayland /* 3154e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3164e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3174e78f3bfSMark Cave-Ayland */ 3184e78f3bfSMark Cave-Ayland s->data_in_ready = false; 3195ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 3204f6200f0Sbellard } else { 3215ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 322cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 323c73f96fdSblueswir1 esp_raise_irq(s); 32482141c8bSMark Cave-Ayland esp_lower_drq(s); 3252f275b8fSbellard } 3264e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3274e78f3bfSMark Cave-Ayland return; 3284e78f3bfSMark Cave-Ayland } 3294e78f3bfSMark Cave-Ayland } 3302f275b8fSbellard 3314eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 332f2818f22SArtyom Tarasenko { 3334eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3344eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 335023666daSMark Cave-Ayland 3364eb86065SPaolo Bonzini trace_esp_do_identify(message); 3374eb86065SPaolo Bonzini s->lun = message & 7; 338023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3394eb86065SPaolo Bonzini } 340f2818f22SArtyom Tarasenko 341799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 342023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3434eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 344fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 345023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 346023666daSMark Cave-Ayland } 3474eb86065SPaolo Bonzini } 348023666daSMark Cave-Ayland 3494eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3504eb86065SPaolo Bonzini { 3514eb86065SPaolo Bonzini do_message_phase(s); 3524eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3534eb86065SPaolo Bonzini do_command_phase(s); 354f2818f22SArtyom Tarasenko } 355f2818f22SArtyom Tarasenko 35674d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 35774d71ea1SLaurent Vivier { 358e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 359023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 360e62a959aSMark Cave-Ayland s->do_cmd = 0; 361c959f218SMark Cave-Ayland do_cmd(s); 36274d71ea1SLaurent Vivier } 36374d71ea1SLaurent Vivier } 36474d71ea1SLaurent Vivier 3659f149aa9Spbrook static void handle_satn(ESPState *s) 3669f149aa9Spbrook { 36749691315SMark Cave-Ayland int32_t cmdlen; 36849691315SMark Cave-Ayland 3691b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37073d74342SBlue Swirl s->dma_cb = handle_satn; 37173d74342SBlue Swirl return; 37273d74342SBlue Swirl } 37377987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_PDMA_CB); 374023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 37549691315SMark Cave-Ayland if (cmdlen > 0) { 376023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 37760720694SMark Cave-Ayland s->do_cmd = 0; 378c959f218SMark Cave-Ayland do_cmd(s); 37949691315SMark Cave-Ayland } else if (cmdlen == 0) { 380bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 38149691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 38249691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 38349691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 3849f149aa9Spbrook } 38594d5c79dSMark Cave-Ayland } 3869f149aa9Spbrook 38774d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 38874d71ea1SLaurent Vivier { 389e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 390023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 391e62a959aSMark Cave-Ayland s->do_cmd = 0; 3924eb86065SPaolo Bonzini do_cmd(s); 39374d71ea1SLaurent Vivier } 39474d71ea1SLaurent Vivier } 39574d71ea1SLaurent Vivier 396f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 397f2818f22SArtyom Tarasenko { 39849691315SMark Cave-Ayland int32_t cmdlen; 39949691315SMark Cave-Ayland 4001b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 40173d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 40273d74342SBlue Swirl return; 40373d74342SBlue Swirl } 40477987ef5SMark Cave-Ayland esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB); 405023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 40649691315SMark Cave-Ayland if (cmdlen > 0) { 407023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 40860720694SMark Cave-Ayland s->do_cmd = 0; 4094eb86065SPaolo Bonzini do_cmd(s); 41049691315SMark Cave-Ayland } else if (cmdlen == 0) { 411bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 41249691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 41349691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 41449691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 415f2818f22SArtyom Tarasenko } 416f2818f22SArtyom Tarasenko } 417f2818f22SArtyom Tarasenko 41874d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 41974d71ea1SLaurent Vivier { 420e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 421023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 42274d71ea1SLaurent Vivier s->do_cmd = 1; 423023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 42474d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 425cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 42674d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 42774d71ea1SLaurent Vivier esp_raise_irq(s); 42874d71ea1SLaurent Vivier } 42974d71ea1SLaurent Vivier } 43074d71ea1SLaurent Vivier 4319f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4329f149aa9Spbrook { 43349691315SMark Cave-Ayland int32_t cmdlen; 43449691315SMark Cave-Ayland 4351b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 43673d74342SBlue Swirl s->dma_cb = handle_satn_stop; 43773d74342SBlue Swirl return; 43873d74342SBlue Swirl } 43977987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); 440799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 44149691315SMark Cave-Ayland if (cmdlen > 0) { 442023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4439f149aa9Spbrook s->do_cmd = 1; 444023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 445799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 446cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 447799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 448c73f96fdSblueswir1 esp_raise_irq(s); 44949691315SMark Cave-Ayland } else if (cmdlen == 0) { 450bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 451799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 452799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 453799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 4549f149aa9Spbrook } 4559f149aa9Spbrook } 4569f149aa9Spbrook 45774d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 45874d71ea1SLaurent Vivier { 45974d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 460cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 46174d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 46274d71ea1SLaurent Vivier esp_raise_irq(s); 46374d71ea1SLaurent Vivier } 46474d71ea1SLaurent Vivier 4650fc5c15aSpbrook static void write_response(ESPState *s) 4662f275b8fSbellard { 467e3922557SMark Cave-Ayland uint8_t buf[2]; 468042879fcSMark Cave-Ayland 469bf4b9889SBlue Swirl trace_esp_write_response(s->status); 470042879fcSMark Cave-Ayland 471e3922557SMark Cave-Ayland buf[0] = s->status; 472e3922557SMark Cave-Ayland buf[1] = 0; 473042879fcSMark Cave-Ayland 4744f6200f0Sbellard if (s->dma) { 47574d71ea1SLaurent Vivier if (s->dma_memory_write) { 476e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 477c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 478cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4795ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4804f6200f0Sbellard } else { 48177987ef5SMark Cave-Ayland esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); 48274d71ea1SLaurent Vivier esp_raise_drq(s); 48374d71ea1SLaurent Vivier return; 48474d71ea1SLaurent Vivier } 48574d71ea1SLaurent Vivier } else { 486e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 487e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4885ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4894f6200f0Sbellard } 490c73f96fdSblueswir1 esp_raise_irq(s); 4912f275b8fSbellard } 4924f6200f0Sbellard 493a917d384Spbrook static void esp_dma_done(ESPState *s) 4944d611c9aSpbrook { 495c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 496cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 4975ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 498c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 499c73f96fdSblueswir1 esp_raise_irq(s); 5004d611c9aSpbrook } 501a917d384Spbrook 50274d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 50374d71ea1SLaurent Vivier { 5044ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 50582141c8bSMark Cave-Ayland int len; 506042879fcSMark Cave-Ayland uint32_t n; 5076cc88d6bSMark Cave-Ayland 50874d71ea1SLaurent Vivier if (s->do_cmd) { 509e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 510e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 511e62a959aSMark Cave-Ayland return; 512e62a959aSMark Cave-Ayland } 513e62a959aSMark Cave-Ayland 51474d71ea1SLaurent Vivier s->ti_size = 0; 515c348458fSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 516c348458fSMark Cave-Ayland /* No command received */ 517c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 518c348458fSMark Cave-Ayland return; 519c348458fSMark Cave-Ayland } 520c348458fSMark Cave-Ayland 521c348458fSMark Cave-Ayland /* Command has been received */ 52274d71ea1SLaurent Vivier s->do_cmd = 0; 523c959f218SMark Cave-Ayland do_cmd(s); 524c348458fSMark Cave-Ayland } else { 525c348458fSMark Cave-Ayland /* 526c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 5272cb40d44SStefan Weil * and then switch to command phase 528c348458fSMark Cave-Ayland */ 529c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 530c348458fSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 531c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 532c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 533c348458fSMark Cave-Ayland esp_raise_irq(s); 534c348458fSMark Cave-Ayland } 53574d71ea1SLaurent Vivier return; 53674d71ea1SLaurent Vivier } 53782141c8bSMark Cave-Ayland 5380db89536SMark Cave-Ayland if (!s->current_req) { 5390db89536SMark Cave-Ayland return; 5400db89536SMark Cave-Ayland } 5410db89536SMark Cave-Ayland 54282141c8bSMark Cave-Ayland if (to_device) { 54382141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5447aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5457aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5467b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5477aa6baeeSMark Cave-Ayland s->async_buf += n; 5487aa6baeeSMark Cave-Ayland s->async_len -= n; 5497aa6baeeSMark Cave-Ayland s->ti_size += n; 5507aa6baeeSMark Cave-Ayland 5517aa6baeeSMark Cave-Ayland if (n < len) { 5527aa6baeeSMark Cave-Ayland /* Unaligned accesses can cause FIFO wraparound */ 5537aa6baeeSMark Cave-Ayland len = len - n; 5547b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5557aa6baeeSMark Cave-Ayland s->async_buf += n; 5567aa6baeeSMark Cave-Ayland s->async_len -= n; 5577aa6baeeSMark Cave-Ayland s->ti_size += n; 5587aa6baeeSMark Cave-Ayland } 5597aa6baeeSMark Cave-Ayland 56074d71ea1SLaurent Vivier if (s->async_len == 0) { 56174d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 56282141c8bSMark Cave-Ayland return; 56382141c8bSMark Cave-Ayland } 56482141c8bSMark Cave-Ayland 56582141c8bSMark Cave-Ayland if (esp_get_tc(s) == 0) { 56682141c8bSMark Cave-Ayland esp_lower_drq(s); 56782141c8bSMark Cave-Ayland esp_dma_done(s); 56882141c8bSMark Cave-Ayland } 56982141c8bSMark Cave-Ayland 57082141c8bSMark Cave-Ayland return; 57182141c8bSMark Cave-Ayland } else { 57282141c8bSMark Cave-Ayland if (s->async_len == 0) { 5734e78f3bfSMark Cave-Ayland /* Defer until the scsi layer has completed */ 57482141c8bSMark Cave-Ayland scsi_req_continue(s->current_req); 5754e78f3bfSMark Cave-Ayland s->data_in_ready = false; 57674d71ea1SLaurent Vivier return; 57774d71ea1SLaurent Vivier } 57874d71ea1SLaurent Vivier 57982141c8bSMark Cave-Ayland if (esp_get_tc(s) != 0) { 58082141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 5817aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 5827aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 583042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 58482141c8bSMark Cave-Ayland s->async_buf += len; 58582141c8bSMark Cave-Ayland s->async_len -= len; 58682141c8bSMark Cave-Ayland s->ti_size -= len; 58782141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5887aa6baeeSMark Cave-Ayland 5897aa6baeeSMark Cave-Ayland if (esp_get_tc(s) == 0) { 5907aa6baeeSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 5917aa6baeeSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 5927aa6baeeSMark Cave-Ayland } 59382141c8bSMark Cave-Ayland return; 59482141c8bSMark Cave-Ayland } 59582141c8bSMark Cave-Ayland 59674d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 59782141c8bSMark Cave-Ayland esp_lower_drq(s); 59874d71ea1SLaurent Vivier esp_dma_done(s); 59974d71ea1SLaurent Vivier } 60082141c8bSMark Cave-Ayland } 60174d71ea1SLaurent Vivier 602a917d384Spbrook static void esp_do_dma(ESPState *s) 603a917d384Spbrook { 604023666daSMark Cave-Ayland uint32_t len, cmdlen; 6054ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 606023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 607a917d384Spbrook 6086cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 609a917d384Spbrook if (s->do_cmd) { 61015407433SLaurent Vivier /* 61115407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 61215407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 61315407433SLaurent Vivier */ 614023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 615023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 61674d71ea1SLaurent Vivier if (s->dma_memory_read) { 6170ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 618023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 619023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 62074d71ea1SLaurent Vivier } else { 62177987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 62274d71ea1SLaurent Vivier esp_raise_drq(s); 62374d71ea1SLaurent Vivier return; 62474d71ea1SLaurent Vivier } 625023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 62615407433SLaurent Vivier s->ti_size = 0; 627799d90d8SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 628799d90d8SMark Cave-Ayland /* No command received */ 629023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 630799d90d8SMark Cave-Ayland return; 631799d90d8SMark Cave-Ayland } 632799d90d8SMark Cave-Ayland 633799d90d8SMark Cave-Ayland /* Command has been received */ 63415407433SLaurent Vivier s->do_cmd = 0; 635c959f218SMark Cave-Ayland do_cmd(s); 636799d90d8SMark Cave-Ayland } else { 637799d90d8SMark Cave-Ayland /* 638023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 6392cb40d44SStefan Weil * and then switch to command phase 640799d90d8SMark Cave-Ayland */ 641023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 642799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 643799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 644799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 645799d90d8SMark Cave-Ayland esp_raise_irq(s); 646799d90d8SMark Cave-Ayland } 647a917d384Spbrook return; 648a917d384Spbrook } 6490db89536SMark Cave-Ayland if (!s->current_req) { 6500db89536SMark Cave-Ayland return; 6510db89536SMark Cave-Ayland } 652a917d384Spbrook if (s->async_len == 0) { 653a917d384Spbrook /* Defer until data is available. */ 654a917d384Spbrook return; 655a917d384Spbrook } 656a917d384Spbrook if (len > s->async_len) { 657a917d384Spbrook len = s->async_len; 658a917d384Spbrook } 659a917d384Spbrook if (to_device) { 66074d71ea1SLaurent Vivier if (s->dma_memory_read) { 6618b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 662a917d384Spbrook } else { 66377987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 66474d71ea1SLaurent Vivier esp_raise_drq(s); 66574d71ea1SLaurent Vivier return; 66674d71ea1SLaurent Vivier } 66774d71ea1SLaurent Vivier } else { 66874d71ea1SLaurent Vivier if (s->dma_memory_write) { 6698b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 67074d71ea1SLaurent Vivier } else { 6717aa6baeeSMark Cave-Ayland /* Adjust TC for any leftover data in the FIFO */ 6727aa6baeeSMark Cave-Ayland if (!fifo8_is_empty(&s->fifo)) { 6737aa6baeeSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); 6747aa6baeeSMark Cave-Ayland } 6757aa6baeeSMark Cave-Ayland 67682141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 677042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 678042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 67982141c8bSMark Cave-Ayland s->async_buf += len; 68082141c8bSMark Cave-Ayland s->async_len -= len; 68182141c8bSMark Cave-Ayland s->ti_size -= len; 6827aa6baeeSMark Cave-Ayland 6837aa6baeeSMark Cave-Ayland /* 6847aa6baeeSMark Cave-Ayland * MacOS toolbox uses a TI length of 16 bytes for all commands, so 6857aa6baeeSMark Cave-Ayland * commands shorter than this must be padded accordingly 6867aa6baeeSMark Cave-Ayland */ 6877aa6baeeSMark Cave-Ayland if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { 6887aa6baeeSMark Cave-Ayland while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { 689e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, 0); 6907aa6baeeSMark Cave-Ayland len++; 6917aa6baeeSMark Cave-Ayland } 6927aa6baeeSMark Cave-Ayland } 6937aa6baeeSMark Cave-Ayland 69482141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 69577987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 69674d71ea1SLaurent Vivier esp_raise_drq(s); 69782141c8bSMark Cave-Ayland 69882141c8bSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 69982141c8bSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 70074d71ea1SLaurent Vivier return; 70174d71ea1SLaurent Vivier } 702a917d384Spbrook } 7036cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 704a917d384Spbrook s->async_buf += len; 705a917d384Spbrook s->async_len -= len; 70694d5c79dSMark Cave-Ayland if (to_device) { 7076787f5faSpbrook s->ti_size += len; 70894d5c79dSMark Cave-Ayland } else { 7096787f5faSpbrook s->ti_size -= len; 71094d5c79dSMark Cave-Ayland } 711a917d384Spbrook if (s->async_len == 0) { 712ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 71394d5c79dSMark Cave-Ayland /* 71494d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 71594d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 71694d5c79dSMark Cave-Ayland * until the scsi layer has completed. 71794d5c79dSMark Cave-Ayland */ 7186cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 719ad3376ccSPaolo Bonzini return; 720a917d384Spbrook } 721a917d384Spbrook } 722ad3376ccSPaolo Bonzini 7236787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 724a917d384Spbrook esp_dma_done(s); 72582141c8bSMark Cave-Ayland esp_lower_drq(s); 726a917d384Spbrook } 727a917d384Spbrook 7281b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7291b9e48a5SMark Cave-Ayland { 7301b9e48a5SMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7317b320a8eSMark Cave-Ayland uint32_t cmdlen; 7321b9e48a5SMark Cave-Ayland int len; 7331b9e48a5SMark Cave-Ayland 7341b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7351b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 7361b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 7371b9e48a5SMark Cave-Ayland s->ti_size = 0; 7381b9e48a5SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 7391b9e48a5SMark Cave-Ayland /* No command received */ 7401b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 7411b9e48a5SMark Cave-Ayland return; 7421b9e48a5SMark Cave-Ayland } 7431b9e48a5SMark Cave-Ayland 7441b9e48a5SMark Cave-Ayland /* Command has been received */ 7451b9e48a5SMark Cave-Ayland s->do_cmd = 0; 7461b9e48a5SMark Cave-Ayland do_cmd(s); 7471b9e48a5SMark Cave-Ayland } else { 7481b9e48a5SMark Cave-Ayland /* 7491b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7502cb40d44SStefan Weil * and then switch to command phase 7511b9e48a5SMark Cave-Ayland */ 7521b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 7531b9e48a5SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 7541b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7551b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7561b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7571b9e48a5SMark Cave-Ayland } 7581b9e48a5SMark Cave-Ayland return; 7591b9e48a5SMark Cave-Ayland } 7601b9e48a5SMark Cave-Ayland 7610db89536SMark Cave-Ayland if (!s->current_req) { 7620db89536SMark Cave-Ayland return; 7630db89536SMark Cave-Ayland } 7640db89536SMark Cave-Ayland 7651b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7661b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7671b9e48a5SMark Cave-Ayland return; 7681b9e48a5SMark Cave-Ayland } 7691b9e48a5SMark Cave-Ayland 7701b9e48a5SMark Cave-Ayland if (to_device) { 77177668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 77277668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 7737b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7741b9e48a5SMark Cave-Ayland s->async_buf += len; 7751b9e48a5SMark Cave-Ayland s->async_len -= len; 7761b9e48a5SMark Cave-Ayland s->ti_size += len; 7771b9e48a5SMark Cave-Ayland } else { 7786ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7796ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7806ef2cabcSMark Cave-Ayland s->async_buf++; 7816ef2cabcSMark Cave-Ayland s->async_len--; 7826ef2cabcSMark Cave-Ayland s->ti_size--; 7836ef2cabcSMark Cave-Ayland } 7841b9e48a5SMark Cave-Ayland } 7851b9e48a5SMark Cave-Ayland 7861b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7871b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7881b9e48a5SMark Cave-Ayland return; 7891b9e48a5SMark Cave-Ayland } 7901b9e48a5SMark Cave-Ayland 7911b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7921b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7931b9e48a5SMark Cave-Ayland } 7941b9e48a5SMark Cave-Ayland 79577987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s) 79677987ef5SMark Cave-Ayland { 79777987ef5SMark Cave-Ayland switch (s->pdma_cb) { 79877987ef5SMark Cave-Ayland case SATN_PDMA_CB: 79977987ef5SMark Cave-Ayland satn_pdma_cb(s); 80077987ef5SMark Cave-Ayland break; 80177987ef5SMark Cave-Ayland case S_WITHOUT_SATN_PDMA_CB: 80277987ef5SMark Cave-Ayland s_without_satn_pdma_cb(s); 80377987ef5SMark Cave-Ayland break; 80477987ef5SMark Cave-Ayland case SATN_STOP_PDMA_CB: 80577987ef5SMark Cave-Ayland satn_stop_pdma_cb(s); 80677987ef5SMark Cave-Ayland break; 80777987ef5SMark Cave-Ayland case WRITE_RESPONSE_PDMA_CB: 80877987ef5SMark Cave-Ayland write_response_pdma_cb(s); 80977987ef5SMark Cave-Ayland break; 81077987ef5SMark Cave-Ayland case DO_DMA_PDMA_CB: 81177987ef5SMark Cave-Ayland do_dma_pdma_cb(s); 81277987ef5SMark Cave-Ayland break; 81377987ef5SMark Cave-Ayland default: 81477987ef5SMark Cave-Ayland g_assert_not_reached(); 81577987ef5SMark Cave-Ayland } 81677987ef5SMark Cave-Ayland } 81777987ef5SMark Cave-Ayland 8184aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 819a917d384Spbrook { 8204aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8216ef2cabcSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8224aaa6ac3SMark Cave-Ayland 823bf4b9889SBlue Swirl trace_esp_command_complete(); 8246ef2cabcSMark Cave-Ayland 8256ef2cabcSMark Cave-Ayland /* 8266ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8276ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8286ef2cabcSMark Cave-Ayland */ 8296ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 830c6df7102SPaolo Bonzini if (s->ti_size != 0) { 831bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 832c6df7102SPaolo Bonzini } 833a917d384Spbrook s->ti_size = 0; 8346ef2cabcSMark Cave-Ayland } 8356ef2cabcSMark Cave-Ayland 836a917d384Spbrook s->async_len = 0; 8374aaa6ac3SMark Cave-Ayland if (req->status) { 838bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 839c6df7102SPaolo Bonzini } 8404aaa6ac3SMark Cave-Ayland s->status = req->status; 8416ef2cabcSMark Cave-Ayland 8426ef2cabcSMark Cave-Ayland /* 8436ef2cabcSMark Cave-Ayland * If the transfer is finished, switch to status phase. For non-DMA 8446ef2cabcSMark Cave-Ayland * transfers from the target the last byte is still in the FIFO 8456ef2cabcSMark Cave-Ayland */ 8466ef2cabcSMark Cave-Ayland if (s->ti_size == 0) { 8476ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 848a917d384Spbrook esp_dma_done(s); 84982141c8bSMark Cave-Ayland esp_lower_drq(s); 8506ef2cabcSMark Cave-Ayland } 8516ef2cabcSMark Cave-Ayland 8525c6c0e51SHannes Reinecke if (s->current_req) { 8535c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8545c6c0e51SHannes Reinecke s->current_req = NULL; 855a917d384Spbrook s->current_dev = NULL; 8565c6c0e51SHannes Reinecke } 857c6df7102SPaolo Bonzini } 858c6df7102SPaolo Bonzini 8599c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 860c6df7102SPaolo Bonzini { 861e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8624e78f3bfSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8636cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 864c6df7102SPaolo Bonzini 8657f0b6e11SPaolo Bonzini assert(!s->do_cmd); 8666cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 867aba1f023SPaolo Bonzini s->async_len = len; 8680c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8694e78f3bfSMark Cave-Ayland 8704e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 8714e78f3bfSMark Cave-Ayland /* 8724e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8734e78f3bfSMark Cave-Ayland * completion interrupt 8744e78f3bfSMark Cave-Ayland */ 8754e78f3bfSMark Cave-Ayland s->data_in_ready = true; 8764e78f3bfSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 8774e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8784e78f3bfSMark Cave-Ayland esp_raise_irq(s); 8794e78f3bfSMark Cave-Ayland } 8804e78f3bfSMark Cave-Ayland 8811b9e48a5SMark Cave-Ayland if (s->ti_cmd == 0) { 8821b9e48a5SMark Cave-Ayland /* 8831b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 8841b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 8851b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 8861b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 8871b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 8881b9e48a5SMark Cave-Ayland */ 8891b9e48a5SMark Cave-Ayland return; 8901b9e48a5SMark Cave-Ayland } 8911b9e48a5SMark Cave-Ayland 892880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 8936cc88d6bSMark Cave-Ayland if (dmalen) { 894a917d384Spbrook esp_do_dma(s); 8955eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 89694d5c79dSMark Cave-Ayland /* 89794d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 89894d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 89994d5c79dSMark Cave-Ayland */ 9006787f5faSpbrook esp_dma_done(s); 90182141c8bSMark Cave-Ayland esp_lower_drq(s); 9026787f5faSpbrook } 903880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 9041b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9051b9e48a5SMark Cave-Ayland } 906a917d384Spbrook } 9072e5d83bbSpbrook 9082f275b8fSbellard static void handle_ti(ESPState *s) 9092f275b8fSbellard { 9101b9e48a5SMark Cave-Ayland uint32_t dmalen; 9112f275b8fSbellard 9127246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9137246e160SHervé Poussineau s->dma_cb = handle_ti; 9147246e160SHervé Poussineau return; 9157246e160SHervé Poussineau } 9167246e160SHervé Poussineau 9171b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 9184f6200f0Sbellard if (s->dma) { 9191b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 920b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9215ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 9224d611c9aSpbrook esp_do_dma(s); 923799d90d8SMark Cave-Ayland } else { 9241b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9251b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9264f6200f0Sbellard } 9272f275b8fSbellard } 9282f275b8fSbellard 9299c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9306f7e9aecSbellard { 9315aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9325aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 933c9cf45c1SHannes Reinecke s->tchi_written = 0; 9344e9aec74Spbrook s->ti_size = 0; 9353f26c975SMark Cave-Ayland s->async_len = 0; 936042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 937023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9384e9aec74Spbrook s->dma = 0; 9399f149aa9Spbrook s->do_cmd = 0; 94073d74342SBlue Swirl s->dma_cb = NULL; 9418dea1dd4Sblueswir1 9428dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9436f7e9aecSbellard } 9446f7e9aecSbellard 945a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 94685948643SBlue Swirl { 94785948643SBlue Swirl qemu_irq_lower(s->irq); 94874d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 949a391fdbcSHervé Poussineau esp_hard_reset(s); 95085948643SBlue Swirl } 95185948643SBlue Swirl 952c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 953c6e51f1bSJohn Millikin { 9544a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 955c6e51f1bSJohn Millikin } 956c6e51f1bSJohn Millikin 957a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9582d069babSblueswir1 { 95985948643SBlue Swirl if (level) { 960a391fdbcSHervé Poussineau esp_soft_reset(s); 96185948643SBlue Swirl } 9622d069babSblueswir1 } 9632d069babSblueswir1 9649c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 96573d74342SBlue Swirl { 966b630c075SMark Cave-Ayland uint32_t val; 96773d74342SBlue Swirl 9686f7e9aecSbellard switch (saddr) { 9695ad6bb97Sblueswir1 case ESP_FIFO: 9701b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 9711b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 9728dea1dd4Sblueswir1 /* Data out. */ 973ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 9745ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 975042879fcSMark Cave-Ayland } else { 9766ef2cabcSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { 9776ef2cabcSMark Cave-Ayland if (s->ti_size) { 9786ef2cabcSMark Cave-Ayland esp_do_nodma(s); 9796ef2cabcSMark Cave-Ayland } else { 9806ef2cabcSMark Cave-Ayland /* 9816ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 9826ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 9836ef2cabcSMark Cave-Ayland */ 9846ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 9856ef2cabcSMark Cave-Ayland } 9866ef2cabcSMark Cave-Ayland } 987c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 9884f6200f0Sbellard } 989b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 9904f6200f0Sbellard break; 9915ad6bb97Sblueswir1 case ESP_RINTR: 99294d5c79dSMark Cave-Ayland /* 99394d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 99494d5c79dSMark Cave-Ayland * except TC 99594d5c79dSMark Cave-Ayland */ 996b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 9972814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 9982814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 999af947a3dSMark Cave-Ayland /* 1000af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1001af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1002af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1003af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1004af947a3dSMark Cave-Ayland * transition. 1005af947a3dSMark Cave-Ayland * 1006af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1007af947a3dSMark Cave-Ayland */ 1008c73f96fdSblueswir1 esp_lower_irq(s); 1009b630c075SMark Cave-Ayland break; 1010c9cf45c1SHannes Reinecke case ESP_TCHI: 1011c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1012c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1013b630c075SMark Cave-Ayland val = s->chip_id; 1014b630c075SMark Cave-Ayland } else { 1015b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1016c9cf45c1SHannes Reinecke } 1017b630c075SMark Cave-Ayland break; 1018238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1019238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1020238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1021238ec4d7SMark Cave-Ayland break; 10226f7e9aecSbellard default: 1023b630c075SMark Cave-Ayland val = s->rregs[saddr]; 10246f7e9aecSbellard break; 10256f7e9aecSbellard } 1026b630c075SMark Cave-Ayland 1027b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1028b630c075SMark Cave-Ayland return val; 10296f7e9aecSbellard } 10306f7e9aecSbellard 10319c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 10326f7e9aecSbellard { 1033bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 10346f7e9aecSbellard switch (saddr) { 1035c9cf45c1SHannes Reinecke case ESP_TCHI: 1036c9cf45c1SHannes Reinecke s->tchi_written = true; 1037c9cf45c1SHannes Reinecke /* fall through */ 10385ad6bb97Sblueswir1 case ESP_TCLO: 10395ad6bb97Sblueswir1 case ESP_TCMID: 10405ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 10414f6200f0Sbellard break; 10425ad6bb97Sblueswir1 case ESP_FIFO: 10439f149aa9Spbrook if (s->do_cmd) { 1044e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 10456ef2cabcSMark Cave-Ayland 10466ef2cabcSMark Cave-Ayland /* 10476ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 10486ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 10496ef2cabcSMark Cave-Ayland */ 10506ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 10516ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 10526ef2cabcSMark Cave-Ayland esp_raise_irq(s); 10536ef2cabcSMark Cave-Ayland } 10542e5d83bbSpbrook } else { 1055e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 10562e5d83bbSpbrook } 10574f6200f0Sbellard break; 10585ad6bb97Sblueswir1 case ESP_CMD: 10594f6200f0Sbellard s->rregs[saddr] = val; 10605ad6bb97Sblueswir1 if (val & CMD_DMA) { 10614f6200f0Sbellard s->dma = 1; 10626787f5faSpbrook /* Reload DMA counter. */ 106396676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 106496676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 106596676c2fSMark Cave-Ayland } else { 1066c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 106796676c2fSMark Cave-Ayland } 10684f6200f0Sbellard } else { 10694f6200f0Sbellard s->dma = 0; 10704f6200f0Sbellard } 10715ad6bb97Sblueswir1 switch (val & CMD_CMD) { 10725ad6bb97Sblueswir1 case CMD_NOP: 1073bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 10742f275b8fSbellard break; 10755ad6bb97Sblueswir1 case CMD_FLUSH: 1076bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 1077042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 10786f7e9aecSbellard break; 10795ad6bb97Sblueswir1 case CMD_RESET: 1080bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 1081a391fdbcSHervé Poussineau esp_soft_reset(s); 10826f7e9aecSbellard break; 10835ad6bb97Sblueswir1 case CMD_BUSRESET: 1084bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 1085c6e51f1bSJohn Millikin esp_bus_reset(s); 10865ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1087cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1088c73f96fdSblueswir1 esp_raise_irq(s); 10899e61bde5Sbellard } 10902f275b8fSbellard break; 10915ad6bb97Sblueswir1 case CMD_TI: 10920097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 10932f275b8fSbellard handle_ti(s); 10942f275b8fSbellard break; 10955ad6bb97Sblueswir1 case CMD_ICCS: 1096bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 10970fc5c15aSpbrook write_response(s); 1098cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10994bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 11002f275b8fSbellard break; 11015ad6bb97Sblueswir1 case CMD_MSGACC: 1102bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 1103cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 11045ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 11054e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 11064e2a68c1SArtyom Tarasenko esp_raise_irq(s); 11076f7e9aecSbellard break; 11080fd0eb21SBlue Swirl case CMD_PAD: 1109bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 11100fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 1111cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 11120fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 11130fd0eb21SBlue Swirl break; 11145ad6bb97Sblueswir1 case CMD_SATN: 1115bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 11166f7e9aecSbellard break; 11176915bff1SHervé Poussineau case CMD_RSTATN: 11186915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 11196915bff1SHervé Poussineau break; 11205e1e0a3bSBlue Swirl case CMD_SEL: 1121bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 1122f2818f22SArtyom Tarasenko handle_s_without_atn(s); 11235e1e0a3bSBlue Swirl break; 11245ad6bb97Sblueswir1 case CMD_SELATN: 1125bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 11262f275b8fSbellard handle_satn(s); 11272f275b8fSbellard break; 11285ad6bb97Sblueswir1 case CMD_SELATNS: 1129bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 11309f149aa9Spbrook handle_satn_stop(s); 11312f275b8fSbellard break; 11325ad6bb97Sblueswir1 case CMD_ENSEL: 1133bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 1134e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 113574ec6048Sblueswir1 break; 11366fe84c18SHervé Poussineau case CMD_DISSEL: 11376fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 11386fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 11396fe84c18SHervé Poussineau esp_raise_irq(s); 11406fe84c18SHervé Poussineau break; 11412f275b8fSbellard default: 11423af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 11436f7e9aecSbellard break; 11446f7e9aecSbellard } 11456f7e9aecSbellard break; 11465ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11474f6200f0Sbellard break; 11485ad6bb97Sblueswir1 case ESP_CFG1: 11499ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11509ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11514f6200f0Sbellard s->rregs[saddr] = val; 11524f6200f0Sbellard break; 11535ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11544f6200f0Sbellard break; 11556f7e9aecSbellard default: 11563af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11578dea1dd4Sblueswir1 return; 11586f7e9aecSbellard } 11592f275b8fSbellard s->wregs[saddr] = val; 11606f7e9aecSbellard } 11616f7e9aecSbellard 1162a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11638372d383SPeter Maydell unsigned size, bool is_write, 11648372d383SPeter Maydell MemTxAttrs attrs) 116567bb5314SAvi Kivity { 116667bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 116767bb5314SAvi Kivity } 11686f7e9aecSbellard 11696cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11706cc88d6bSMark Cave-Ayland { 11716cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11726cc88d6bSMark Cave-Ayland 11736cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11746cc88d6bSMark Cave-Ayland return version_id < 5; 11756cc88d6bSMark Cave-Ayland } 11766cc88d6bSMark Cave-Ayland 11774e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11784e78f3bfSMark Cave-Ayland { 11794e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11804e78f3bfSMark Cave-Ayland 11814e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11820bcd5a18SMark Cave-Ayland return version_id >= 5; 11834e78f3bfSMark Cave-Ayland } 11844e78f3bfSMark Cave-Ayland 11854eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 11864eb86065SPaolo Bonzini { 11874eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 11884eb86065SPaolo Bonzini 11894eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 11904eb86065SPaolo Bonzini return version_id >= 6; 11914eb86065SPaolo Bonzini } 11924eb86065SPaolo Bonzini 1193ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 11940bd005beSMark Cave-Ayland { 1195ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1196ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 11970bd005beSMark Cave-Ayland 11980bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11990bd005beSMark Cave-Ayland return 0; 12000bd005beSMark Cave-Ayland } 12010bd005beSMark Cave-Ayland 12020bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12030bd005beSMark Cave-Ayland { 12040bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1205042879fcSMark Cave-Ayland int len, i; 12060bd005beSMark Cave-Ayland 12076cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12086cc88d6bSMark Cave-Ayland 12096cc88d6bSMark Cave-Ayland if (version_id < 5) { 12106cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1211042879fcSMark Cave-Ayland 1212042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1213042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1214042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1215042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1216042879fcSMark Cave-Ayland } 1217023666daSMark Cave-Ayland 1218023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1219023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1220023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1221023666daSMark Cave-Ayland } 12226cc88d6bSMark Cave-Ayland } 12236cc88d6bSMark Cave-Ayland 12240bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12250bd005beSMark Cave-Ayland return 0; 12260bd005beSMark Cave-Ayland } 12270bd005beSMark Cave-Ayland 1228eda59b39SMark Cave-Ayland /* 1229eda59b39SMark Cave-Ayland * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the 1230eda59b39SMark Cave-Ayland * guest CPU to perform the transfers between the SCSI bus and memory 1231eda59b39SMark Cave-Ayland * itself. This is indicated by the dma_memory_read and dma_memory_write 1232eda59b39SMark Cave-Ayland * functions being NULL (in contrast to the ESP PCI device) whilst 1233eda59b39SMark Cave-Ayland * dma_enabled is still set. 1234eda59b39SMark Cave-Ayland */ 1235eda59b39SMark Cave-Ayland 1236eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque) 1237eda59b39SMark Cave-Ayland { 1238eda59b39SMark Cave-Ayland ESPState *s = ESP(opaque); 1239eda59b39SMark Cave-Ayland 1240eda59b39SMark Cave-Ayland return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 1241eda59b39SMark Cave-Ayland s->dma_enabled; 1242eda59b39SMark Cave-Ayland } 1243eda59b39SMark Cave-Ayland 1244eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = { 1245eda59b39SMark Cave-Ayland .name = "esp/pdma", 1246eda59b39SMark Cave-Ayland .version_id = 0, 1247eda59b39SMark Cave-Ayland .minimum_version_id = 0, 1248eda59b39SMark Cave-Ayland .needed = esp_pdma_needed, 1249eda59b39SMark Cave-Ayland .fields = (VMStateField[]) { 1250eda59b39SMark Cave-Ayland VMSTATE_UINT8(pdma_cb, ESPState), 1251eda59b39SMark Cave-Ayland VMSTATE_END_OF_LIST() 1252eda59b39SMark Cave-Ayland } 1253eda59b39SMark Cave-Ayland }; 1254eda59b39SMark Cave-Ayland 12559c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1256cc9952f3SBlue Swirl .name = "esp", 12574eb86065SPaolo Bonzini .version_id = 6, 1258cc9952f3SBlue Swirl .minimum_version_id = 3, 12590bd005beSMark Cave-Ayland .post_load = esp_post_load, 1260cc9952f3SBlue Swirl .fields = (VMStateField[]) { 1261cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1262cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1263cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1264042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1265042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1266042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12673944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12684aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12694aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12704aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12714aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1272cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1273023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1274023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1275023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1276023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1277023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1278023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1279cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12806cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12814e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1282023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1283042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1284023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 12851b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 12864eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1287cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 128874d71ea1SLaurent Vivier }, 1289eda59b39SMark Cave-Ayland .subsections = (const VMStateDescription * []) { 1290eda59b39SMark Cave-Ayland &vmstate_esp_pdma, 1291eda59b39SMark Cave-Ayland NULL 1292eda59b39SMark Cave-Ayland } 1293cc9952f3SBlue Swirl }; 12946f7e9aecSbellard 1295a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1296a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1297a391fdbcSHervé Poussineau { 1298a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1299eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1300a391fdbcSHervé Poussineau uint32_t saddr; 1301a391fdbcSHervé Poussineau 1302a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1303eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1304a391fdbcSHervé Poussineau } 1305a391fdbcSHervé Poussineau 1306a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1307a391fdbcSHervé Poussineau unsigned int size) 1308a391fdbcSHervé Poussineau { 1309a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1310eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1311a391fdbcSHervé Poussineau uint32_t saddr; 1312a391fdbcSHervé Poussineau 1313a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1314eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1315a391fdbcSHervé Poussineau } 1316a391fdbcSHervé Poussineau 1317a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1318a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1319a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1320a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1321a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1322a391fdbcSHervé Poussineau }; 1323a391fdbcSHervé Poussineau 132474d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 132574d71ea1SLaurent Vivier uint64_t val, unsigned int size) 132674d71ea1SLaurent Vivier { 132774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1328eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 132974d71ea1SLaurent Vivier 1330960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1331960ebfd9SMark Cave-Ayland 133274d71ea1SLaurent Vivier switch (size) { 133374d71ea1SLaurent Vivier case 1: 1334761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133574d71ea1SLaurent Vivier break; 133674d71ea1SLaurent Vivier case 2: 1337761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1338761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133974d71ea1SLaurent Vivier break; 134074d71ea1SLaurent Vivier } 1341d0243b09SMark Cave-Ayland esp_pdma_cb(s); 134274d71ea1SLaurent Vivier } 134374d71ea1SLaurent Vivier 134474d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 134574d71ea1SLaurent Vivier unsigned int size) 134674d71ea1SLaurent Vivier { 134774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1348eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 134974d71ea1SLaurent Vivier uint64_t val = 0; 135074d71ea1SLaurent Vivier 1351960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1352960ebfd9SMark Cave-Ayland 135374d71ea1SLaurent Vivier switch (size) { 135474d71ea1SLaurent Vivier case 1: 1355761bef75SMark Cave-Ayland val = esp_pdma_read(s); 135674d71ea1SLaurent Vivier break; 135774d71ea1SLaurent Vivier case 2: 1358761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1359761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 136074d71ea1SLaurent Vivier break; 136174d71ea1SLaurent Vivier } 13627aa6baeeSMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 1363d0243b09SMark Cave-Ayland esp_pdma_cb(s); 136474d71ea1SLaurent Vivier } 136574d71ea1SLaurent Vivier return val; 136674d71ea1SLaurent Vivier } 136774d71ea1SLaurent Vivier 1368a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1369a7a22088SMark Cave-Ayland { 1370a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1371a7a22088SMark Cave-Ayland 1372a7a22088SMark Cave-Ayland scsi_req_ref(req); 1373a7a22088SMark Cave-Ayland s->current_req = req; 1374a7a22088SMark Cave-Ayland return s; 1375a7a22088SMark Cave-Ayland } 1376a7a22088SMark Cave-Ayland 137774d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 137874d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 137974d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 138074d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 138174d71ea1SLaurent Vivier .valid.min_access_size = 1, 1382cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1383cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1384cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 138574d71ea1SLaurent Vivier }; 138674d71ea1SLaurent Vivier 1387afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1388afd4030cSPaolo Bonzini .tcq = false, 13897e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13907e0380b9SPaolo Bonzini .max_lun = 7, 1391afd4030cSPaolo Bonzini 1392a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1393c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 139494d3f98aSPaolo Bonzini .complete = esp_command_complete, 139594d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1396cfdc1bb0SPaolo Bonzini }; 1397cfdc1bb0SPaolo Bonzini 1398a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1399cfb9de9cSPaul Brook { 140084fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1401eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1402a391fdbcSHervé Poussineau 1403a391fdbcSHervé Poussineau switch (irq) { 1404a391fdbcSHervé Poussineau case 0: 1405a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1406a391fdbcSHervé Poussineau break; 1407a391fdbcSHervé Poussineau case 1: 1408b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1409a391fdbcSHervé Poussineau break; 1410a391fdbcSHervé Poussineau } 1411a391fdbcSHervé Poussineau } 1412a391fdbcSHervé Poussineau 1413b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1414a391fdbcSHervé Poussineau { 1415b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 141684fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1417eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1418eb169c76SMark Cave-Ayland 1419eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1420eb169c76SMark Cave-Ayland return; 1421eb169c76SMark Cave-Ayland } 14226f7e9aecSbellard 1423b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 142474d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1425a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14266f7e9aecSbellard 1427d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 142829776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 142974d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1430b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 143174d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1432cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 143374d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14346f7e9aecSbellard 1435b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14362d069babSblueswir1 1437739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 143867e999beSbellard } 1439cfb9de9cSPaul Brook 1440a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1441a391fdbcSHervé Poussineau { 144284fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1443eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1444eb169c76SMark Cave-Ayland 1445eb169c76SMark Cave-Ayland esp_hard_reset(s); 1446eb169c76SMark Cave-Ayland } 1447eb169c76SMark Cave-Ayland 1448eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1449eb169c76SMark Cave-Ayland { 1450eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1451eb169c76SMark Cave-Ayland 1452eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1453a391fdbcSHervé Poussineau } 1454a391fdbcSHervé Poussineau 1455a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1456a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14570bd005beSMark Cave-Ayland .version_id = 2, 1458ea84a442SGuenter Roeck .minimum_version_id = 1, 1459ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 1460a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 14610bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1462a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1463a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1464a391fdbcSHervé Poussineau } 1465999e12bbSAnthony Liguori }; 1466999e12bbSAnthony Liguori 1467a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1468999e12bbSAnthony Liguori { 146939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1470999e12bbSAnthony Liguori 1471b09318caSHu Tao dc->realize = sysbus_esp_realize; 1472a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1473a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1474125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 147563235df8SBlue Swirl } 1476999e12bbSAnthony Liguori 14771f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 147884fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 147939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1480eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1481a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1482a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 148363235df8SBlue Swirl }; 148463235df8SBlue Swirl 1485042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1486042879fcSMark Cave-Ayland { 1487042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1488042879fcSMark Cave-Ayland 1489042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1490023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1491042879fcSMark Cave-Ayland } 1492042879fcSMark Cave-Ayland 1493042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1494042879fcSMark Cave-Ayland { 1495042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1496042879fcSMark Cave-Ayland 1497042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1498023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1499042879fcSMark Cave-Ayland } 1500042879fcSMark Cave-Ayland 1501eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1502eb169c76SMark Cave-Ayland { 1503eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1504eb169c76SMark Cave-Ayland 1505eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1506eb169c76SMark Cave-Ayland dc->user_creatable = false; 1507eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1508eb169c76SMark Cave-Ayland } 1509eb169c76SMark Cave-Ayland 1510eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1511eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1512eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1513042879fcSMark Cave-Ayland .instance_init = esp_init, 1514042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1515eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1516eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1517eb169c76SMark Cave-Ayland }; 1518eb169c76SMark Cave-Ayland 151983f7d43aSAndreas Färber static void esp_register_types(void) 1520cfb9de9cSPaul Brook { 1521a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1522eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1523cfb9de9cSPaul Brook } 1524cfb9de9cSPaul Brook 152583f7d43aSAndreas Färber type_init(esp_register_types) 1526