16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 270d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 28bf4b9889SBlue Swirl #include "trace.h" 291de7afc9SPaolo Bonzini #include "qemu/log.h" 306f7e9aecSbellard 3167e999beSbellard /* 325ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 335ad6bb97Sblueswir1 * also produced as NCR89C100. See 3467e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3567e999beSbellard * and 3667e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 3767e999beSbellard */ 3867e999beSbellard 39c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 40c73f96fdSblueswir1 { 41c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 42c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 43c73f96fdSblueswir1 qemu_irq_raise(s->irq); 44bf4b9889SBlue Swirl trace_esp_raise_irq(); 45c73f96fdSblueswir1 } 46c73f96fdSblueswir1 } 47c73f96fdSblueswir1 48c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 49c73f96fdSblueswir1 { 50c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 51c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 52c73f96fdSblueswir1 qemu_irq_lower(s->irq); 53bf4b9889SBlue Swirl trace_esp_lower_irq(); 54c73f96fdSblueswir1 } 55c73f96fdSblueswir1 } 56c73f96fdSblueswir1 579c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 5873d74342SBlue Swirl { 5973d74342SBlue Swirl if (level) { 6073d74342SBlue Swirl s->dma_enabled = 1; 61bf4b9889SBlue Swirl trace_esp_dma_enable(); 6273d74342SBlue Swirl if (s->dma_cb) { 6373d74342SBlue Swirl s->dma_cb(s); 6473d74342SBlue Swirl s->dma_cb = NULL; 6573d74342SBlue Swirl } 6673d74342SBlue Swirl } else { 67bf4b9889SBlue Swirl trace_esp_dma_disable(); 6873d74342SBlue Swirl s->dma_enabled = 0; 6973d74342SBlue Swirl } 7073d74342SBlue Swirl } 7173d74342SBlue Swirl 729c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 7394d3f98aSPaolo Bonzini { 74e6810db8SHervé Poussineau ESPState *s = req->hba_private; 7594d3f98aSPaolo Bonzini 7694d3f98aSPaolo Bonzini if (req == s->current_req) { 7794d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 7894d3f98aSPaolo Bonzini s->current_req = NULL; 7994d3f98aSPaolo Bonzini s->current_dev = NULL; 8094d3f98aSPaolo Bonzini } 8194d3f98aSPaolo Bonzini } 8294d3f98aSPaolo Bonzini 8322548760Sblueswir1 static uint32_t get_cmd(ESPState *s, uint8_t *buf) 842f275b8fSbellard { 85a917d384Spbrook uint32_t dmalen; 862f275b8fSbellard int target; 872f275b8fSbellard 888dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 894f6200f0Sbellard if (s->dma) { 909ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 919ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 929ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 938b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 944f6200f0Sbellard } else { 95fc4d65daSblueswir1 dmalen = s->ti_size; 96fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 9775ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 984f6200f0Sbellard } 99bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1002e5d83bbSpbrook 1012f275b8fSbellard s->ti_size = 0; 1024f6200f0Sbellard s->ti_rptr = 0; 1034f6200f0Sbellard s->ti_wptr = 0; 1042f275b8fSbellard 105429bef69SHervé Poussineau if (s->current_req) { 106a917d384Spbrook /* Started a new command before the old one finished. Cancel it. */ 10794d3f98aSPaolo Bonzini scsi_req_cancel(s->current_req); 108a917d384Spbrook s->async_len = 0; 109a917d384Spbrook } 110a917d384Spbrook 1110d3545e7SPaolo Bonzini s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 112f48a7a6eSPaolo Bonzini if (!s->current_dev) { 1132e5d83bbSpbrook // No such drive 114c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = 0; 1155ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 1165ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_0; 117c73f96fdSblueswir1 esp_raise_irq(s); 1189f149aa9Spbrook return 0; 1192f275b8fSbellard } 1209f149aa9Spbrook return dmalen; 1219f149aa9Spbrook } 1229f149aa9Spbrook 123f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1249f149aa9Spbrook { 1259f149aa9Spbrook int32_t datalen; 1269f149aa9Spbrook int lun; 127f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1289f149aa9Spbrook 129bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 130f2818f22SArtyom Tarasenko lun = busid & 7; 1310d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 132e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 133c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 13467e999beSbellard s->ti_size = datalen; 13567e999beSbellard if (datalen != 0) { 136c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 137a917d384Spbrook s->dma_left = 0; 1386787f5faSpbrook s->dma_counter = 0; 1392e5d83bbSpbrook if (datalen > 0) { 1405ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 1414f6200f0Sbellard } else { 1425ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 1434f6200f0Sbellard } 144ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 1454e9aec74Spbrook } 1465ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1475ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 148c73f96fdSblueswir1 esp_raise_irq(s); 1492f275b8fSbellard } 1502f275b8fSbellard 151f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 152f2818f22SArtyom Tarasenko { 153f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 154f2818f22SArtyom Tarasenko 155f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 156f2818f22SArtyom Tarasenko } 157f2818f22SArtyom Tarasenko 1589f149aa9Spbrook static void handle_satn(ESPState *s) 1599f149aa9Spbrook { 1609f149aa9Spbrook uint8_t buf[32]; 1619f149aa9Spbrook int len; 1629f149aa9Spbrook 1631b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 16473d74342SBlue Swirl s->dma_cb = handle_satn; 16573d74342SBlue Swirl return; 16673d74342SBlue Swirl } 1679f149aa9Spbrook len = get_cmd(s, buf); 1689f149aa9Spbrook if (len) 1699f149aa9Spbrook do_cmd(s, buf); 1709f149aa9Spbrook } 1719f149aa9Spbrook 172f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 173f2818f22SArtyom Tarasenko { 174f2818f22SArtyom Tarasenko uint8_t buf[32]; 175f2818f22SArtyom Tarasenko int len; 176f2818f22SArtyom Tarasenko 1771b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 17873d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 17973d74342SBlue Swirl return; 18073d74342SBlue Swirl } 181f2818f22SArtyom Tarasenko len = get_cmd(s, buf); 182f2818f22SArtyom Tarasenko if (len) { 183f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 184f2818f22SArtyom Tarasenko } 185f2818f22SArtyom Tarasenko } 186f2818f22SArtyom Tarasenko 1879f149aa9Spbrook static void handle_satn_stop(ESPState *s) 1889f149aa9Spbrook { 1891b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 19073d74342SBlue Swirl s->dma_cb = handle_satn_stop; 19173d74342SBlue Swirl return; 19273d74342SBlue Swirl } 1939f149aa9Spbrook s->cmdlen = get_cmd(s, s->cmdbuf); 1949f149aa9Spbrook if (s->cmdlen) { 195bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 1969f149aa9Spbrook s->do_cmd = 1; 197c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 1985ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1995ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 200c73f96fdSblueswir1 esp_raise_irq(s); 2019f149aa9Spbrook } 2029f149aa9Spbrook } 2039f149aa9Spbrook 2040fc5c15aSpbrook static void write_response(ESPState *s) 2052f275b8fSbellard { 206bf4b9889SBlue Swirl trace_esp_write_response(s->status); 2073944966dSPaolo Bonzini s->ti_buf[0] = s->status; 2080fc5c15aSpbrook s->ti_buf[1] = 0; 2094f6200f0Sbellard if (s->dma) { 2108b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 211c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 2125ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2135ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 2144f6200f0Sbellard } else { 2150fc5c15aSpbrook s->ti_size = 2; 2164f6200f0Sbellard s->ti_rptr = 0; 2174f6200f0Sbellard s->ti_wptr = 0; 2185ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 2194f6200f0Sbellard } 220c73f96fdSblueswir1 esp_raise_irq(s); 2212f275b8fSbellard } 2224f6200f0Sbellard 223a917d384Spbrook static void esp_dma_done(ESPState *s) 2244d611c9aSpbrook { 225c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 2265ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 2275ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 2285ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 2295ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 2305ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 2319ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 232c73f96fdSblueswir1 esp_raise_irq(s); 2334d611c9aSpbrook } 234a917d384Spbrook 235a917d384Spbrook static void esp_do_dma(ESPState *s) 236a917d384Spbrook { 23767e999beSbellard uint32_t len; 238a917d384Spbrook int to_device; 239a917d384Spbrook 24067e999beSbellard to_device = (s->ti_size < 0); 241a917d384Spbrook len = s->dma_left; 242a917d384Spbrook if (s->do_cmd) { 243bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 2448b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 245a917d384Spbrook s->ti_size = 0; 246a917d384Spbrook s->cmdlen = 0; 247a917d384Spbrook s->do_cmd = 0; 248a917d384Spbrook do_cmd(s, s->cmdbuf); 249a917d384Spbrook return; 250a917d384Spbrook } 251a917d384Spbrook if (s->async_len == 0) { 252a917d384Spbrook /* Defer until data is available. */ 253a917d384Spbrook return; 254a917d384Spbrook } 255a917d384Spbrook if (len > s->async_len) { 256a917d384Spbrook len = s->async_len; 257a917d384Spbrook } 258a917d384Spbrook if (to_device) { 2598b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 260a917d384Spbrook } else { 2618b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 262a917d384Spbrook } 263a917d384Spbrook s->dma_left -= len; 264a917d384Spbrook s->async_buf += len; 265a917d384Spbrook s->async_len -= len; 2666787f5faSpbrook if (to_device) 2676787f5faSpbrook s->ti_size += len; 2686787f5faSpbrook else 2696787f5faSpbrook s->ti_size -= len; 270a917d384Spbrook if (s->async_len == 0) { 271ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2726787f5faSpbrook /* If there is still data to be read from the device then 2738dea1dd4Sblueswir1 complete the DMA operation immediately. Otherwise defer 2746787f5faSpbrook until the scsi layer has completed. */ 275ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 276ad3376ccSPaolo Bonzini return; 277a917d384Spbrook } 278a917d384Spbrook } 279ad3376ccSPaolo Bonzini 2806787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 281a917d384Spbrook esp_dma_done(s); 282a917d384Spbrook } 283a917d384Spbrook 2849c7e23fcSHervé Poussineau void esp_command_complete(SCSIRequest *req, uint32_t status, 28501e95455SPaolo Bonzini size_t resid) 286a917d384Spbrook { 287e6810db8SHervé Poussineau ESPState *s = req->hba_private; 288a917d384Spbrook 289bf4b9889SBlue Swirl trace_esp_command_complete(); 290c6df7102SPaolo Bonzini if (s->ti_size != 0) { 291bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 292c6df7102SPaolo Bonzini } 293a917d384Spbrook s->ti_size = 0; 294a917d384Spbrook s->dma_left = 0; 295a917d384Spbrook s->async_len = 0; 296aba1f023SPaolo Bonzini if (status) { 297bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 298c6df7102SPaolo Bonzini } 299aba1f023SPaolo Bonzini s->status = status; 3005ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 301a917d384Spbrook esp_dma_done(s); 3025c6c0e51SHannes Reinecke if (s->current_req) { 3035c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 3045c6c0e51SHannes Reinecke s->current_req = NULL; 305a917d384Spbrook s->current_dev = NULL; 3065c6c0e51SHannes Reinecke } 307c6df7102SPaolo Bonzini } 308c6df7102SPaolo Bonzini 3099c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 310c6df7102SPaolo Bonzini { 311e6810db8SHervé Poussineau ESPState *s = req->hba_private; 312c6df7102SPaolo Bonzini 313bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 314aba1f023SPaolo Bonzini s->async_len = len; 3150c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 3166787f5faSpbrook if (s->dma_left) { 317a917d384Spbrook esp_do_dma(s); 3186787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 3196787f5faSpbrook /* If this was the last part of a DMA transfer then the 3206787f5faSpbrook completion interrupt is deferred to here. */ 3216787f5faSpbrook esp_dma_done(s); 3226787f5faSpbrook } 323a917d384Spbrook } 3242e5d83bbSpbrook 3252f275b8fSbellard static void handle_ti(ESPState *s) 3262f275b8fSbellard { 3274d611c9aSpbrook uint32_t dmalen, minlen; 3282f275b8fSbellard 3297246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 3307246e160SHervé Poussineau s->dma_cb = handle_ti; 3317246e160SHervé Poussineau return; 3327246e160SHervé Poussineau } 3337246e160SHervé Poussineau 3349ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 3359ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 3369ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 337db59203dSpbrook if (dmalen==0) { 338db59203dSpbrook dmalen=0x10000; 339db59203dSpbrook } 3406787f5faSpbrook s->dma_counter = dmalen; 341db59203dSpbrook 3429f149aa9Spbrook if (s->do_cmd) 3439f149aa9Spbrook minlen = (dmalen < 32) ? dmalen : 32; 34467e999beSbellard else if (s->ti_size < 0) 34567e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 3469f149aa9Spbrook else 347db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 348bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 3494f6200f0Sbellard if (s->dma) { 3504d611c9aSpbrook s->dma_left = minlen; 3515ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 3524d611c9aSpbrook esp_do_dma(s); 3539f149aa9Spbrook } else if (s->do_cmd) { 354bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 3559f149aa9Spbrook s->ti_size = 0; 3569f149aa9Spbrook s->cmdlen = 0; 3579f149aa9Spbrook s->do_cmd = 0; 3589f149aa9Spbrook do_cmd(s, s->cmdbuf); 3599f149aa9Spbrook return; 3604f6200f0Sbellard } 3612f275b8fSbellard } 3622f275b8fSbellard 3639c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 3646f7e9aecSbellard { 3655aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 3665aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 367d32e4b3dSHervé Poussineau s->rregs[ESP_TCHI] = s->chip_id; 3684e9aec74Spbrook s->ti_size = 0; 3694e9aec74Spbrook s->ti_rptr = 0; 3704e9aec74Spbrook s->ti_wptr = 0; 3714e9aec74Spbrook s->dma = 0; 3729f149aa9Spbrook s->do_cmd = 0; 37373d74342SBlue Swirl s->dma_cb = NULL; 3748dea1dd4Sblueswir1 3758dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 3766f7e9aecSbellard } 3776f7e9aecSbellard 378a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 37985948643SBlue Swirl { 38085948643SBlue Swirl qemu_irq_lower(s->irq); 381a391fdbcSHervé Poussineau esp_hard_reset(s); 38285948643SBlue Swirl } 38385948643SBlue Swirl 384a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 3852d069babSblueswir1 { 38685948643SBlue Swirl if (level) { 387a391fdbcSHervé Poussineau esp_soft_reset(s); 38885948643SBlue Swirl } 3892d069babSblueswir1 } 3902d069babSblueswir1 3919c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 39273d74342SBlue Swirl { 393a391fdbcSHervé Poussineau uint32_t old_val; 39473d74342SBlue Swirl 395bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 3966f7e9aecSbellard switch (saddr) { 3975ad6bb97Sblueswir1 case ESP_FIFO: 3984f6200f0Sbellard if (s->ti_size > 0) { 3994f6200f0Sbellard s->ti_size--; 4005ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 4018dea1dd4Sblueswir1 /* Data out. */ 4023af4e9aaSHervé Poussineau qemu_log_mask(LOG_UNIMP, 4033af4e9aaSHervé Poussineau "esp: PIO data read not implemented\n"); 4045ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 4052e5d83bbSpbrook } else { 4065ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 4072e5d83bbSpbrook } 408c73f96fdSblueswir1 esp_raise_irq(s); 4094f6200f0Sbellard } 4104f6200f0Sbellard if (s->ti_size == 0) { 4114f6200f0Sbellard s->ti_rptr = 0; 4124f6200f0Sbellard s->ti_wptr = 0; 4134f6200f0Sbellard } 4144f6200f0Sbellard break; 4155ad6bb97Sblueswir1 case ESP_RINTR: 4162814df28SBlue Swirl /* Clear sequence step, interrupt register and all status bits 4172814df28SBlue Swirl except TC */ 4182814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 4192814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 4202814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 4212814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 422c73f96fdSblueswir1 esp_lower_irq(s); 4232814df28SBlue Swirl 4242814df28SBlue Swirl return old_val; 4256f7e9aecSbellard default: 4266f7e9aecSbellard break; 4276f7e9aecSbellard } 4282f275b8fSbellard return s->rregs[saddr]; 4296f7e9aecSbellard } 4306f7e9aecSbellard 4319c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 4326f7e9aecSbellard { 433bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 4346f7e9aecSbellard switch (saddr) { 4355ad6bb97Sblueswir1 case ESP_TCLO: 4365ad6bb97Sblueswir1 case ESP_TCMID: 4379ea73f8bSPaolo Bonzini case ESP_TCHI: 4385ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 4394f6200f0Sbellard break; 4405ad6bb97Sblueswir1 case ESP_FIFO: 4419f149aa9Spbrook if (s->do_cmd) { 4429f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 4438dea1dd4Sblueswir1 } else if (s->ti_size == TI_BUFSZ - 1) { 4443af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 4452e5d83bbSpbrook } else { 4464f6200f0Sbellard s->ti_size++; 4474f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 4482e5d83bbSpbrook } 4494f6200f0Sbellard break; 4505ad6bb97Sblueswir1 case ESP_CMD: 4514f6200f0Sbellard s->rregs[saddr] = val; 4525ad6bb97Sblueswir1 if (val & CMD_DMA) { 4534f6200f0Sbellard s->dma = 1; 4546787f5faSpbrook /* Reload DMA counter. */ 4555ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 4565ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 4579ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 4584f6200f0Sbellard } else { 4594f6200f0Sbellard s->dma = 0; 4604f6200f0Sbellard } 4615ad6bb97Sblueswir1 switch(val & CMD_CMD) { 4625ad6bb97Sblueswir1 case CMD_NOP: 463bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 4642f275b8fSbellard break; 4655ad6bb97Sblueswir1 case CMD_FLUSH: 466bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 4679e61bde5Sbellard //s->ti_size = 0; 4685ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4695ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 470a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 4716f7e9aecSbellard break; 4725ad6bb97Sblueswir1 case CMD_RESET: 473bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 474a391fdbcSHervé Poussineau esp_soft_reset(s); 4756f7e9aecSbellard break; 4765ad6bb97Sblueswir1 case CMD_BUSRESET: 477bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 4785ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 4795ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 480c73f96fdSblueswir1 esp_raise_irq(s); 4819e61bde5Sbellard } 4822f275b8fSbellard break; 4835ad6bb97Sblueswir1 case CMD_TI: 4842f275b8fSbellard handle_ti(s); 4852f275b8fSbellard break; 4865ad6bb97Sblueswir1 case CMD_ICCS: 487bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 4880fc5c15aSpbrook write_response(s); 4894bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4904bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 4912f275b8fSbellard break; 4925ad6bb97Sblueswir1 case CMD_MSGACC: 493bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 4945ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 4955ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 4964e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 4974e2a68c1SArtyom Tarasenko esp_raise_irq(s); 4986f7e9aecSbellard break; 4990fd0eb21SBlue Swirl case CMD_PAD: 500bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 5010fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 5020fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 5030fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 5040fd0eb21SBlue Swirl break; 5055ad6bb97Sblueswir1 case CMD_SATN: 506bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 5076f7e9aecSbellard break; 5086915bff1SHervé Poussineau case CMD_RSTATN: 5096915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 5106915bff1SHervé Poussineau break; 5115e1e0a3bSBlue Swirl case CMD_SEL: 512bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 513f2818f22SArtyom Tarasenko handle_s_without_atn(s); 5145e1e0a3bSBlue Swirl break; 5155ad6bb97Sblueswir1 case CMD_SELATN: 516bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 5172f275b8fSbellard handle_satn(s); 5182f275b8fSbellard break; 5195ad6bb97Sblueswir1 case CMD_SELATNS: 520bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 5219f149aa9Spbrook handle_satn_stop(s); 5222f275b8fSbellard break; 5235ad6bb97Sblueswir1 case CMD_ENSEL: 524bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 525e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 52674ec6048Sblueswir1 break; 5276fe84c18SHervé Poussineau case CMD_DISSEL: 5286fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 5296fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 5306fe84c18SHervé Poussineau esp_raise_irq(s); 5316fe84c18SHervé Poussineau break; 5322f275b8fSbellard default: 5333af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 5346f7e9aecSbellard break; 5356f7e9aecSbellard } 5366f7e9aecSbellard break; 5375ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 5384f6200f0Sbellard break; 5395ad6bb97Sblueswir1 case ESP_CFG1: 5409ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 5419ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 5424f6200f0Sbellard s->rregs[saddr] = val; 5434f6200f0Sbellard break; 5445ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 5454f6200f0Sbellard break; 5466f7e9aecSbellard default: 5473af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 5488dea1dd4Sblueswir1 return; 5496f7e9aecSbellard } 5502f275b8fSbellard s->wregs[saddr] = val; 5516f7e9aecSbellard } 5526f7e9aecSbellard 553a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 55467bb5314SAvi Kivity unsigned size, bool is_write) 55567bb5314SAvi Kivity { 55667bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 55767bb5314SAvi Kivity } 5586f7e9aecSbellard 5599c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 560cc9952f3SBlue Swirl .name ="esp", 561cc9952f3SBlue Swirl .version_id = 3, 562cc9952f3SBlue Swirl .minimum_version_id = 3, 563cc9952f3SBlue Swirl .minimum_version_id_old = 3, 564cc9952f3SBlue Swirl .fields = (VMStateField []) { 565cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 566cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 567cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 568cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 569cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 570cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 5713944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 572cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 573cc9952f3SBlue Swirl VMSTATE_BUFFER(cmdbuf, ESPState), 574cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 575cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 576cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 577cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 5786f7e9aecSbellard } 579cc9952f3SBlue Swirl }; 5806f7e9aecSbellard 581a71c7ec5SHu Tao #define TYPE_ESP "esp" 582a71c7ec5SHu Tao #define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP) 583a71c7ec5SHu Tao 584a391fdbcSHervé Poussineau typedef struct { 585a71c7ec5SHu Tao /*< private >*/ 586a71c7ec5SHu Tao SysBusDevice parent_obj; 587a71c7ec5SHu Tao /*< public >*/ 588a71c7ec5SHu Tao 589a391fdbcSHervé Poussineau MemoryRegion iomem; 590a391fdbcSHervé Poussineau uint32_t it_shift; 591a391fdbcSHervé Poussineau ESPState esp; 592a391fdbcSHervé Poussineau } SysBusESPState; 593a391fdbcSHervé Poussineau 594a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 595a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 596a391fdbcSHervé Poussineau { 597a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 598a391fdbcSHervé Poussineau uint32_t saddr; 599a391fdbcSHervé Poussineau 600a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 601a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 602a391fdbcSHervé Poussineau } 603a391fdbcSHervé Poussineau 604a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 605a391fdbcSHervé Poussineau unsigned int size) 606a391fdbcSHervé Poussineau { 607a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 608a391fdbcSHervé Poussineau uint32_t saddr; 609a391fdbcSHervé Poussineau 610a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 611a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 612a391fdbcSHervé Poussineau } 613a391fdbcSHervé Poussineau 614a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 615a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 616a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 617a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 618a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 619a391fdbcSHervé Poussineau }; 620a391fdbcSHervé Poussineau 621a8170e5eSAvi Kivity void esp_init(hwaddr espaddr, int it_shift, 622ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_read, 623ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_write, 62473d74342SBlue Swirl void *dma_opaque, qemu_irq irq, qemu_irq *reset, 62573d74342SBlue Swirl qemu_irq *dma_enable) 6266f7e9aecSbellard { 627cfb9de9cSPaul Brook DeviceState *dev; 628cfb9de9cSPaul Brook SysBusDevice *s; 629a391fdbcSHervé Poussineau SysBusESPState *sysbus; 630ee6847d1SGerd Hoffmann ESPState *esp; 631cfb9de9cSPaul Brook 632a71c7ec5SHu Tao dev = qdev_create(NULL, TYPE_ESP); 633a71c7ec5SHu Tao sysbus = ESP(dev); 634a391fdbcSHervé Poussineau esp = &sysbus->esp; 635ee6847d1SGerd Hoffmann esp->dma_memory_read = dma_memory_read; 636ee6847d1SGerd Hoffmann esp->dma_memory_write = dma_memory_write; 637ee6847d1SGerd Hoffmann esp->dma_opaque = dma_opaque; 638a391fdbcSHervé Poussineau sysbus->it_shift = it_shift; 63973d74342SBlue Swirl /* XXX for now until rc4030 has been changed to use DMA enable signal */ 64073d74342SBlue Swirl esp->dma_enabled = 1; 641e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6421356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 643cfb9de9cSPaul Brook sysbus_connect_irq(s, 0, irq); 644cfb9de9cSPaul Brook sysbus_mmio_map(s, 0, espaddr); 64574ff8d90SBlue Swirl *reset = qdev_get_gpio_in(dev, 0); 64673d74342SBlue Swirl *dma_enable = qdev_get_gpio_in(dev, 1); 647cfb9de9cSPaul Brook } 648cfb9de9cSPaul Brook 649afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 650afd4030cSPaolo Bonzini .tcq = false, 6517e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 6527e0380b9SPaolo Bonzini .max_lun = 7, 653afd4030cSPaolo Bonzini 654c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 65594d3f98aSPaolo Bonzini .complete = esp_command_complete, 65694d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 657cfdc1bb0SPaolo Bonzini }; 658cfdc1bb0SPaolo Bonzini 659a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 660cfb9de9cSPaul Brook { 661a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(opaque); 662a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 663a391fdbcSHervé Poussineau 664a391fdbcSHervé Poussineau switch (irq) { 665a391fdbcSHervé Poussineau case 0: 666a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 667a391fdbcSHervé Poussineau break; 668a391fdbcSHervé Poussineau case 1: 669a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 670a391fdbcSHervé Poussineau break; 671a391fdbcSHervé Poussineau } 672a391fdbcSHervé Poussineau } 673a391fdbcSHervé Poussineau 674b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 675a391fdbcSHervé Poussineau { 676b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 677a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 678a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 679caad4eb3SAndreas Färber Error *err = NULL; 6806f7e9aecSbellard 681b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 682a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 6836f7e9aecSbellard 684d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 68529776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 68629776739SPaolo Bonzini sysbus, "esp", ESP_REGS << sysbus->it_shift); 687b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 6886f7e9aecSbellard 689b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 6902d069babSblueswir1 691*b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 692caad4eb3SAndreas Färber scsi_bus_legacy_handle_cmdline(&s->bus, &err); 693caad4eb3SAndreas Färber if (err != NULL) { 694caad4eb3SAndreas Färber error_propagate(errp, err); 695b09318caSHu Tao return; 696b09318caSHu Tao } 69767e999beSbellard } 698cfb9de9cSPaul Brook 699a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 700a391fdbcSHervé Poussineau { 701a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 702a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 703a391fdbcSHervé Poussineau } 704a391fdbcSHervé Poussineau 705a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 706a391fdbcSHervé Poussineau .name = "sysbusespscsi", 707a391fdbcSHervé Poussineau .version_id = 0, 708a391fdbcSHervé Poussineau .minimum_version_id = 0, 709a391fdbcSHervé Poussineau .minimum_version_id_old = 0, 710a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 711a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 712a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 713a391fdbcSHervé Poussineau } 714999e12bbSAnthony Liguori }; 715999e12bbSAnthony Liguori 716a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 717999e12bbSAnthony Liguori { 71839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 719999e12bbSAnthony Liguori 720b09318caSHu Tao dc->realize = sysbus_esp_realize; 721a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 722a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 723125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 72463235df8SBlue Swirl } 725999e12bbSAnthony Liguori 7261f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 727a71c7ec5SHu Tao .name = TYPE_ESP, 72839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 729a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 730a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 73163235df8SBlue Swirl }; 73263235df8SBlue Swirl 73383f7d43aSAndreas Färber static void esp_register_types(void) 734cfb9de9cSPaul Brook { 735a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 736cfb9de9cSPaul Brook } 737cfb9de9cSPaul Brook 73883f7d43aSAndreas Färber type_init(esp_register_types) 739