xref: /qemu/hw/scsi/esp.c (revision a6cad7cd39f57b334f7cf1138a9e657455bb09ef)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
12449c60d16SMark Cave-Ayland     uint32_t n, n2;
12549c60d16SMark Cave-Ayland     int len;
1267b320a8eSMark Cave-Ayland 
1277b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1287b320a8eSMark Cave-Ayland         return 0;
1297b320a8eSMark Cave-Ayland     }
1307b320a8eSMark Cave-Ayland 
13149c60d16SMark Cave-Ayland     len = maxlen;
13249c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1337b320a8eSMark Cave-Ayland     if (dest) {
1347b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1357b320a8eSMark Cave-Ayland     }
1367b320a8eSMark Cave-Ayland 
13749c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
13849c60d16SMark Cave-Ayland     len -= n;
13949c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14049c60d16SMark Cave-Ayland     if (len) {
14149c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14249c60d16SMark Cave-Ayland         if (dest) {
14349c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
14449c60d16SMark Cave-Ayland         }
14549c60d16SMark Cave-Ayland         n += n2;
14649c60d16SMark Cave-Ayland     }
14749c60d16SMark Cave-Ayland 
1487b320a8eSMark Cave-Ayland     return n;
1497b320a8eSMark Cave-Ayland }
1507b320a8eSMark Cave-Ayland 
151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
152c47b5835SMark Cave-Ayland {
153c47b5835SMark Cave-Ayland     uint32_t dmalen;
154c47b5835SMark Cave-Ayland 
155c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
156c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
157c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
158c47b5835SMark Cave-Ayland 
159c47b5835SMark Cave-Ayland     return dmalen;
160c47b5835SMark Cave-Ayland }
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
163c47b5835SMark Cave-Ayland {
164c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
165c5d7df28SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
167c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
168c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
169c5d7df28SMark Cave-Ayland 
170c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
171c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
172c5d7df28SMark Cave-Ayland     }
173c47b5835SMark Cave-Ayland }
174c47b5835SMark Cave-Ayland 
175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
176c04ed569SMark Cave-Ayland {
177c04ed569SMark Cave-Ayland     uint32_t dmalen;
178c04ed569SMark Cave-Ayland 
179c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
180c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
181c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
182c04ed569SMark Cave-Ayland 
183c04ed569SMark Cave-Ayland     return dmalen;
184c04ed569SMark Cave-Ayland }
185c04ed569SMark Cave-Ayland 
186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
187abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
188abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
189abc139cdSMark Cave-Ayland };
190abc139cdSMark Cave-Ayland 
191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
192abc139cdSMark Cave-Ayland {
193abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
194abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
195abc139cdSMark Cave-Ayland 
196abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
197abc139cdSMark Cave-Ayland }
198abc139cdSMark Cave-Ayland 
1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2005a83e83eSMark Cave-Ayland {
2015a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2025a83e83eSMark Cave-Ayland }
2035a83e83eSMark Cave-Ayland 
204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
205761bef75SMark Cave-Ayland {
2068da90e81SMark Cave-Ayland     uint8_t val;
2078da90e81SMark Cave-Ayland 
208c5fef911SMark Cave-Ayland     val = esp_fifo_pop(&s->fifo);
2098da90e81SMark Cave-Ayland     return val;
210761bef75SMark Cave-Ayland }
211761bef75SMark Cave-Ayland 
212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
213761bef75SMark Cave-Ayland {
2148da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2158da90e81SMark Cave-Ayland 
2163c421400SMark Cave-Ayland     if (dmalen == 0) {
2178da90e81SMark Cave-Ayland         return;
2188da90e81SMark Cave-Ayland     }
2198da90e81SMark Cave-Ayland 
220e5455b8cSMark Cave-Ayland     esp_fifo_push(&s->fifo, val);
2218da90e81SMark Cave-Ayland 
2228da90e81SMark Cave-Ayland     dmalen--;
2238da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
224761bef75SMark Cave-Ayland }
225761bef75SMark Cave-Ayland 
226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2276130b188SLaurent Vivier {
2286130b188SLaurent Vivier     int target;
2296130b188SLaurent Vivier 
2306130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2316130b188SLaurent Vivier 
2326130b188SLaurent Vivier     s->ti_size = 0;
2339b2cdca2SMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_0;
2346130b188SLaurent Vivier 
235cf40a5e4SMark Cave-Ayland     if (s->current_req) {
236cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
237cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
238cf40a5e4SMark Cave-Ayland     }
239cf40a5e4SMark Cave-Ayland 
2406130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2416130b188SLaurent Vivier     if (!s->current_dev) {
2426130b188SLaurent Vivier         /* No such drive */
2436130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
244cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2456130b188SLaurent Vivier         esp_raise_irq(s);
2466130b188SLaurent Vivier         return -1;
2476130b188SLaurent Vivier     }
2484e78f3bfSMark Cave-Ayland 
2494e78f3bfSMark Cave-Ayland     /*
2504e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
251c90b2792SMark Cave-Ayland      * either in esp_transfer_data() or esp_command_complete()
2524e78f3bfSMark Cave-Ayland      */
2536130b188SLaurent Vivier     return 0;
2546130b188SLaurent Vivier }
2556130b188SLaurent Vivier 
2563ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
2573ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
2583ee9a475SMark Cave-Ayland 
2594eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2609f149aa9Spbrook {
2617b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2629f149aa9Spbrook     int32_t datalen;
263f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2647b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2659f149aa9Spbrook 
2664eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
267023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
26899545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
26999545751SMark Cave-Ayland         return;
27099545751SMark Cave-Ayland     }
2717b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
272023666daSMark Cave-Ayland 
2734eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
274b22f83d8SAlexandra Diupina     if (!current_lun) {
275b22f83d8SAlexandra Diupina         /* No such drive */
276b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
277b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
278b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
279b22f83d8SAlexandra Diupina         esp_raise_irq(s);
280b22f83d8SAlexandra Diupina         return;
281b22f83d8SAlexandra Diupina     }
282b22f83d8SAlexandra Diupina 
283fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
284c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
28567e999beSbellard     s->ti_size = datalen;
286023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
287c90b2792SMark Cave-Ayland     s->data_ready = false;
28867e999beSbellard     if (datalen != 0) {
2894e78f3bfSMark Cave-Ayland         /*
290c90b2792SMark Cave-Ayland          * Switch to DATA phase but wait until initial data xfer is
2914e78f3bfSMark Cave-Ayland          * complete before raising the command completion interrupt
2924e78f3bfSMark Cave-Ayland          */
293c90b2792SMark Cave-Ayland         if (datalen > 0) {
294abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
2954f6200f0Sbellard         } else {
296abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
2972f275b8fSbellard         }
2984e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
2994e78f3bfSMark Cave-Ayland         return;
3004e78f3bfSMark Cave-Ayland     }
3014e78f3bfSMark Cave-Ayland }
3022f275b8fSbellard 
3034eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
304f2818f22SArtyom Tarasenko {
3054eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3064eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
307023666daSMark Cave-Ayland 
3084eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3094eb86065SPaolo Bonzini         s->lun = message & 7;
310023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3114eb86065SPaolo Bonzini     }
312f2818f22SArtyom Tarasenko 
313799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
314023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3154eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
316fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
317023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
318023666daSMark Cave-Ayland     }
3194eb86065SPaolo Bonzini }
320023666daSMark Cave-Ayland 
3214eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3224eb86065SPaolo Bonzini {
3234eb86065SPaolo Bonzini     do_message_phase(s);
3244eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3254eb86065SPaolo Bonzini     do_command_phase(s);
326f2818f22SArtyom Tarasenko }
327f2818f22SArtyom Tarasenko 
3289f149aa9Spbrook static void handle_satn(ESPState *s)
3299f149aa9Spbrook {
3301b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
33173d74342SBlue Swirl         s->dma_cb = handle_satn;
33273d74342SBlue Swirl         return;
33373d74342SBlue Swirl     }
334b46a43a2SMark Cave-Ayland 
3351bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3361bcaf71bSMark Cave-Ayland         return;
3371bcaf71bSMark Cave-Ayland     }
3383ee9a475SMark Cave-Ayland 
3393ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3403ee9a475SMark Cave-Ayland 
3413ee9a475SMark Cave-Ayland     if (s->dma) {
3423ee9a475SMark Cave-Ayland         esp_do_dma(s);
3433ee9a475SMark Cave-Ayland     } else {
344d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3459f149aa9Spbrook     }
34694d5c79dSMark Cave-Ayland }
3479f149aa9Spbrook 
348f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
349f2818f22SArtyom Tarasenko {
3501b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
35173d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
35273d74342SBlue Swirl         return;
35373d74342SBlue Swirl     }
354b46a43a2SMark Cave-Ayland 
3551bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3561bcaf71bSMark Cave-Ayland         return;
3571bcaf71bSMark Cave-Ayland     }
3589ff0fd12SMark Cave-Ayland 
359abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_CD);
3609ff0fd12SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
3619ff0fd12SMark Cave-Ayland 
3629ff0fd12SMark Cave-Ayland     if (s->dma) {
3639ff0fd12SMark Cave-Ayland         esp_do_dma(s);
3649ff0fd12SMark Cave-Ayland     } else {
365d39592ffSMark Cave-Ayland         esp_do_nodma(s);
366f2818f22SArtyom Tarasenko     }
367f2818f22SArtyom Tarasenko }
368f2818f22SArtyom Tarasenko 
3699f149aa9Spbrook static void handle_satn_stop(ESPState *s)
3709f149aa9Spbrook {
3711b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37273d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
37373d74342SBlue Swirl         return;
37473d74342SBlue Swirl     }
375b46a43a2SMark Cave-Ayland 
3761bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3771bcaf71bSMark Cave-Ayland         return;
3781bcaf71bSMark Cave-Ayland     }
379db4d4150SMark Cave-Ayland 
380abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3815d02add4SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
382db4d4150SMark Cave-Ayland 
383db4d4150SMark Cave-Ayland     if (s->dma) {
384db4d4150SMark Cave-Ayland         esp_do_dma(s);
385db4d4150SMark Cave-Ayland     } else {
386d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3879f149aa9Spbrook     }
3889f149aa9Spbrook }
3899f149aa9Spbrook 
390*a6cad7cdSMark Cave-Ayland static void handle_pad(ESPState *s)
391*a6cad7cdSMark Cave-Ayland {
392*a6cad7cdSMark Cave-Ayland     if (s->dma) {
393*a6cad7cdSMark Cave-Ayland         esp_do_dma(s);
394*a6cad7cdSMark Cave-Ayland     } else {
395*a6cad7cdSMark Cave-Ayland         esp_do_nodma(s);
396*a6cad7cdSMark Cave-Ayland     }
397*a6cad7cdSMark Cave-Ayland }
398*a6cad7cdSMark Cave-Ayland 
3990fc5c15aSpbrook static void write_response(ESPState *s)
4002f275b8fSbellard {
401bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
402042879fcSMark Cave-Ayland 
4038baa1472SMark Cave-Ayland     if (s->dma) {
4048baa1472SMark Cave-Ayland         esp_do_dma(s);
4058baa1472SMark Cave-Ayland     } else {
40683428f7aSMark Cave-Ayland         esp_do_nodma(s);
4072f275b8fSbellard     }
4088baa1472SMark Cave-Ayland }
4094f6200f0Sbellard 
4105d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s)
4115d02add4SMark Cave-Ayland {
4125d02add4SMark Cave-Ayland     const uint8_t *pbuf;
4135d02add4SMark Cave-Ayland     int cmdlen, len;
4145d02add4SMark Cave-Ayland 
4155d02add4SMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
4165d02add4SMark Cave-Ayland     if (cmdlen < s->cmdfifo_cdb_offset) {
4175d02add4SMark Cave-Ayland         return 0;
4185d02add4SMark Cave-Ayland     }
4195d02add4SMark Cave-Ayland 
4205d02add4SMark Cave-Ayland     pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
4215d02add4SMark Cave-Ayland     len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
4225d02add4SMark Cave-Ayland 
4235d02add4SMark Cave-Ayland     return len;
4245d02add4SMark Cave-Ayland }
4255d02add4SMark Cave-Ayland 
426004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
4274d611c9aSpbrook {
428af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
429cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
430c73f96fdSblueswir1         esp_raise_irq(s);
431af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
432af74b3c1SMark Cave-Ayland     }
4334d611c9aSpbrook }
434a917d384Spbrook 
435a917d384Spbrook static void esp_do_dma(ESPState *s)
436a917d384Spbrook {
437023666daSMark Cave-Ayland     uint32_t len, cmdlen;
438023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
439a917d384Spbrook 
4406cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
441ad2725afSMark Cave-Ayland 
442ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
443ad2725afSMark Cave-Ayland     case STAT_MO:
44446b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
44546b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
44646b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
44746b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
44846b0c361SMark Cave-Ayland         } else {
44967ea170eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
45067ea170eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
45167ea170eSMark Cave-Ayland             esp_raise_drq(s);
45246b0c361SMark Cave-Ayland         }
45346b0c361SMark Cave-Ayland 
45467ea170eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, len);
45567ea170eSMark Cave-Ayland         s->cmdfifo_cdb_offset += len;
45646b0c361SMark Cave-Ayland 
4573ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
4583ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
4593ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
4603ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
4613ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
4629b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
4633ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
4643ee9a475SMark Cave-Ayland 
4653ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
4663ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
4673ee9a475SMark Cave-Ayland                     esp_do_dma(s);
4683ee9a475SMark Cave-Ayland                 }
4693ee9a475SMark Cave-Ayland             }
4703ee9a475SMark Cave-Ayland             break;
4713ee9a475SMark Cave-Ayland 
472db4d4150SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
473db4d4150SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) == 1) {
474db4d4150SMark Cave-Ayland                 /* First byte received, stop in message out phase */
4759b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
476db4d4150SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
477db4d4150SMark Cave-Ayland 
478db4d4150SMark Cave-Ayland                 /* Raise command completion interrupt */
479db4d4150SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
480db4d4150SMark Cave-Ayland                 esp_raise_irq(s);
481db4d4150SMark Cave-Ayland             }
482db4d4150SMark Cave-Ayland             break;
483db4d4150SMark Cave-Ayland 
4843fd325a2SMark Cave-Ayland         case CMD_TI | CMD_DMA:
48546b0c361SMark Cave-Ayland             /* ATN remains asserted until TC == 0 */
48646b0c361SMark Cave-Ayland             if (esp_get_tc(s) == 0) {
48746b0c361SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
488cb22ce50SMark Cave-Ayland                 s->rregs[ESP_CMD] = 0;
48946b0c361SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
49046b0c361SMark Cave-Ayland                 esp_raise_irq(s);
49146b0c361SMark Cave-Ayland             }
49246b0c361SMark Cave-Ayland             break;
4933fd325a2SMark Cave-Ayland         }
4943fd325a2SMark Cave-Ayland         break;
49546b0c361SMark Cave-Ayland 
496ad2725afSMark Cave-Ayland     case STAT_CD:
497023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
498023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
49974d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5000ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
501023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
502023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
503a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
50474d71ea1SLaurent Vivier         } else {
505406e8a3eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
506406e8a3eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
507406e8a3eSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
50874d71ea1SLaurent Vivier             esp_raise_drq(s);
5093c7f3c8bSMark Cave-Ayland         }
510023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
51115407433SLaurent Vivier         s->ti_size = 0;
51246b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
513799d90d8SMark Cave-Ayland             /* Command has been received */
514c959f218SMark Cave-Ayland             do_cmd(s);
515799d90d8SMark Cave-Ayland         }
516ad2725afSMark Cave-Ayland         break;
5171454dc76SMark Cave-Ayland 
5181454dc76SMark Cave-Ayland     case STAT_DO:
5190db89536SMark Cave-Ayland         if (!s->current_req) {
5200db89536SMark Cave-Ayland             return;
5210db89536SMark Cave-Ayland         }
5224460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
523a917d384Spbrook             /* Defer until data is available.  */
524a917d384Spbrook             return;
525a917d384Spbrook         }
526a917d384Spbrook         if (len > s->async_len) {
527a917d384Spbrook             len = s->async_len;
528a917d384Spbrook         }
5290d17ce82SMark Cave-Ayland 
530*a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
531*a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
53274d71ea1SLaurent Vivier             if (s->dma_memory_read) {
5338b17de88Sblueswir1                 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
534f3666223SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
5350d17ce82SMark Cave-Ayland             } else {
5360d17ce82SMark Cave-Ayland                 /* Copy FIFO data to device */
5370d17ce82SMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
5380d17ce82SMark Cave-Ayland                 len = MIN(len, fifo8_num_used(&s->fifo));
5390d17ce82SMark Cave-Ayland                 len = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5400d17ce82SMark Cave-Ayland                 esp_raise_drq(s);
5410d17ce82SMark Cave-Ayland             }
5420d17ce82SMark Cave-Ayland 
543f3666223SMark Cave-Ayland             s->async_buf += len;
544f3666223SMark Cave-Ayland             s->async_len -= len;
545f3666223SMark Cave-Ayland             s->ti_size += len;
546*a6cad7cdSMark Cave-Ayland             break;
547*a6cad7cdSMark Cave-Ayland 
548*a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
549*a6cad7cdSMark Cave-Ayland             /* Copy TC zero bytes into the incoming stream */
550*a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_read) {
551*a6cad7cdSMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
552*a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
553*a6cad7cdSMark Cave-Ayland             }
554*a6cad7cdSMark Cave-Ayland 
555*a6cad7cdSMark Cave-Ayland             memset(s->async_buf, 0, len);
556*a6cad7cdSMark Cave-Ayland 
557*a6cad7cdSMark Cave-Ayland             s->async_buf += len;
558*a6cad7cdSMark Cave-Ayland             s->async_len -= len;
559*a6cad7cdSMark Cave-Ayland             s->ti_size += len;
560*a6cad7cdSMark Cave-Ayland             break;
561*a6cad7cdSMark Cave-Ayland         }
562f3666223SMark Cave-Ayland 
563e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
564e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
565f3666223SMark Cave-Ayland             scsi_req_continue(s->current_req);
566f3666223SMark Cave-Ayland             return;
567f3666223SMark Cave-Ayland         }
568f3666223SMark Cave-Ayland 
569004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5701454dc76SMark Cave-Ayland         break;
5711454dc76SMark Cave-Ayland 
5721454dc76SMark Cave-Ayland     case STAT_DI:
5731454dc76SMark Cave-Ayland         if (!s->current_req) {
5741454dc76SMark Cave-Ayland             return;
5751454dc76SMark Cave-Ayland         }
5761454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
5771454dc76SMark Cave-Ayland             /* Defer until data is available.  */
5781454dc76SMark Cave-Ayland             return;
5791454dc76SMark Cave-Ayland         }
5801454dc76SMark Cave-Ayland         if (len > s->async_len) {
5811454dc76SMark Cave-Ayland             len = s->async_len;
5821454dc76SMark Cave-Ayland         }
583c37cc88eSMark Cave-Ayland 
584*a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
585*a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
58674d71ea1SLaurent Vivier             if (s->dma_memory_write) {
5878b17de88Sblueswir1                 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
58874d71ea1SLaurent Vivier             } else {
58982141c8bSMark Cave-Ayland                 /* Copy device data to FIFO */
590042879fcSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
591042879fcSMark Cave-Ayland                 fifo8_push_all(&s->fifo, s->async_buf, len);
592c37cc88eSMark Cave-Ayland                 esp_raise_drq(s);
593c37cc88eSMark Cave-Ayland             }
594c37cc88eSMark Cave-Ayland 
59582141c8bSMark Cave-Ayland             s->async_buf += len;
59682141c8bSMark Cave-Ayland             s->async_len -= len;
59782141c8bSMark Cave-Ayland             s->ti_size -= len;
59882141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
599*a6cad7cdSMark Cave-Ayland             break;
600*a6cad7cdSMark Cave-Ayland 
601*a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
602*a6cad7cdSMark Cave-Ayland             /* Drop TC bytes from the incoming stream */
603*a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_write) {
604*a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
605*a6cad7cdSMark Cave-Ayland             }
606*a6cad7cdSMark Cave-Ayland 
607*a6cad7cdSMark Cave-Ayland             s->async_buf += len;
608*a6cad7cdSMark Cave-Ayland             s->async_len -= len;
609*a6cad7cdSMark Cave-Ayland             s->ti_size -= len;
610*a6cad7cdSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
611*a6cad7cdSMark Cave-Ayland             break;
612*a6cad7cdSMark Cave-Ayland         }
613e4e166c8SMark Cave-Ayland 
61402a3ce56SMark Cave-Ayland         if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
61502a3ce56SMark Cave-Ayland             /* If the guest underflows TC then terminate SCSI request */
61602a3ce56SMark Cave-Ayland             scsi_req_continue(s->current_req);
61702a3ce56SMark Cave-Ayland             return;
61802a3ce56SMark Cave-Ayland         }
61902a3ce56SMark Cave-Ayland 
620e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
621e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
622e4e166c8SMark Cave-Ayland             scsi_req_continue(s->current_req);
623e4e166c8SMark Cave-Ayland             return;
624e4e166c8SMark Cave-Ayland         }
625e4e166c8SMark Cave-Ayland 
626004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
6271454dc76SMark Cave-Ayland         break;
6288baa1472SMark Cave-Ayland 
6298baa1472SMark Cave-Ayland     case STAT_ST:
6308baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6318baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6328baa1472SMark Cave-Ayland             len = MIN(len, 1);
6338baa1472SMark Cave-Ayland 
6348baa1472SMark Cave-Ayland             if (len) {
6358baa1472SMark Cave-Ayland                 buf[0] = s->status;
6368baa1472SMark Cave-Ayland 
6378baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6388baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6398baa1472SMark Cave-Ayland                 } else {
6408baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6418baa1472SMark Cave-Ayland                 }
6428baa1472SMark Cave-Ayland 
643421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
6448baa1472SMark Cave-Ayland                 esp_set_phase(s, STAT_MI);
6458baa1472SMark Cave-Ayland 
6468baa1472SMark Cave-Ayland                 if (esp_get_tc(s) > 0) {
6478baa1472SMark Cave-Ayland                     /* Process any message in phase data */
6488baa1472SMark Cave-Ayland                     esp_do_dma(s);
6498baa1472SMark Cave-Ayland                 }
6508baa1472SMark Cave-Ayland             }
6518baa1472SMark Cave-Ayland             break;
65202a3ce56SMark Cave-Ayland 
65302a3ce56SMark Cave-Ayland         default:
65402a3ce56SMark Cave-Ayland             /* Consume remaining data if the guest underflows TC */
65502a3ce56SMark Cave-Ayland             if (fifo8_num_used(&s->fifo) < 2) {
65602a3ce56SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
65702a3ce56SMark Cave-Ayland                 esp_raise_irq(s);
65802a3ce56SMark Cave-Ayland                 esp_lower_drq(s);
65902a3ce56SMark Cave-Ayland             }
66002a3ce56SMark Cave-Ayland             break;
6618baa1472SMark Cave-Ayland         }
6628baa1472SMark Cave-Ayland         break;
6638baa1472SMark Cave-Ayland 
6648baa1472SMark Cave-Ayland     case STAT_MI:
6658baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6668baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6678baa1472SMark Cave-Ayland             len = MIN(len, 1);
6688baa1472SMark Cave-Ayland 
6698baa1472SMark Cave-Ayland             if (len) {
6708baa1472SMark Cave-Ayland                 buf[0] = 0;
6718baa1472SMark Cave-Ayland 
6728baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6738baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6748baa1472SMark Cave-Ayland                 } else {
6758baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6768baa1472SMark Cave-Ayland                 }
6778baa1472SMark Cave-Ayland 
678421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
679421d1ca5SMark Cave-Ayland 
6808baa1472SMark Cave-Ayland                 /* Raise end of command interrupt */
6810ee71db4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_FC;
6828baa1472SMark Cave-Ayland                 esp_raise_irq(s);
6838baa1472SMark Cave-Ayland             }
6848baa1472SMark Cave-Ayland             break;
6858baa1472SMark Cave-Ayland         }
6868baa1472SMark Cave-Ayland         break;
68774d71ea1SLaurent Vivier     }
688a917d384Spbrook }
689a917d384Spbrook 
690a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s)
691a1b8d389SMark Cave-Ayland {
692a1b8d389SMark Cave-Ayland     int len;
693a1b8d389SMark Cave-Ayland 
694a1b8d389SMark Cave-Ayland     if (!s->current_req) {
695a1b8d389SMark Cave-Ayland         return;
696a1b8d389SMark Cave-Ayland     }
697a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
698a1b8d389SMark Cave-Ayland         /* Defer until data is available.  */
699a1b8d389SMark Cave-Ayland         return;
700a1b8d389SMark Cave-Ayland     }
701a1b8d389SMark Cave-Ayland     len = MIN(s->async_len, ESP_FIFO_SZ);
702a1b8d389SMark Cave-Ayland     len = MIN(len, fifo8_num_used(&s->fifo));
703a1b8d389SMark Cave-Ayland     esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
704a1b8d389SMark Cave-Ayland     s->async_buf += len;
705a1b8d389SMark Cave-Ayland     s->async_len -= len;
706a1b8d389SMark Cave-Ayland     s->ti_size += len;
707a1b8d389SMark Cave-Ayland 
708a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
709a1b8d389SMark Cave-Ayland         scsi_req_continue(s->current_req);
710a1b8d389SMark Cave-Ayland         return;
711a1b8d389SMark Cave-Ayland     }
712a1b8d389SMark Cave-Ayland 
713a1b8d389SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
714a1b8d389SMark Cave-Ayland     esp_raise_irq(s);
715a1b8d389SMark Cave-Ayland }
716a1b8d389SMark Cave-Ayland 
7171b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7181b9e48a5SMark Cave-Ayland {
7192572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
7207b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7215a857339SMark Cave-Ayland     int len;
7221b9e48a5SMark Cave-Ayland 
72383e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
72483e803deSMark Cave-Ayland     case STAT_MO:
725215d2579SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
726215d2579SMark Cave-Ayland         case CMD_SELATN:
7272572689bSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7285a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7295a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7305a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
7312572689bSMark Cave-Ayland 
7325d02add4SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7335d02add4SMark Cave-Ayland                 /* First byte received, switch to command phase */
7345d02add4SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
7359b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
7365d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7375d02add4SMark Cave-Ayland 
7385d02add4SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
7395d02add4SMark Cave-Ayland                     /* Process any additional command phase data */
7405d02add4SMark Cave-Ayland                     esp_do_nodma(s);
7415d02add4SMark Cave-Ayland                 }
7425d02add4SMark Cave-Ayland             }
7435d02add4SMark Cave-Ayland             break;
7445d02add4SMark Cave-Ayland 
7455d02add4SMark Cave-Ayland         case CMD_SELATNS:
746215d2579SMark Cave-Ayland             /* Copy one byte from FIFO into cmdfifo */
7475a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, 1);
7485a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7495a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
750215d2579SMark Cave-Ayland 
751d39592ffSMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7525d02add4SMark Cave-Ayland                 /* First byte received, stop in message out phase */
7539b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
7545d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7555d02add4SMark Cave-Ayland 
7565d02add4SMark Cave-Ayland                 /* Raise command completion interrupt */
7575d02add4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
7585d02add4SMark Cave-Ayland                 esp_raise_irq(s);
7595d02add4SMark Cave-Ayland             }
7605d02add4SMark Cave-Ayland             break;
7615d02add4SMark Cave-Ayland 
7625d02add4SMark Cave-Ayland         case CMD_TI:
763215d2579SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7645a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7655a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7665a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
767215d2579SMark Cave-Ayland 
7685d02add4SMark Cave-Ayland             /* ATN remains asserted until FIFO empty */
7691b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
770abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
771cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
7721b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7731b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
77479a6c7c6SMark Cave-Ayland             break;
7755d02add4SMark Cave-Ayland         }
7765d02add4SMark Cave-Ayland         break;
77779a6c7c6SMark Cave-Ayland 
77879a6c7c6SMark Cave-Ayland     case STAT_CD:
779acdee66dSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
780acdee66dSMark Cave-Ayland         case CMD_TI:
78179a6c7c6SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7825a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7835a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7845a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
78579a6c7c6SMark Cave-Ayland 
78679a6c7c6SMark Cave-Ayland             cmdlen = fifo8_num_used(&s->cmdfifo);
78779a6c7c6SMark Cave-Ayland             trace_esp_handle_ti_cmd(cmdlen);
78879a6c7c6SMark Cave-Ayland 
7895d02add4SMark Cave-Ayland             /* CDB may be transferred in one or more TI commands */
7905d02add4SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
7915d02add4SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
79279a6c7c6SMark Cave-Ayland                     /* Command has been received */
79379a6c7c6SMark Cave-Ayland                     do_cmd(s);
7945d02add4SMark Cave-Ayland             } else {
7955d02add4SMark Cave-Ayland                 /*
7965d02add4SMark Cave-Ayland                  * If data was transferred from the FIFO then raise bus
7975d02add4SMark Cave-Ayland                  * service interrupt to indicate transfer complete. Otherwise
7985d02add4SMark Cave-Ayland                  * defer until the next FIFO write.
7995d02add4SMark Cave-Ayland                  */
8005a857339SMark Cave-Ayland                 if (len) {
8015d02add4SMark Cave-Ayland                     /* Raise interrupt to indicate transfer complete */
8025d02add4SMark Cave-Ayland                     s->rregs[ESP_RINTR] |= INTR_BS;
8035d02add4SMark Cave-Ayland                     esp_raise_irq(s);
8045d02add4SMark Cave-Ayland                 }
8055d02add4SMark Cave-Ayland             }
8065d02add4SMark Cave-Ayland             break;
8075d02add4SMark Cave-Ayland 
8088ba32048SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
8098ba32048SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
810acdee66dSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
8115a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8125a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8135a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
814acdee66dSMark Cave-Ayland 
8158ba32048SMark Cave-Ayland             /* Handle when DMA transfer is terminated by non-DMA FIFO write */
8168ba32048SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8178ba32048SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
8188ba32048SMark Cave-Ayland                     /* Command has been received */
8198ba32048SMark Cave-Ayland                     do_cmd(s);
8208ba32048SMark Cave-Ayland             }
8218ba32048SMark Cave-Ayland             break;
8228ba32048SMark Cave-Ayland 
8235d02add4SMark Cave-Ayland         case CMD_SEL:
8245d02add4SMark Cave-Ayland         case CMD_SELATN:
825acdee66dSMark Cave-Ayland             /* FIFO already contain entire CDB: copy to cmdfifo and execute */
8265a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8275a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8285a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
829acdee66dSMark Cave-Ayland 
8305d02add4SMark Cave-Ayland             do_cmd(s);
8315d02add4SMark Cave-Ayland             break;
8325d02add4SMark Cave-Ayland         }
83383e803deSMark Cave-Ayland         break;
8341b9e48a5SMark Cave-Ayland 
8359d1aa52bSMark Cave-Ayland     case STAT_DO:
8365d02add4SMark Cave-Ayland         /* Accumulate data in FIFO until non-DMA TI is executed */
8379d1aa52bSMark Cave-Ayland         break;
8389d1aa52bSMark Cave-Ayland 
8399d1aa52bSMark Cave-Ayland     case STAT_DI:
8409d1aa52bSMark Cave-Ayland         if (!s->current_req) {
8419d1aa52bSMark Cave-Ayland             return;
8429d1aa52bSMark Cave-Ayland         }
8439d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8449d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8459d1aa52bSMark Cave-Ayland             return;
8469d1aa52bSMark Cave-Ayland         }
8476ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8486ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8496ef2cabcSMark Cave-Ayland             s->async_buf++;
8506ef2cabcSMark Cave-Ayland             s->async_len--;
8516ef2cabcSMark Cave-Ayland             s->ti_size--;
8526ef2cabcSMark Cave-Ayland         }
8531b9e48a5SMark Cave-Ayland 
8541b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8551b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8561b9e48a5SMark Cave-Ayland             return;
8571b9e48a5SMark Cave-Ayland         }
8581b9e48a5SMark Cave-Ayland 
8599655f72cSMark Cave-Ayland         /* If preloading the FIFO, defer until TI command issued */
8609655f72cSMark Cave-Ayland         if (s->rregs[ESP_CMD] != CMD_TI) {
8619655f72cSMark Cave-Ayland             return;
8629655f72cSMark Cave-Ayland         }
8639655f72cSMark Cave-Ayland 
8641b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8651b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
8669d1aa52bSMark Cave-Ayland         break;
86783428f7aSMark Cave-Ayland 
86883428f7aSMark Cave-Ayland     case STAT_ST:
86983428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
87083428f7aSMark Cave-Ayland         case CMD_ICCS:
87183428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, s->status);
87283428f7aSMark Cave-Ayland             esp_set_phase(s, STAT_MI);
87383428f7aSMark Cave-Ayland 
87483428f7aSMark Cave-Ayland             /* Process any message in phase data */
87583428f7aSMark Cave-Ayland             esp_do_nodma(s);
87683428f7aSMark Cave-Ayland             break;
87783428f7aSMark Cave-Ayland         }
87883428f7aSMark Cave-Ayland         break;
87983428f7aSMark Cave-Ayland 
88083428f7aSMark Cave-Ayland     case STAT_MI:
88183428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
88283428f7aSMark Cave-Ayland         case CMD_ICCS:
88383428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, 0);
88483428f7aSMark Cave-Ayland 
8850ee71db4SMark Cave-Ayland             /* Raise end of command interrupt */
8860ee71db4SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
88783428f7aSMark Cave-Ayland             esp_raise_irq(s);
88883428f7aSMark Cave-Ayland             break;
88983428f7aSMark Cave-Ayland         }
89083428f7aSMark Cave-Ayland         break;
8919d1aa52bSMark Cave-Ayland     }
8921b9e48a5SMark Cave-Ayland }
8931b9e48a5SMark Cave-Ayland 
8944aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
895a917d384Spbrook {
8964aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
8975a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
8984aaa6ac3SMark Cave-Ayland 
899bf4b9889SBlue Swirl     trace_esp_command_complete();
9006ef2cabcSMark Cave-Ayland 
9016ef2cabcSMark Cave-Ayland     /*
9026ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
9036ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
9046ef2cabcSMark Cave-Ayland      */
9056ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
906c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
907bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
908c6df7102SPaolo Bonzini         }
9096ef2cabcSMark Cave-Ayland     }
9106ef2cabcSMark Cave-Ayland 
911a917d384Spbrook     s->async_len = 0;
9124aaa6ac3SMark Cave-Ayland     if (req->status) {
913bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
914c6df7102SPaolo Bonzini     }
9154aaa6ac3SMark Cave-Ayland     s->status = req->status;
9166ef2cabcSMark Cave-Ayland 
9176ef2cabcSMark Cave-Ayland     /*
918cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
919cb988199SMark Cave-Ayland      * byte is still in the FIFO
9206ef2cabcSMark Cave-Ayland      */
9218bb22495SMark Cave-Ayland     s->ti_size = 0;
9228bb22495SMark Cave-Ayland 
9238bb22495SMark Cave-Ayland     switch (s->rregs[ESP_CMD]) {
9248bb22495SMark Cave-Ayland     case CMD_SEL | CMD_DMA:
9258bb22495SMark Cave-Ayland     case CMD_SEL:
9268bb22495SMark Cave-Ayland     case CMD_SELATN | CMD_DMA:
9278bb22495SMark Cave-Ayland     case CMD_SELATN:
928cb988199SMark Cave-Ayland         /*
9298bb22495SMark Cave-Ayland          * No data phase for sequencer command so raise deferred bus service
930c90b2792SMark Cave-Ayland          * and function complete interrupt
931cb988199SMark Cave-Ayland          */
932c90b2792SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9339b2cdca2SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
9348bb22495SMark Cave-Ayland         break;
935cb22ce50SMark Cave-Ayland 
936cb22ce50SMark Cave-Ayland     case CMD_TI | CMD_DMA:
937cb22ce50SMark Cave-Ayland     case CMD_TI:
938cb22ce50SMark Cave-Ayland         s->rregs[ESP_CMD] = 0;
939cb22ce50SMark Cave-Ayland         break;
9406ef2cabcSMark Cave-Ayland     }
9416ef2cabcSMark Cave-Ayland 
9428bb22495SMark Cave-Ayland     /* Raise bus service interrupt to indicate change to STATUS phase */
9438bb22495SMark Cave-Ayland     esp_set_phase(s, STAT_ST);
9448bb22495SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
9458bb22495SMark Cave-Ayland     esp_raise_irq(s);
94602a3ce56SMark Cave-Ayland 
94702a3ce56SMark Cave-Ayland     /* Ensure DRQ is set correctly for TC underflow or normal completion */
94802a3ce56SMark Cave-Ayland     esp_dma_ti_check(s);
9498bb22495SMark Cave-Ayland 
9505c6c0e51SHannes Reinecke     if (s->current_req) {
9515c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9525c6c0e51SHannes Reinecke         s->current_req = NULL;
953a917d384Spbrook         s->current_dev = NULL;
9545c6c0e51SHannes Reinecke     }
955c6df7102SPaolo Bonzini }
956c6df7102SPaolo Bonzini 
9579c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
958c6df7102SPaolo Bonzini {
959e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9606cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
961c6df7102SPaolo Bonzini 
9626cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
963aba1f023SPaolo Bonzini     s->async_len = len;
9640c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9654e78f3bfSMark Cave-Ayland 
966c90b2792SMark Cave-Ayland     if (!s->data_ready) {
967a4608fa0SMark Cave-Ayland         s->data_ready = true;
968a4608fa0SMark Cave-Ayland 
969a4608fa0SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
970a4608fa0SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
971a4608fa0SMark Cave-Ayland         case CMD_SEL:
972a4608fa0SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
973a4608fa0SMark Cave-Ayland         case CMD_SELATN:
974c90b2792SMark Cave-Ayland             /*
975c90b2792SMark Cave-Ayland              * Initial incoming data xfer is complete for sequencer command
976c90b2792SMark Cave-Ayland              * so raise deferred bus service and function complete interrupt
977c90b2792SMark Cave-Ayland              */
978c90b2792SMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9799b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_CD;
980c90b2792SMark Cave-Ayland              break;
981c90b2792SMark Cave-Ayland 
982a4608fa0SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
983a4608fa0SMark Cave-Ayland         case CMD_SELATNS:
9844e78f3bfSMark Cave-Ayland             /*
9854e78f3bfSMark Cave-Ayland              * Initial incoming data xfer is complete so raise command
9864e78f3bfSMark Cave-Ayland              * completion interrupt
9874e78f3bfSMark Cave-Ayland              */
9884e78f3bfSMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS;
9899b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_MO;
990a4608fa0SMark Cave-Ayland              break;
991a4608fa0SMark Cave-Ayland 
992a4608fa0SMark Cave-Ayland         case CMD_TI | CMD_DMA:
993a4608fa0SMark Cave-Ayland         case CMD_TI:
994a4608fa0SMark Cave-Ayland             /*
995a4608fa0SMark Cave-Ayland              * Bus service interrupt raised because of initial change to
996a4608fa0SMark Cave-Ayland              * DATA phase
997a4608fa0SMark Cave-Ayland              */
998cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
999a4608fa0SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
1000a4608fa0SMark Cave-Ayland             break;
1001a4608fa0SMark Cave-Ayland         }
1002c90b2792SMark Cave-Ayland 
1003c90b2792SMark Cave-Ayland         esp_raise_irq(s);
10044e78f3bfSMark Cave-Ayland     }
10054e78f3bfSMark Cave-Ayland 
10061b9e48a5SMark Cave-Ayland     /*
10071b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
10081b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
10091b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
10101b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
10111b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
10121b9e48a5SMark Cave-Ayland      */
10131b9e48a5SMark Cave-Ayland 
101482003450SMark Cave-Ayland     if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
1015a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
1016004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
1017a79e767aSMark Cave-Ayland 
1018a79e767aSMark Cave-Ayland         esp_do_dma(s);
101982003450SMark Cave-Ayland     } else if (s->rregs[ESP_CMD] == CMD_TI) {
10201b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10211b9e48a5SMark Cave-Ayland     }
1022a917d384Spbrook }
10232e5d83bbSpbrook 
10242f275b8fSbellard static void handle_ti(ESPState *s)
10252f275b8fSbellard {
10261b9e48a5SMark Cave-Ayland     uint32_t dmalen;
10272f275b8fSbellard 
10287246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
10297246e160SHervé Poussineau         s->dma_cb = handle_ti;
10307246e160SHervé Poussineau         return;
10317246e160SHervé Poussineau     }
10327246e160SHervé Poussineau 
10334f6200f0Sbellard     if (s->dma) {
10341b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
1035b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
10364d611c9aSpbrook         esp_do_dma(s);
1037799d90d8SMark Cave-Ayland     } else {
10381b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
10391b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10405d02add4SMark Cave-Ayland 
10415d02add4SMark Cave-Ayland         if (esp_get_phase(s) == STAT_DO) {
10425d02add4SMark Cave-Ayland             esp_nodma_ti_dataout(s);
10435d02add4SMark Cave-Ayland         }
10444f6200f0Sbellard     }
10452f275b8fSbellard }
10462f275b8fSbellard 
10479c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10486f7e9aecSbellard {
10495aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10505aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1051c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10524e9aec74Spbrook     s->ti_size = 0;
10533f26c975SMark Cave-Ayland     s->async_len = 0;
1054042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1055023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10564e9aec74Spbrook     s->dma = 0;
105773d74342SBlue Swirl     s->dma_cb = NULL;
10588dea1dd4Sblueswir1 
10598dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10606f7e9aecSbellard }
10616f7e9aecSbellard 
1062a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
106385948643SBlue Swirl {
106485948643SBlue Swirl     qemu_irq_lower(s->irq);
106574d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
1066a391fdbcSHervé Poussineau     esp_hard_reset(s);
106785948643SBlue Swirl }
106885948643SBlue Swirl 
1069c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1070c6e51f1bSJohn Millikin {
10714a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1072c6e51f1bSJohn Millikin }
1073c6e51f1bSJohn Millikin 
1074a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10752d069babSblueswir1 {
107685948643SBlue Swirl     if (level) {
1077a391fdbcSHervé Poussineau         esp_soft_reset(s);
107885948643SBlue Swirl     }
10792d069babSblueswir1 }
10802d069babSblueswir1 
1081f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1082f21fe39dSMark Cave-Ayland {
1083f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1084f21fe39dSMark Cave-Ayland 
1085f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1086f21fe39dSMark Cave-Ayland         s->dma = 1;
1087f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1088f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1089f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1090f21fe39dSMark Cave-Ayland         } else {
1091f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1092f21fe39dSMark Cave-Ayland         }
1093f21fe39dSMark Cave-Ayland     } else {
1094f21fe39dSMark Cave-Ayland         s->dma = 0;
1095f21fe39dSMark Cave-Ayland     }
1096f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1097f21fe39dSMark Cave-Ayland     case CMD_NOP:
1098f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1099f21fe39dSMark Cave-Ayland         break;
1100f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1101f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1102f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1103f21fe39dSMark Cave-Ayland         break;
1104f21fe39dSMark Cave-Ayland     case CMD_RESET:
1105f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1106f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1107f21fe39dSMark Cave-Ayland         break;
1108f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1109f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1110f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1111f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1112f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1113f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1114f21fe39dSMark Cave-Ayland         }
1115f21fe39dSMark Cave-Ayland         break;
1116f21fe39dSMark Cave-Ayland     case CMD_TI:
1117f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1118f21fe39dSMark Cave-Ayland         handle_ti(s);
1119f21fe39dSMark Cave-Ayland         break;
1120f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1121f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1122f21fe39dSMark Cave-Ayland         write_response(s);
1123f21fe39dSMark Cave-Ayland         break;
1124f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1125f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1126f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1127f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1128f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1129f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1130f21fe39dSMark Cave-Ayland         break;
1131f21fe39dSMark Cave-Ayland     case CMD_PAD:
1132f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1133*a6cad7cdSMark Cave-Ayland         handle_pad(s);
1134f21fe39dSMark Cave-Ayland         break;
1135f21fe39dSMark Cave-Ayland     case CMD_SATN:
1136f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1137f21fe39dSMark Cave-Ayland         break;
1138f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1139f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1140f21fe39dSMark Cave-Ayland         break;
1141f21fe39dSMark Cave-Ayland     case CMD_SEL:
1142f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1143f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1144f21fe39dSMark Cave-Ayland         break;
1145f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1146f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1147f21fe39dSMark Cave-Ayland         handle_satn(s);
1148f21fe39dSMark Cave-Ayland         break;
1149f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1150f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1151f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1152f21fe39dSMark Cave-Ayland         break;
1153f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1154f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1155f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1156f21fe39dSMark Cave-Ayland         break;
1157f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1158f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1159f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1160f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1161f21fe39dSMark Cave-Ayland         break;
1162f21fe39dSMark Cave-Ayland     default:
1163f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1164f21fe39dSMark Cave-Ayland         break;
1165f21fe39dSMark Cave-Ayland     }
1166f21fe39dSMark Cave-Ayland }
1167f21fe39dSMark Cave-Ayland 
11689c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
116973d74342SBlue Swirl {
1170b630c075SMark Cave-Ayland     uint32_t val;
117173d74342SBlue Swirl 
11726f7e9aecSbellard     switch (saddr) {
11735ad6bb97Sblueswir1     case ESP_FIFO:
1174c5fef911SMark Cave-Ayland         s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
1175b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11764f6200f0Sbellard         break;
11775ad6bb97Sblueswir1     case ESP_RINTR:
117894d5c79dSMark Cave-Ayland         /*
117994d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
118094d5c79dSMark Cave-Ayland          * except TC
118194d5c79dSMark Cave-Ayland          */
1182b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11832814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
1184d294b77aSMark Cave-Ayland         esp_lower_irq(s);
1185d68212cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] &= STAT_TC | 7;
1186af947a3dSMark Cave-Ayland         /*
1187af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1188af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1189af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1190af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1191af947a3dSMark Cave-Ayland          * transition.
1192af947a3dSMark Cave-Ayland          *
1193af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1194af947a3dSMark Cave-Ayland          */
1195b630c075SMark Cave-Ayland         break;
1196c9cf45c1SHannes Reinecke     case ESP_TCHI:
1197c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1198c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1199b630c075SMark Cave-Ayland             val = s->chip_id;
1200b630c075SMark Cave-Ayland         } else {
1201b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1202c9cf45c1SHannes Reinecke         }
1203b630c075SMark Cave-Ayland         break;
1204238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1205238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1206238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1207238ec4d7SMark Cave-Ayland         break;
12086f7e9aecSbellard     default:
1209b630c075SMark Cave-Ayland         val = s->rregs[saddr];
12106f7e9aecSbellard         break;
12116f7e9aecSbellard     }
1212b630c075SMark Cave-Ayland 
1213b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1214b630c075SMark Cave-Ayland     return val;
12156f7e9aecSbellard }
12166f7e9aecSbellard 
12179c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
12186f7e9aecSbellard {
1219bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
12206f7e9aecSbellard     switch (saddr) {
1221c9cf45c1SHannes Reinecke     case ESP_TCHI:
1222c9cf45c1SHannes Reinecke         s->tchi_written = true;
1223c9cf45c1SHannes Reinecke         /* fall through */
12245ad6bb97Sblueswir1     case ESP_TCLO:
12255ad6bb97Sblueswir1     case ESP_TCMID:
12265ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
12274f6200f0Sbellard         break;
12285ad6bb97Sblueswir1     case ESP_FIFO:
12292572689bSMark Cave-Ayland         if (!fifo8_is_full(&s->fifo)) {
12302572689bSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
12312572689bSMark Cave-Ayland         }
12325d02add4SMark Cave-Ayland         esp_do_nodma(s);
12334f6200f0Sbellard         break;
12345ad6bb97Sblueswir1     case ESP_CMD:
12354f6200f0Sbellard         s->rregs[saddr] = val;
1236f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
12376f7e9aecSbellard         break;
12385ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
12394f6200f0Sbellard         break;
12405ad6bb97Sblueswir1     case ESP_CFG1:
12419ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12429ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12434f6200f0Sbellard         s->rregs[saddr] = val;
12444f6200f0Sbellard         break;
12455ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12464f6200f0Sbellard         break;
12476f7e9aecSbellard     default:
12483af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12498dea1dd4Sblueswir1         return;
12506f7e9aecSbellard     }
12512f275b8fSbellard     s->wregs[saddr] = val;
12526f7e9aecSbellard }
12536f7e9aecSbellard 
1254a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12558372d383SPeter Maydell                             unsigned size, bool is_write,
12568372d383SPeter Maydell                             MemTxAttrs attrs)
125767bb5314SAvi Kivity {
125867bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
125967bb5314SAvi Kivity }
12606f7e9aecSbellard 
12616cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12626cc88d6bSMark Cave-Ayland {
12636cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12646cc88d6bSMark Cave-Ayland 
12656cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12666cc88d6bSMark Cave-Ayland     return version_id < 5;
12676cc88d6bSMark Cave-Ayland }
12686cc88d6bSMark Cave-Ayland 
12694e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12704e78f3bfSMark Cave-Ayland {
12714e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12724e78f3bfSMark Cave-Ayland 
12734e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12740bcd5a18SMark Cave-Ayland     return version_id >= 5;
12754e78f3bfSMark Cave-Ayland }
12764e78f3bfSMark Cave-Ayland 
12774eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12784eb86065SPaolo Bonzini {
12794eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12804eb86065SPaolo Bonzini 
12814eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12824eb86065SPaolo Bonzini     return version_id >= 6;
12834eb86065SPaolo Bonzini }
12844eb86065SPaolo Bonzini 
128582003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
128682003450SMark Cave-Ayland {
128782003450SMark Cave-Ayland     ESPState *s = ESP(opaque);
128882003450SMark Cave-Ayland 
128982003450SMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
129082003450SMark Cave-Ayland     return version_id >= 5 && version_id <= 6;
129182003450SMark Cave-Ayland }
129282003450SMark Cave-Ayland 
1293ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
12940bd005beSMark Cave-Ayland {
1295ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1296ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
12970bd005beSMark Cave-Ayland 
12980bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12990bd005beSMark Cave-Ayland     return 0;
13000bd005beSMark Cave-Ayland }
13010bd005beSMark Cave-Ayland 
13020bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
13030bd005beSMark Cave-Ayland {
13040bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1305042879fcSMark Cave-Ayland     int len, i;
13060bd005beSMark Cave-Ayland 
13076cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
13086cc88d6bSMark Cave-Ayland 
13096cc88d6bSMark Cave-Ayland     if (version_id < 5) {
13106cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1311042879fcSMark Cave-Ayland 
1312042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1313042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1314042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1315042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1316042879fcSMark Cave-Ayland         }
1317023666daSMark Cave-Ayland 
1318023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1319023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1320023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1321023666daSMark Cave-Ayland         }
13226cc88d6bSMark Cave-Ayland     }
13236cc88d6bSMark Cave-Ayland 
13240bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13250bd005beSMark Cave-Ayland     return 0;
13260bd005beSMark Cave-Ayland }
13270bd005beSMark Cave-Ayland 
13289c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1329cc9952f3SBlue Swirl     .name = "esp",
133082003450SMark Cave-Ayland     .version_id = 7,
1331cc9952f3SBlue Swirl     .minimum_version_id = 3,
13320bd005beSMark Cave-Ayland     .post_load = esp_post_load,
13332d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1334cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1335cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1336cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1337042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1338042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1339042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13403944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13414aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13424aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13434aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13444aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1345cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1346023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1347023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1348023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1349023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1350023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1351023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1352cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13536cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13548dded6deSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
1355023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1356042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1357023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
135882003450SMark Cave-Ayland         VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
135982003450SMark Cave-Ayland                            esp_is_between_version_5_and_6),
13604eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1361cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
136274d71ea1SLaurent Vivier     },
1363cc9952f3SBlue Swirl };
13646f7e9aecSbellard 
1365a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1366a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1367a391fdbcSHervé Poussineau {
1368a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1369eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1370a391fdbcSHervé Poussineau     uint32_t saddr;
1371a391fdbcSHervé Poussineau 
1372a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1373eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1374a391fdbcSHervé Poussineau }
1375a391fdbcSHervé Poussineau 
1376a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1377a391fdbcSHervé Poussineau                                     unsigned int size)
1378a391fdbcSHervé Poussineau {
1379a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1380eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1381a391fdbcSHervé Poussineau     uint32_t saddr;
1382a391fdbcSHervé Poussineau 
1383a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1384eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1385a391fdbcSHervé Poussineau }
1386a391fdbcSHervé Poussineau 
1387a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1388a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1389a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1390a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1391a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1392a391fdbcSHervé Poussineau };
1393a391fdbcSHervé Poussineau 
139474d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
139574d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
139674d71ea1SLaurent Vivier {
139774d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1398eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
139974d71ea1SLaurent Vivier 
1400960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1401960ebfd9SMark Cave-Ayland 
140274d71ea1SLaurent Vivier     switch (size) {
140374d71ea1SLaurent Vivier     case 1:
1404761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
140574d71ea1SLaurent Vivier         break;
140674d71ea1SLaurent Vivier     case 2:
1407761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1408761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
140974d71ea1SLaurent Vivier         break;
141074d71ea1SLaurent Vivier     }
1411b46a43a2SMark Cave-Ayland     esp_do_dma(s);
141274d71ea1SLaurent Vivier }
141374d71ea1SLaurent Vivier 
141474d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
141574d71ea1SLaurent Vivier                                      unsigned int size)
141674d71ea1SLaurent Vivier {
141774d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1418eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
141974d71ea1SLaurent Vivier     uint64_t val = 0;
142074d71ea1SLaurent Vivier 
1421960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1422960ebfd9SMark Cave-Ayland 
142374d71ea1SLaurent Vivier     switch (size) {
142474d71ea1SLaurent Vivier     case 1:
1425761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
142674d71ea1SLaurent Vivier         break;
142774d71ea1SLaurent Vivier     case 2:
1428761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1429761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
143074d71ea1SLaurent Vivier         break;
143174d71ea1SLaurent Vivier     }
1432b46a43a2SMark Cave-Ayland     esp_do_dma(s);
143374d71ea1SLaurent Vivier     return val;
143474d71ea1SLaurent Vivier }
143574d71ea1SLaurent Vivier 
1436a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1437a7a22088SMark Cave-Ayland {
1438a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1439a7a22088SMark Cave-Ayland 
1440a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1441a7a22088SMark Cave-Ayland     s->current_req = req;
1442a7a22088SMark Cave-Ayland     return s;
1443a7a22088SMark Cave-Ayland }
1444a7a22088SMark Cave-Ayland 
144574d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
144674d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
144774d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
144874d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
144974d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1450cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1451cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1452cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
145374d71ea1SLaurent Vivier };
145474d71ea1SLaurent Vivier 
1455afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1456afd4030cSPaolo Bonzini     .tcq = false,
14577e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14587e0380b9SPaolo Bonzini     .max_lun = 7,
1459afd4030cSPaolo Bonzini 
1460a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1461c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
146294d3f98aSPaolo Bonzini     .complete = esp_command_complete,
146394d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1464cfdc1bb0SPaolo Bonzini };
1465cfdc1bb0SPaolo Bonzini 
1466a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1467cfb9de9cSPaul Brook {
146884fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1469eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1470a391fdbcSHervé Poussineau 
1471a391fdbcSHervé Poussineau     switch (irq) {
1472a391fdbcSHervé Poussineau     case 0:
1473a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1474a391fdbcSHervé Poussineau         break;
1475a391fdbcSHervé Poussineau     case 1:
1476b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1477a391fdbcSHervé Poussineau         break;
1478a391fdbcSHervé Poussineau     }
1479a391fdbcSHervé Poussineau }
1480a391fdbcSHervé Poussineau 
1481b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1482a391fdbcSHervé Poussineau {
1483b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
148484fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1485eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1486eb169c76SMark Cave-Ayland 
1487eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1488eb169c76SMark Cave-Ayland         return;
1489eb169c76SMark Cave-Ayland     }
14906f7e9aecSbellard 
1491b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
149274d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1493a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
14946f7e9aecSbellard 
1495d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
149629776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
149774d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1498b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
149974d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1500cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
150174d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
15026f7e9aecSbellard 
1503b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
15042d069babSblueswir1 
1505739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
150667e999beSbellard }
1507cfb9de9cSPaul Brook 
1508a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1509a391fdbcSHervé Poussineau {
151084fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1511eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1512eb169c76SMark Cave-Ayland 
1513eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1514eb169c76SMark Cave-Ayland }
1515eb169c76SMark Cave-Ayland 
1516eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1517eb169c76SMark Cave-Ayland {
1518eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1519eb169c76SMark Cave-Ayland 
1520eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1521a391fdbcSHervé Poussineau }
1522a391fdbcSHervé Poussineau 
1523a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1524a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
15250bd005beSMark Cave-Ayland     .version_id = 2,
1526ea84a442SGuenter Roeck     .minimum_version_id = 1,
1527ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
15282d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15290bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1530a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1531a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1532a391fdbcSHervé Poussineau     }
1533999e12bbSAnthony Liguori };
1534999e12bbSAnthony Liguori 
1535a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1536999e12bbSAnthony Liguori {
153739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1538999e12bbSAnthony Liguori 
1539b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1540a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1541a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1542125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
154363235df8SBlue Swirl }
1544999e12bbSAnthony Liguori 
15451f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
154684fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
154739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1548eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1549a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1550a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
155163235df8SBlue Swirl };
155263235df8SBlue Swirl 
1553042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1554042879fcSMark Cave-Ayland {
1555042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1556042879fcSMark Cave-Ayland 
1557042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1558023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1559042879fcSMark Cave-Ayland }
1560042879fcSMark Cave-Ayland 
1561042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1562042879fcSMark Cave-Ayland {
1563042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1564042879fcSMark Cave-Ayland 
1565042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1566023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1567042879fcSMark Cave-Ayland }
1568042879fcSMark Cave-Ayland 
1569eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1570eb169c76SMark Cave-Ayland {
1571eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1572eb169c76SMark Cave-Ayland 
1573eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1574eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1575eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1576eb169c76SMark Cave-Ayland }
1577eb169c76SMark Cave-Ayland 
1578eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1579eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1580eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1581042879fcSMark Cave-Ayland     .instance_init = esp_init,
1582042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1583eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1584eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1585eb169c76SMark Cave-Ayland };
1586eb169c76SMark Cave-Ayland 
158783f7d43aSAndreas Färber static void esp_register_types(void)
1588cfb9de9cSPaul Brook {
1589a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1590eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1591cfb9de9cSPaul Brook }
1592cfb9de9cSPaul Brook 
159383f7d43aSAndreas Färber type_init(esp_register_types)
1594