16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2276130b188SLaurent Vivier { 2286130b188SLaurent Vivier int target; 2296130b188SLaurent Vivier 2306130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2316130b188SLaurent Vivier 2326130b188SLaurent Vivier s->ti_size = 0; 2336130b188SLaurent Vivier 234cf40a5e4SMark Cave-Ayland if (s->current_req) { 235cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 236cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 237cf40a5e4SMark Cave-Ayland } 238cf40a5e4SMark Cave-Ayland 2396130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2406130b188SLaurent Vivier if (!s->current_dev) { 2416130b188SLaurent Vivier /* No such drive */ 2426130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 243cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2446130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2456130b188SLaurent Vivier esp_raise_irq(s); 2466130b188SLaurent Vivier return -1; 2476130b188SLaurent Vivier } 2484e78f3bfSMark Cave-Ayland 2494e78f3bfSMark Cave-Ayland /* 2504e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 251c90b2792SMark Cave-Ayland * either in esp_transfer_data() or esp_command_complete() 2524e78f3bfSMark Cave-Ayland */ 2534e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2546130b188SLaurent Vivier return 0; 2556130b188SLaurent Vivier } 2566130b188SLaurent Vivier 2573ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s); 2583ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s); 2593ee9a475SMark Cave-Ayland 26020c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2612f275b8fSbellard { 262023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 263042879fcSMark Cave-Ayland uint32_t dmalen, n; 2642f275b8fSbellard int target; 2652f275b8fSbellard 2668dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2674f6200f0Sbellard if (s->dma) { 26820c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 26920c8d2edSMark Cave-Ayland if (dmalen == 0) { 2706c1fef6bSPrasad J Pandit return 0; 2716c1fef6bSPrasad J Pandit } 27274d71ea1SLaurent Vivier if (s->dma_memory_read) { 2738b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 274fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 275023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 276a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - dmalen); 2774f6200f0Sbellard } else { 27874d71ea1SLaurent Vivier return 0; 27974d71ea1SLaurent Vivier } 28074d71ea1SLaurent Vivier } else { 281023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 28220c8d2edSMark Cave-Ayland if (dmalen == 0) { 283d3cdc491SPrasad J Pandit return 0; 284d3cdc491SPrasad J Pandit } 2857b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 286fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2877b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 28820c8d2edSMark Cave-Ayland } 289bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2902e5d83bbSpbrook 2919f149aa9Spbrook return dmalen; 2929f149aa9Spbrook } 2939f149aa9Spbrook 2944eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2959f149aa9Spbrook { 2967b320a8eSMark Cave-Ayland uint32_t cmdlen; 2979f149aa9Spbrook int32_t datalen; 298f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2997b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 3009f149aa9Spbrook 3014eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 302023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 30399545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 30499545751SMark Cave-Ayland return; 30599545751SMark Cave-Ayland } 3067b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 307023666daSMark Cave-Ayland 3084eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 309b22f83d8SAlexandra Diupina if (!current_lun) { 310b22f83d8SAlexandra Diupina /* No such drive */ 311b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 312b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 313b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 314b22f83d8SAlexandra Diupina esp_raise_irq(s); 315b22f83d8SAlexandra Diupina return; 316b22f83d8SAlexandra Diupina } 317b22f83d8SAlexandra Diupina 318fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 319c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 32067e999beSbellard s->ti_size = datalen; 321023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 322c90b2792SMark Cave-Ayland s->data_ready = false; 32367e999beSbellard if (datalen != 0) { 3244e78f3bfSMark Cave-Ayland /* 325c90b2792SMark Cave-Ayland * Switch to DATA phase but wait until initial data xfer is 3264e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3274e78f3bfSMark Cave-Ayland */ 328c90b2792SMark Cave-Ayland if (datalen > 0) { 329abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 3304f6200f0Sbellard } else { 331abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 3322f275b8fSbellard } 3334e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3344e78f3bfSMark Cave-Ayland return; 3354e78f3bfSMark Cave-Ayland } 3364e78f3bfSMark Cave-Ayland } 3372f275b8fSbellard 3384eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 339f2818f22SArtyom Tarasenko { 3404eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3414eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 342023666daSMark Cave-Ayland 3434eb86065SPaolo Bonzini trace_esp_do_identify(message); 3444eb86065SPaolo Bonzini s->lun = message & 7; 345023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3464eb86065SPaolo Bonzini } 347f2818f22SArtyom Tarasenko 348799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 349023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3504eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 351fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 352023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 353023666daSMark Cave-Ayland } 3544eb86065SPaolo Bonzini } 355023666daSMark Cave-Ayland 3564eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3574eb86065SPaolo Bonzini { 3584eb86065SPaolo Bonzini do_message_phase(s); 3594eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3604eb86065SPaolo Bonzini do_command_phase(s); 361f2818f22SArtyom Tarasenko } 362f2818f22SArtyom Tarasenko 3639f149aa9Spbrook static void handle_satn(ESPState *s) 3649f149aa9Spbrook { 3651b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 36673d74342SBlue Swirl s->dma_cb = handle_satn; 36773d74342SBlue Swirl return; 36873d74342SBlue Swirl } 369b46a43a2SMark Cave-Ayland 3701bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3711bcaf71bSMark Cave-Ayland return; 3721bcaf71bSMark Cave-Ayland } 3733ee9a475SMark Cave-Ayland 3743ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_MO); 3753ee9a475SMark Cave-Ayland 3763ee9a475SMark Cave-Ayland if (s->dma) { 3773ee9a475SMark Cave-Ayland esp_do_dma(s); 3783ee9a475SMark Cave-Ayland } else { 3793ee9a475SMark Cave-Ayland if (get_cmd(s, ESP_CMDFIFO_SZ)) { 380023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 381c959f218SMark Cave-Ayland do_cmd(s); 3821bcaf71bSMark Cave-Ayland } 3839f149aa9Spbrook } 38494d5c79dSMark Cave-Ayland } 3859f149aa9Spbrook 386f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 387f2818f22SArtyom Tarasenko { 3881b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 38973d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 39073d74342SBlue Swirl return; 39173d74342SBlue Swirl } 392b46a43a2SMark Cave-Ayland 3931bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3941bcaf71bSMark Cave-Ayland return; 3951bcaf71bSMark Cave-Ayland } 3969ff0fd12SMark Cave-Ayland 397abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 3989ff0fd12SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3999ff0fd12SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 4009ff0fd12SMark Cave-Ayland 4019ff0fd12SMark Cave-Ayland if (s->dma) { 4029ff0fd12SMark Cave-Ayland esp_do_dma(s); 4039ff0fd12SMark Cave-Ayland } else { 4049ff0fd12SMark Cave-Ayland if (get_cmd(s, ESP_CMDFIFO_SZ)) { 4059ff0fd12SMark Cave-Ayland do_cmd(s); 4069ff0fd12SMark Cave-Ayland } 407f2818f22SArtyom Tarasenko } 408f2818f22SArtyom Tarasenko } 409f2818f22SArtyom Tarasenko 4109f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4119f149aa9Spbrook { 4121b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 41373d74342SBlue Swirl s->dma_cb = handle_satn_stop; 41473d74342SBlue Swirl return; 41573d74342SBlue Swirl } 416b46a43a2SMark Cave-Ayland 4171bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4181bcaf71bSMark Cave-Ayland return; 4191bcaf71bSMark Cave-Ayland } 420db4d4150SMark Cave-Ayland 421abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 422db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 423db4d4150SMark Cave-Ayland 424db4d4150SMark Cave-Ayland if (s->dma) { 425db4d4150SMark Cave-Ayland esp_do_dma(s); 426db4d4150SMark Cave-Ayland } else { 427db4d4150SMark Cave-Ayland if (get_cmd(s, 1)) { 428db4d4150SMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 429db4d4150SMark Cave-Ayland 430db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 431cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 432799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 433c73f96fdSblueswir1 esp_raise_irq(s); 4341bcaf71bSMark Cave-Ayland } 4359f149aa9Spbrook } 4369f149aa9Spbrook } 4379f149aa9Spbrook 4380fc5c15aSpbrook static void write_response(ESPState *s) 4392f275b8fSbellard { 440e3922557SMark Cave-Ayland uint8_t buf[2]; 441042879fcSMark Cave-Ayland 442bf4b9889SBlue Swirl trace_esp_write_response(s->status); 443042879fcSMark Cave-Ayland 4448baa1472SMark Cave-Ayland if (s->dma) { 4458baa1472SMark Cave-Ayland esp_do_dma(s); 4468baa1472SMark Cave-Ayland } else { 447e3922557SMark Cave-Ayland buf[0] = s->status; 448e3922557SMark Cave-Ayland buf[1] = 0; 449042879fcSMark Cave-Ayland 450e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 451e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4525ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 453c73f96fdSblueswir1 esp_raise_irq(s); 4542f275b8fSbellard } 4558baa1472SMark Cave-Ayland } 4564f6200f0Sbellard 457004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 4584d611c9aSpbrook { 459af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 460cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 461c73f96fdSblueswir1 esp_raise_irq(s); 462af74b3c1SMark Cave-Ayland esp_lower_drq(s); 463af74b3c1SMark Cave-Ayland } 4644d611c9aSpbrook } 465a917d384Spbrook 466a917d384Spbrook static void esp_do_dma(ESPState *s) 467a917d384Spbrook { 468023666daSMark Cave-Ayland uint32_t len, cmdlen; 469023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 47019e9afb1SMark Cave-Ayland int n; 471a917d384Spbrook 4726cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 473ad2725afSMark Cave-Ayland 474ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 475ad2725afSMark Cave-Ayland case STAT_MO: 47646b0c361SMark Cave-Ayland if (s->dma_memory_read) { 47746b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 47846b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 47946b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 48046b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 48146b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 48246b0c361SMark Cave-Ayland } else { 48346b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 48446b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 48546b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 48646b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 48746b0c361SMark Cave-Ayland } 48846b0c361SMark Cave-Ayland 48946b0c361SMark Cave-Ayland esp_raise_drq(s); 49046b0c361SMark Cave-Ayland 4913ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 4923ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 4933ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 4943ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 4953ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 4963ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 4973ee9a475SMark Cave-Ayland 4983ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 4993ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 5003ee9a475SMark Cave-Ayland esp_do_dma(s); 5013ee9a475SMark Cave-Ayland } 5023ee9a475SMark Cave-Ayland } 5033ee9a475SMark Cave-Ayland break; 5043ee9a475SMark Cave-Ayland 505db4d4150SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 506db4d4150SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) == 1) { 507db4d4150SMark Cave-Ayland /* First byte received, stop in message out phase */ 508db4d4150SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 509db4d4150SMark Cave-Ayland 510db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 511db4d4150SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 512db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 513db4d4150SMark Cave-Ayland esp_raise_irq(s); 514db4d4150SMark Cave-Ayland } 515db4d4150SMark Cave-Ayland break; 516db4d4150SMark Cave-Ayland 5173fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 51846b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 51946b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 52046b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 521cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 52246b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 52346b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 52446b0c361SMark Cave-Ayland esp_raise_irq(s); 52546b0c361SMark Cave-Ayland } 52646b0c361SMark Cave-Ayland break; 5273fd325a2SMark Cave-Ayland } 5283fd325a2SMark Cave-Ayland break; 52946b0c361SMark Cave-Ayland 530ad2725afSMark Cave-Ayland case STAT_CD: 531023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 532023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 53374d71ea1SLaurent Vivier if (s->dma_memory_read) { 5340ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 535023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 536023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 537a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 53874d71ea1SLaurent Vivier } else { 5393c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5403c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5413c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5423c7f3c8bSMark Cave-Ayland 54374d71ea1SLaurent Vivier esp_raise_drq(s); 5443c7f3c8bSMark Cave-Ayland } 545023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 54615407433SLaurent Vivier s->ti_size = 0; 54746b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 548799d90d8SMark Cave-Ayland /* Command has been received */ 549c959f218SMark Cave-Ayland do_cmd(s); 550799d90d8SMark Cave-Ayland } 551ad2725afSMark Cave-Ayland break; 5521454dc76SMark Cave-Ayland 5531454dc76SMark Cave-Ayland case STAT_DO: 5540db89536SMark Cave-Ayland if (!s->current_req) { 5550db89536SMark Cave-Ayland return; 5560db89536SMark Cave-Ayland } 5574460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 558a917d384Spbrook /* Defer until data is available. */ 559a917d384Spbrook return; 560a917d384Spbrook } 561a917d384Spbrook if (len > s->async_len) { 562a917d384Spbrook len = s->async_len; 563a917d384Spbrook } 56474d71ea1SLaurent Vivier if (s->dma_memory_read) { 5658b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 566f3666223SMark Cave-Ayland 567f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 568f3666223SMark Cave-Ayland s->async_buf += len; 569f3666223SMark Cave-Ayland s->async_len -= len; 570f3666223SMark Cave-Ayland s->ti_size += len; 571f3666223SMark Cave-Ayland 572e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 573e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 574f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 575f3666223SMark Cave-Ayland return; 576f3666223SMark Cave-Ayland } 577f3666223SMark Cave-Ayland 578004826d0SMark Cave-Ayland esp_dma_ti_check(s); 579a917d384Spbrook } else { 58019e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 58119e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 58219e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 58319e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 58419e9afb1SMark Cave-Ayland s->async_buf += n; 58519e9afb1SMark Cave-Ayland s->async_len -= n; 58619e9afb1SMark Cave-Ayland s->ti_size += n; 58719e9afb1SMark Cave-Ayland 58874d71ea1SLaurent Vivier esp_raise_drq(s); 589e4e166c8SMark Cave-Ayland 590e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 591e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 592e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 593e4e166c8SMark Cave-Ayland return; 594e4e166c8SMark Cave-Ayland } 595e4e166c8SMark Cave-Ayland 596004826d0SMark Cave-Ayland esp_dma_ti_check(s); 59774d71ea1SLaurent Vivier } 5981454dc76SMark Cave-Ayland break; 5991454dc76SMark Cave-Ayland 6001454dc76SMark Cave-Ayland case STAT_DI: 6011454dc76SMark Cave-Ayland if (!s->current_req) { 6021454dc76SMark Cave-Ayland return; 6031454dc76SMark Cave-Ayland } 6041454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 6051454dc76SMark Cave-Ayland /* Defer until data is available. */ 6061454dc76SMark Cave-Ayland return; 6071454dc76SMark Cave-Ayland } 6081454dc76SMark Cave-Ayland if (len > s->async_len) { 6091454dc76SMark Cave-Ayland len = s->async_len; 6101454dc76SMark Cave-Ayland } 61174d71ea1SLaurent Vivier if (s->dma_memory_write) { 6128b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 613f3666223SMark Cave-Ayland 614f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 615f3666223SMark Cave-Ayland s->async_buf += len; 616f3666223SMark Cave-Ayland s->async_len -= len; 617f3666223SMark Cave-Ayland s->ti_size -= len; 618f3666223SMark Cave-Ayland 619e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 620e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 621f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 622fabcba49SMark Cave-Ayland return; 623f3666223SMark Cave-Ayland } 624f3666223SMark Cave-Ayland 625004826d0SMark Cave-Ayland esp_dma_ti_check(s); 62674d71ea1SLaurent Vivier } else { 62782141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 628042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 629042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 63082141c8bSMark Cave-Ayland s->async_buf += len; 63182141c8bSMark Cave-Ayland s->async_len -= len; 63282141c8bSMark Cave-Ayland s->ti_size -= len; 63382141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 63474d71ea1SLaurent Vivier esp_raise_drq(s); 635e4e166c8SMark Cave-Ayland 636e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 637e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 638e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 639e4e166c8SMark Cave-Ayland return; 640e4e166c8SMark Cave-Ayland } 641e4e166c8SMark Cave-Ayland 642004826d0SMark Cave-Ayland esp_dma_ti_check(s); 643e4e166c8SMark Cave-Ayland } 6441454dc76SMark Cave-Ayland break; 6458baa1472SMark Cave-Ayland 6468baa1472SMark Cave-Ayland case STAT_ST: 6478baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6488baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6498baa1472SMark Cave-Ayland len = MIN(len, 1); 6508baa1472SMark Cave-Ayland 6518baa1472SMark Cave-Ayland if (len) { 6528baa1472SMark Cave-Ayland buf[0] = s->status; 6538baa1472SMark Cave-Ayland 6548baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6558baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6568baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6578baa1472SMark Cave-Ayland } else { 6588baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6598baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6608baa1472SMark Cave-Ayland } 6618baa1472SMark Cave-Ayland 6628baa1472SMark Cave-Ayland esp_set_phase(s, STAT_MI); 6638baa1472SMark Cave-Ayland 6648baa1472SMark Cave-Ayland if (esp_get_tc(s) > 0) { 6658baa1472SMark Cave-Ayland /* Process any message in phase data */ 6668baa1472SMark Cave-Ayland esp_do_dma(s); 6678baa1472SMark Cave-Ayland } 6688baa1472SMark Cave-Ayland } 6698baa1472SMark Cave-Ayland break; 6708baa1472SMark Cave-Ayland } 6718baa1472SMark Cave-Ayland break; 6728baa1472SMark Cave-Ayland 6738baa1472SMark Cave-Ayland case STAT_MI: 6748baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6758baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6768baa1472SMark Cave-Ayland len = MIN(len, 1); 6778baa1472SMark Cave-Ayland 6788baa1472SMark Cave-Ayland if (len) { 6798baa1472SMark Cave-Ayland buf[0] = 0; 6808baa1472SMark Cave-Ayland 6818baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6828baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6838baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6848baa1472SMark Cave-Ayland } else { 6858baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6868baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6878baa1472SMark Cave-Ayland } 6888baa1472SMark Cave-Ayland 6898baa1472SMark Cave-Ayland /* Raise end of command interrupt */ 6908baa1472SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 6918baa1472SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 6928baa1472SMark Cave-Ayland esp_raise_irq(s); 6938baa1472SMark Cave-Ayland } 6948baa1472SMark Cave-Ayland break; 6958baa1472SMark Cave-Ayland } 6968baa1472SMark Cave-Ayland break; 69774d71ea1SLaurent Vivier } 698a917d384Spbrook } 699a917d384Spbrook 700*a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s) 701*a1b8d389SMark Cave-Ayland { 702*a1b8d389SMark Cave-Ayland int len; 703*a1b8d389SMark Cave-Ayland 704*a1b8d389SMark Cave-Ayland if (!s->current_req) { 705*a1b8d389SMark Cave-Ayland return; 706*a1b8d389SMark Cave-Ayland } 707*a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 708*a1b8d389SMark Cave-Ayland /* Defer until data is available. */ 709*a1b8d389SMark Cave-Ayland return; 710*a1b8d389SMark Cave-Ayland } 711*a1b8d389SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 712*a1b8d389SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 713*a1b8d389SMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 714*a1b8d389SMark Cave-Ayland s->async_buf += len; 715*a1b8d389SMark Cave-Ayland s->async_len -= len; 716*a1b8d389SMark Cave-Ayland s->ti_size += len; 717*a1b8d389SMark Cave-Ayland 718*a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 719*a1b8d389SMark Cave-Ayland scsi_req_continue(s->current_req); 720*a1b8d389SMark Cave-Ayland return; 721*a1b8d389SMark Cave-Ayland } 722*a1b8d389SMark Cave-Ayland 723*a1b8d389SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 724*a1b8d389SMark Cave-Ayland esp_raise_irq(s); 725*a1b8d389SMark Cave-Ayland } 726*a1b8d389SMark Cave-Ayland 7271b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7281b9e48a5SMark Cave-Ayland { 7292572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 7307b320a8eSMark Cave-Ayland uint32_t cmdlen; 731*a1b8d389SMark Cave-Ayland int n; 7321b9e48a5SMark Cave-Ayland 73383e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 73483e803deSMark Cave-Ayland case STAT_MO: 7352572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 7362572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7372572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7382572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 73979a6c7c6SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 7402572689bSMark Cave-Ayland 7411b9e48a5SMark Cave-Ayland /* 7421b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7432cb40d44SStefan Weil * and then switch to command phase 7441b9e48a5SMark Cave-Ayland */ 7451b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 746abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 747cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 7481b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7491b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7501b9e48a5SMark Cave-Ayland esp_raise_irq(s); 75179a6c7c6SMark Cave-Ayland break; 75279a6c7c6SMark Cave-Ayland 75379a6c7c6SMark Cave-Ayland case STAT_CD: 75479a6c7c6SMark Cave-Ayland /* Copy FIFO into cmdfifo */ 75579a6c7c6SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 75679a6c7c6SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 75779a6c7c6SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 75879a6c7c6SMark Cave-Ayland 75979a6c7c6SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 76079a6c7c6SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 76179a6c7c6SMark Cave-Ayland s->ti_size = 0; 76279a6c7c6SMark Cave-Ayland 76379a6c7c6SMark Cave-Ayland /* No command received */ 76479a6c7c6SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 76579a6c7c6SMark Cave-Ayland return; 7661b9e48a5SMark Cave-Ayland } 76779a6c7c6SMark Cave-Ayland 76879a6c7c6SMark Cave-Ayland /* Command has been received */ 76979a6c7c6SMark Cave-Ayland do_cmd(s); 77083e803deSMark Cave-Ayland break; 7711b9e48a5SMark Cave-Ayland 7729d1aa52bSMark Cave-Ayland case STAT_DO: 773*a1b8d389SMark Cave-Ayland esp_nodma_ti_dataout(s); 7749d1aa52bSMark Cave-Ayland break; 7759d1aa52bSMark Cave-Ayland 7769d1aa52bSMark Cave-Ayland case STAT_DI: 7779d1aa52bSMark Cave-Ayland if (!s->current_req) { 7789d1aa52bSMark Cave-Ayland return; 7799d1aa52bSMark Cave-Ayland } 7809d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 7819d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 7829d1aa52bSMark Cave-Ayland return; 7839d1aa52bSMark Cave-Ayland } 7846ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7856ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7866ef2cabcSMark Cave-Ayland s->async_buf++; 7876ef2cabcSMark Cave-Ayland s->async_len--; 7886ef2cabcSMark Cave-Ayland s->ti_size--; 7896ef2cabcSMark Cave-Ayland } 7901b9e48a5SMark Cave-Ayland 7911b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7921b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7931b9e48a5SMark Cave-Ayland return; 7941b9e48a5SMark Cave-Ayland } 7951b9e48a5SMark Cave-Ayland 7969655f72cSMark Cave-Ayland /* If preloading the FIFO, defer until TI command issued */ 7979655f72cSMark Cave-Ayland if (s->rregs[ESP_CMD] != CMD_TI) { 7989655f72cSMark Cave-Ayland return; 7999655f72cSMark Cave-Ayland } 8009655f72cSMark Cave-Ayland 8011b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8021b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8039d1aa52bSMark Cave-Ayland break; 8049d1aa52bSMark Cave-Ayland } 8051b9e48a5SMark Cave-Ayland } 8061b9e48a5SMark Cave-Ayland 8074aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 808a917d384Spbrook { 8094aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8105a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 8114aaa6ac3SMark Cave-Ayland 812bf4b9889SBlue Swirl trace_esp_command_complete(); 8136ef2cabcSMark Cave-Ayland 8146ef2cabcSMark Cave-Ayland /* 8156ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8166ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8176ef2cabcSMark Cave-Ayland */ 8186ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 819c6df7102SPaolo Bonzini if (s->ti_size != 0) { 820bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 821c6df7102SPaolo Bonzini } 8226ef2cabcSMark Cave-Ayland } 8236ef2cabcSMark Cave-Ayland 824a917d384Spbrook s->async_len = 0; 8254aaa6ac3SMark Cave-Ayland if (req->status) { 826bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 827c6df7102SPaolo Bonzini } 8284aaa6ac3SMark Cave-Ayland s->status = req->status; 8296ef2cabcSMark Cave-Ayland 8306ef2cabcSMark Cave-Ayland /* 831cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 832cb988199SMark Cave-Ayland * byte is still in the FIFO 8336ef2cabcSMark Cave-Ayland */ 8348bb22495SMark Cave-Ayland s->ti_size = 0; 8358bb22495SMark Cave-Ayland 8368bb22495SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 8378bb22495SMark Cave-Ayland case CMD_SEL | CMD_DMA: 8388bb22495SMark Cave-Ayland case CMD_SEL: 8398bb22495SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 8408bb22495SMark Cave-Ayland case CMD_SELATN: 841cb988199SMark Cave-Ayland /* 8428bb22495SMark Cave-Ayland * No data phase for sequencer command so raise deferred bus service 843c90b2792SMark Cave-Ayland * and function complete interrupt 844cb988199SMark Cave-Ayland */ 845c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 8468bb22495SMark Cave-Ayland break; 847cb22ce50SMark Cave-Ayland 848cb22ce50SMark Cave-Ayland case CMD_TI | CMD_DMA: 849cb22ce50SMark Cave-Ayland case CMD_TI: 850cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 851cb22ce50SMark Cave-Ayland break; 8526ef2cabcSMark Cave-Ayland } 8536ef2cabcSMark Cave-Ayland 8548bb22495SMark Cave-Ayland /* Raise bus service interrupt to indicate change to STATUS phase */ 8558bb22495SMark Cave-Ayland esp_set_phase(s, STAT_ST); 8568bb22495SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8578bb22495SMark Cave-Ayland esp_raise_irq(s); 8588bb22495SMark Cave-Ayland esp_lower_drq(s); 8598bb22495SMark Cave-Ayland 8605c6c0e51SHannes Reinecke if (s->current_req) { 8615c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8625c6c0e51SHannes Reinecke s->current_req = NULL; 863a917d384Spbrook s->current_dev = NULL; 8645c6c0e51SHannes Reinecke } 865c6df7102SPaolo Bonzini } 866c6df7102SPaolo Bonzini 8679c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 868c6df7102SPaolo Bonzini { 869e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8706cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 871c6df7102SPaolo Bonzini 8726cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 873aba1f023SPaolo Bonzini s->async_len = len; 8740c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8754e78f3bfSMark Cave-Ayland 876c90b2792SMark Cave-Ayland if (!s->data_ready) { 877a4608fa0SMark Cave-Ayland s->data_ready = true; 878a4608fa0SMark Cave-Ayland 879a4608fa0SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 880a4608fa0SMark Cave-Ayland case CMD_SEL | CMD_DMA: 881a4608fa0SMark Cave-Ayland case CMD_SEL: 882a4608fa0SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 883a4608fa0SMark Cave-Ayland case CMD_SELATN: 884c90b2792SMark Cave-Ayland /* 885c90b2792SMark Cave-Ayland * Initial incoming data xfer is complete for sequencer command 886c90b2792SMark Cave-Ayland * so raise deferred bus service and function complete interrupt 887c90b2792SMark Cave-Ayland */ 888c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 889c90b2792SMark Cave-Ayland break; 890c90b2792SMark Cave-Ayland 891a4608fa0SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 892a4608fa0SMark Cave-Ayland case CMD_SELATNS: 8934e78f3bfSMark Cave-Ayland /* 8944e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8954e78f3bfSMark Cave-Ayland * completion interrupt 8964e78f3bfSMark Cave-Ayland */ 8974e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 898a4608fa0SMark Cave-Ayland break; 899a4608fa0SMark Cave-Ayland 900a4608fa0SMark Cave-Ayland case CMD_TI | CMD_DMA: 901a4608fa0SMark Cave-Ayland case CMD_TI: 902a4608fa0SMark Cave-Ayland /* 903a4608fa0SMark Cave-Ayland * Bus service interrupt raised because of initial change to 904a4608fa0SMark Cave-Ayland * DATA phase 905a4608fa0SMark Cave-Ayland */ 906cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 907a4608fa0SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 908a4608fa0SMark Cave-Ayland break; 909a4608fa0SMark Cave-Ayland } 910c90b2792SMark Cave-Ayland 911c90b2792SMark Cave-Ayland esp_raise_irq(s); 9124e78f3bfSMark Cave-Ayland } 9134e78f3bfSMark Cave-Ayland 9141b9e48a5SMark Cave-Ayland /* 9151b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9161b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9171b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9181b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9191b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9201b9e48a5SMark Cave-Ayland */ 9211b9e48a5SMark Cave-Ayland 92282003450SMark Cave-Ayland if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) { 923a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 924004826d0SMark Cave-Ayland esp_dma_ti_check(s); 925a79e767aSMark Cave-Ayland 926a79e767aSMark Cave-Ayland esp_do_dma(s); 92782003450SMark Cave-Ayland } else if (s->rregs[ESP_CMD] == CMD_TI) { 9281b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9291b9e48a5SMark Cave-Ayland } 930a917d384Spbrook } 9312e5d83bbSpbrook 9322f275b8fSbellard static void handle_ti(ESPState *s) 9332f275b8fSbellard { 9341b9e48a5SMark Cave-Ayland uint32_t dmalen; 9352f275b8fSbellard 9367246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9377246e160SHervé Poussineau s->dma_cb = handle_ti; 9387246e160SHervé Poussineau return; 9397246e160SHervé Poussineau } 9407246e160SHervé Poussineau 9414f6200f0Sbellard if (s->dma) { 9421b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 943b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9444d611c9aSpbrook esp_do_dma(s); 945799d90d8SMark Cave-Ayland } else { 9461b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9471b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9484f6200f0Sbellard } 9492f275b8fSbellard } 9502f275b8fSbellard 9519c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9526f7e9aecSbellard { 9535aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9545aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 955c9cf45c1SHannes Reinecke s->tchi_written = 0; 9564e9aec74Spbrook s->ti_size = 0; 9573f26c975SMark Cave-Ayland s->async_len = 0; 958042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 959023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9604e9aec74Spbrook s->dma = 0; 96173d74342SBlue Swirl s->dma_cb = NULL; 9628dea1dd4Sblueswir1 9638dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9646f7e9aecSbellard } 9656f7e9aecSbellard 966a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 96785948643SBlue Swirl { 96885948643SBlue Swirl qemu_irq_lower(s->irq); 96974d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 970a391fdbcSHervé Poussineau esp_hard_reset(s); 97185948643SBlue Swirl } 97285948643SBlue Swirl 973c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 974c6e51f1bSJohn Millikin { 9754a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 976c6e51f1bSJohn Millikin } 977c6e51f1bSJohn Millikin 978a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9792d069babSblueswir1 { 98085948643SBlue Swirl if (level) { 981a391fdbcSHervé Poussineau esp_soft_reset(s); 98285948643SBlue Swirl } 9832d069babSblueswir1 } 9842d069babSblueswir1 985f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 986f21fe39dSMark Cave-Ayland { 987f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 988f21fe39dSMark Cave-Ayland 989f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 990f21fe39dSMark Cave-Ayland s->dma = 1; 991f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 992f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 993f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 994f21fe39dSMark Cave-Ayland } else { 995f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 996f21fe39dSMark Cave-Ayland } 997f21fe39dSMark Cave-Ayland } else { 998f21fe39dSMark Cave-Ayland s->dma = 0; 999f21fe39dSMark Cave-Ayland } 1000f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1001f21fe39dSMark Cave-Ayland case CMD_NOP: 1002f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1003f21fe39dSMark Cave-Ayland break; 1004f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1005f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1006f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1007f21fe39dSMark Cave-Ayland break; 1008f21fe39dSMark Cave-Ayland case CMD_RESET: 1009f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1010f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1011f21fe39dSMark Cave-Ayland break; 1012f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1013f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1014f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1015f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1016f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1017f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1018f21fe39dSMark Cave-Ayland } 1019f21fe39dSMark Cave-Ayland break; 1020f21fe39dSMark Cave-Ayland case CMD_TI: 1021f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1022f21fe39dSMark Cave-Ayland handle_ti(s); 1023f21fe39dSMark Cave-Ayland break; 1024f21fe39dSMark Cave-Ayland case CMD_ICCS: 1025f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1026f21fe39dSMark Cave-Ayland write_response(s); 1027f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1028abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1029f21fe39dSMark Cave-Ayland break; 1030f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1031f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1032f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1033f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1034f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1035f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1036f21fe39dSMark Cave-Ayland break; 1037f21fe39dSMark Cave-Ayland case CMD_PAD: 1038f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1039f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1040f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1041f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1042f21fe39dSMark Cave-Ayland break; 1043f21fe39dSMark Cave-Ayland case CMD_SATN: 1044f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1045f21fe39dSMark Cave-Ayland break; 1046f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1047f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1048f21fe39dSMark Cave-Ayland break; 1049f21fe39dSMark Cave-Ayland case CMD_SEL: 1050f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1051f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1052f21fe39dSMark Cave-Ayland break; 1053f21fe39dSMark Cave-Ayland case CMD_SELATN: 1054f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1055f21fe39dSMark Cave-Ayland handle_satn(s); 1056f21fe39dSMark Cave-Ayland break; 1057f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1058f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1059f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1060f21fe39dSMark Cave-Ayland break; 1061f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1062f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1063f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1064f21fe39dSMark Cave-Ayland break; 1065f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1066f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1067f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1068f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1069f21fe39dSMark Cave-Ayland break; 1070f21fe39dSMark Cave-Ayland default: 1071f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1072f21fe39dSMark Cave-Ayland break; 1073f21fe39dSMark Cave-Ayland } 1074f21fe39dSMark Cave-Ayland } 1075f21fe39dSMark Cave-Ayland 10769c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 107773d74342SBlue Swirl { 1078b630c075SMark Cave-Ayland uint32_t val; 107973d74342SBlue Swirl 10806f7e9aecSbellard switch (saddr) { 10815ad6bb97Sblueswir1 case ESP_FIFO: 10821b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 10831b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 10848dea1dd4Sblueswir1 /* Data out. */ 1085ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 10865ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1087042879fcSMark Cave-Ayland } else { 1088c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 10894f6200f0Sbellard } 1090b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 10914f6200f0Sbellard break; 10925ad6bb97Sblueswir1 case ESP_RINTR: 109394d5c79dSMark Cave-Ayland /* 109494d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 109594d5c79dSMark Cave-Ayland * except TC 109694d5c79dSMark Cave-Ayland */ 1097b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 10982814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 10992814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1100af947a3dSMark Cave-Ayland /* 1101af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1102af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1103af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1104af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1105af947a3dSMark Cave-Ayland * transition. 1106af947a3dSMark Cave-Ayland * 1107af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1108af947a3dSMark Cave-Ayland */ 1109c73f96fdSblueswir1 esp_lower_irq(s); 1110b630c075SMark Cave-Ayland break; 1111c9cf45c1SHannes Reinecke case ESP_TCHI: 1112c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1113c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1114b630c075SMark Cave-Ayland val = s->chip_id; 1115b630c075SMark Cave-Ayland } else { 1116b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1117c9cf45c1SHannes Reinecke } 1118b630c075SMark Cave-Ayland break; 1119238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1120238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1121238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1122238ec4d7SMark Cave-Ayland break; 11236f7e9aecSbellard default: 1124b630c075SMark Cave-Ayland val = s->rregs[saddr]; 11256f7e9aecSbellard break; 11266f7e9aecSbellard } 1127b630c075SMark Cave-Ayland 1128b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1129b630c075SMark Cave-Ayland return val; 11306f7e9aecSbellard } 11316f7e9aecSbellard 11329c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 11336f7e9aecSbellard { 1134bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 11356f7e9aecSbellard switch (saddr) { 1136c9cf45c1SHannes Reinecke case ESP_TCHI: 1137c9cf45c1SHannes Reinecke s->tchi_written = true; 1138c9cf45c1SHannes Reinecke /* fall through */ 11395ad6bb97Sblueswir1 case ESP_TCLO: 11405ad6bb97Sblueswir1 case ESP_TCMID: 11415ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 11424f6200f0Sbellard break; 11435ad6bb97Sblueswir1 case ESP_FIFO: 1144df91fd4eSMark Cave-Ayland if (esp_get_phase(s) == STAT_MO || esp_get_phase(s) == STAT_CD) { 11452572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 11462572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 11472572689bSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo)); 11482572689bSMark Cave-Ayland } 11496ef2cabcSMark Cave-Ayland 11506ef2cabcSMark Cave-Ayland /* 11516ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 11526ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 11536ef2cabcSMark Cave-Ayland */ 11546ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 11556ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 11566ef2cabcSMark Cave-Ayland esp_raise_irq(s); 11576ef2cabcSMark Cave-Ayland } 11582e5d83bbSpbrook } else { 1159e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 11602e5d83bbSpbrook } 11614f6200f0Sbellard break; 11625ad6bb97Sblueswir1 case ESP_CMD: 11634f6200f0Sbellard s->rregs[saddr] = val; 1164f21fe39dSMark Cave-Ayland esp_run_cmd(s); 11656f7e9aecSbellard break; 11665ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11674f6200f0Sbellard break; 11685ad6bb97Sblueswir1 case ESP_CFG1: 11699ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11709ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11714f6200f0Sbellard s->rregs[saddr] = val; 11724f6200f0Sbellard break; 11735ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11744f6200f0Sbellard break; 11756f7e9aecSbellard default: 11763af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11778dea1dd4Sblueswir1 return; 11786f7e9aecSbellard } 11792f275b8fSbellard s->wregs[saddr] = val; 11806f7e9aecSbellard } 11816f7e9aecSbellard 1182a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11838372d383SPeter Maydell unsigned size, bool is_write, 11848372d383SPeter Maydell MemTxAttrs attrs) 118567bb5314SAvi Kivity { 118667bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 118767bb5314SAvi Kivity } 11886f7e9aecSbellard 11896cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11906cc88d6bSMark Cave-Ayland { 11916cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11926cc88d6bSMark Cave-Ayland 11936cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11946cc88d6bSMark Cave-Ayland return version_id < 5; 11956cc88d6bSMark Cave-Ayland } 11966cc88d6bSMark Cave-Ayland 11974e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11984e78f3bfSMark Cave-Ayland { 11994e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12004e78f3bfSMark Cave-Ayland 12014e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12020bcd5a18SMark Cave-Ayland return version_id >= 5; 12034e78f3bfSMark Cave-Ayland } 12044e78f3bfSMark Cave-Ayland 12054eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 12064eb86065SPaolo Bonzini { 12074eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 12084eb86065SPaolo Bonzini 12094eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12104eb86065SPaolo Bonzini return version_id >= 6; 12114eb86065SPaolo Bonzini } 12124eb86065SPaolo Bonzini 121382003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id) 121482003450SMark Cave-Ayland { 121582003450SMark Cave-Ayland ESPState *s = ESP(opaque); 121682003450SMark Cave-Ayland 121782003450SMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 121882003450SMark Cave-Ayland return version_id >= 5 && version_id <= 6; 121982003450SMark Cave-Ayland } 122082003450SMark Cave-Ayland 1221ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12220bd005beSMark Cave-Ayland { 1223ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1224ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12250bd005beSMark Cave-Ayland 12260bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12270bd005beSMark Cave-Ayland return 0; 12280bd005beSMark Cave-Ayland } 12290bd005beSMark Cave-Ayland 12300bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12310bd005beSMark Cave-Ayland { 12320bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1233042879fcSMark Cave-Ayland int len, i; 12340bd005beSMark Cave-Ayland 12356cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12366cc88d6bSMark Cave-Ayland 12376cc88d6bSMark Cave-Ayland if (version_id < 5) { 12386cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1239042879fcSMark Cave-Ayland 1240042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1241042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1242042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1243042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1244042879fcSMark Cave-Ayland } 1245023666daSMark Cave-Ayland 1246023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1247023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1248023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1249023666daSMark Cave-Ayland } 12506cc88d6bSMark Cave-Ayland } 12516cc88d6bSMark Cave-Ayland 12520bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12530bd005beSMark Cave-Ayland return 0; 12540bd005beSMark Cave-Ayland } 12550bd005beSMark Cave-Ayland 12569c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1257cc9952f3SBlue Swirl .name = "esp", 125882003450SMark Cave-Ayland .version_id = 7, 1259cc9952f3SBlue Swirl .minimum_version_id = 3, 12600bd005beSMark Cave-Ayland .post_load = esp_post_load, 12612d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1262cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1263cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1264cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1265042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1266042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1267042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12683944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12694aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12704aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12714aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12724aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1273cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1274023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1275023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1276023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1277023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1278023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1279023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1280cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12816cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12828dded6deSMark Cave-Ayland VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5), 1283023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1284042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1285023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 128682003450SMark Cave-Ayland VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState, 128782003450SMark Cave-Ayland esp_is_between_version_5_and_6), 12884eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1289cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 129074d71ea1SLaurent Vivier }, 1291cc9952f3SBlue Swirl }; 12926f7e9aecSbellard 1293a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1294a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1295a391fdbcSHervé Poussineau { 1296a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1297eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1298a391fdbcSHervé Poussineau uint32_t saddr; 1299a391fdbcSHervé Poussineau 1300a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1301eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1302a391fdbcSHervé Poussineau } 1303a391fdbcSHervé Poussineau 1304a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1305a391fdbcSHervé Poussineau unsigned int size) 1306a391fdbcSHervé Poussineau { 1307a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1308eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1309a391fdbcSHervé Poussineau uint32_t saddr; 1310a391fdbcSHervé Poussineau 1311a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1312eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1313a391fdbcSHervé Poussineau } 1314a391fdbcSHervé Poussineau 1315a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1316a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1317a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1318a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1319a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1320a391fdbcSHervé Poussineau }; 1321a391fdbcSHervé Poussineau 132274d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 132374d71ea1SLaurent Vivier uint64_t val, unsigned int size) 132474d71ea1SLaurent Vivier { 132574d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1326eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 132774d71ea1SLaurent Vivier 1328960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1329960ebfd9SMark Cave-Ayland 133074d71ea1SLaurent Vivier switch (size) { 133174d71ea1SLaurent Vivier case 1: 1332761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133374d71ea1SLaurent Vivier break; 133474d71ea1SLaurent Vivier case 2: 1335761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1336761bef75SMark Cave-Ayland esp_pdma_write(s, val); 133774d71ea1SLaurent Vivier break; 133874d71ea1SLaurent Vivier } 1339b46a43a2SMark Cave-Ayland esp_do_dma(s); 134074d71ea1SLaurent Vivier } 134174d71ea1SLaurent Vivier 134274d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 134374d71ea1SLaurent Vivier unsigned int size) 134474d71ea1SLaurent Vivier { 134574d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1346eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 134774d71ea1SLaurent Vivier uint64_t val = 0; 134874d71ea1SLaurent Vivier 1349960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1350960ebfd9SMark Cave-Ayland 135174d71ea1SLaurent Vivier switch (size) { 135274d71ea1SLaurent Vivier case 1: 1353761bef75SMark Cave-Ayland val = esp_pdma_read(s); 135474d71ea1SLaurent Vivier break; 135574d71ea1SLaurent Vivier case 2: 1356761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1357761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 135874d71ea1SLaurent Vivier break; 135974d71ea1SLaurent Vivier } 1360b46a43a2SMark Cave-Ayland esp_do_dma(s); 136174d71ea1SLaurent Vivier return val; 136274d71ea1SLaurent Vivier } 136374d71ea1SLaurent Vivier 1364a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1365a7a22088SMark Cave-Ayland { 1366a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1367a7a22088SMark Cave-Ayland 1368a7a22088SMark Cave-Ayland scsi_req_ref(req); 1369a7a22088SMark Cave-Ayland s->current_req = req; 1370a7a22088SMark Cave-Ayland return s; 1371a7a22088SMark Cave-Ayland } 1372a7a22088SMark Cave-Ayland 137374d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 137474d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 137574d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 137674d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 137774d71ea1SLaurent Vivier .valid.min_access_size = 1, 1378cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1379cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1380cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 138174d71ea1SLaurent Vivier }; 138274d71ea1SLaurent Vivier 1383afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1384afd4030cSPaolo Bonzini .tcq = false, 13857e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13867e0380b9SPaolo Bonzini .max_lun = 7, 1387afd4030cSPaolo Bonzini 1388a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1389c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 139094d3f98aSPaolo Bonzini .complete = esp_command_complete, 139194d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1392cfdc1bb0SPaolo Bonzini }; 1393cfdc1bb0SPaolo Bonzini 1394a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1395cfb9de9cSPaul Brook { 139684fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1397eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1398a391fdbcSHervé Poussineau 1399a391fdbcSHervé Poussineau switch (irq) { 1400a391fdbcSHervé Poussineau case 0: 1401a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1402a391fdbcSHervé Poussineau break; 1403a391fdbcSHervé Poussineau case 1: 1404b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1405a391fdbcSHervé Poussineau break; 1406a391fdbcSHervé Poussineau } 1407a391fdbcSHervé Poussineau } 1408a391fdbcSHervé Poussineau 1409b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1410a391fdbcSHervé Poussineau { 1411b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 141284fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1413eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1414eb169c76SMark Cave-Ayland 1415eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1416eb169c76SMark Cave-Ayland return; 1417eb169c76SMark Cave-Ayland } 14186f7e9aecSbellard 1419b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 142074d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1421a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14226f7e9aecSbellard 1423d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 142429776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 142574d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1426b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 142774d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1428cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 142974d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14306f7e9aecSbellard 1431b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14322d069babSblueswir1 1433739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 143467e999beSbellard } 1435cfb9de9cSPaul Brook 1436a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1437a391fdbcSHervé Poussineau { 143884fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1439eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1440eb169c76SMark Cave-Ayland 1441eb169c76SMark Cave-Ayland esp_hard_reset(s); 1442eb169c76SMark Cave-Ayland } 1443eb169c76SMark Cave-Ayland 1444eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1445eb169c76SMark Cave-Ayland { 1446eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1447eb169c76SMark Cave-Ayland 1448eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1449a391fdbcSHervé Poussineau } 1450a391fdbcSHervé Poussineau 1451a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1452a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14530bd005beSMark Cave-Ayland .version_id = 2, 1454ea84a442SGuenter Roeck .minimum_version_id = 1, 1455ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 14562d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 14570bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1458a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1459a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1460a391fdbcSHervé Poussineau } 1461999e12bbSAnthony Liguori }; 1462999e12bbSAnthony Liguori 1463a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1464999e12bbSAnthony Liguori { 146539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1466999e12bbSAnthony Liguori 1467b09318caSHu Tao dc->realize = sysbus_esp_realize; 1468a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1469a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1470125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 147163235df8SBlue Swirl } 1472999e12bbSAnthony Liguori 14731f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 147484fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 147539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1476eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1477a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1478a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 147963235df8SBlue Swirl }; 148063235df8SBlue Swirl 1481042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1482042879fcSMark Cave-Ayland { 1483042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1484042879fcSMark Cave-Ayland 1485042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1486023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1487042879fcSMark Cave-Ayland } 1488042879fcSMark Cave-Ayland 1489042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1490042879fcSMark Cave-Ayland { 1491042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1492042879fcSMark Cave-Ayland 1493042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1494023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1495042879fcSMark Cave-Ayland } 1496042879fcSMark Cave-Ayland 1497eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1498eb169c76SMark Cave-Ayland { 1499eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1500eb169c76SMark Cave-Ayland 1501eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1502eb169c76SMark Cave-Ayland dc->user_creatable = false; 1503eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1504eb169c76SMark Cave-Ayland } 1505eb169c76SMark Cave-Ayland 1506eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1507eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1508eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1509042879fcSMark Cave-Ayland .instance_init = esp_init, 1510042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1511eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1512eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1513eb169c76SMark Cave-Ayland }; 1514eb169c76SMark Cave-Ayland 151583f7d43aSAndreas Färber static void esp_register_types(void) 1516cfb9de9cSPaul Brook { 1517a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1518eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1519cfb9de9cSPaul Brook } 1520cfb9de9cSPaul Brook 152183f7d43aSAndreas Färber type_init(esp_register_types) 1522