16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 22677987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) 2271e794c51SMark Cave-Ayland { 2281e794c51SMark Cave-Ayland s->pdma_cb = cb; 2291e794c51SMark Cave-Ayland } 2301e794c51SMark Cave-Ayland 231c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2326130b188SLaurent Vivier { 2336130b188SLaurent Vivier int target; 2346130b188SLaurent Vivier 2356130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2366130b188SLaurent Vivier 2376130b188SLaurent Vivier s->ti_size = 0; 2386130b188SLaurent Vivier 239cf40a5e4SMark Cave-Ayland if (s->current_req) { 240cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 241cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 242cf40a5e4SMark Cave-Ayland } 243cf40a5e4SMark Cave-Ayland 2446130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2456130b188SLaurent Vivier if (!s->current_dev) { 2466130b188SLaurent Vivier /* No such drive */ 2476130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 248cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2496130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2506130b188SLaurent Vivier esp_raise_irq(s); 2516130b188SLaurent Vivier return -1; 2526130b188SLaurent Vivier } 2534e78f3bfSMark Cave-Ayland 2544e78f3bfSMark Cave-Ayland /* 2554e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2564eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2574e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2584e78f3bfSMark Cave-Ayland */ 2594e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2604e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2616130b188SLaurent Vivier return 0; 2626130b188SLaurent Vivier } 2636130b188SLaurent Vivier 26420c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2652f275b8fSbellard { 266023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 267042879fcSMark Cave-Ayland uint32_t dmalen, n; 2682f275b8fSbellard int target; 2692f275b8fSbellard 2708dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2714f6200f0Sbellard if (s->dma) { 27220c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 27320c8d2edSMark Cave-Ayland if (dmalen == 0) { 2746c1fef6bSPrasad J Pandit return 0; 2756c1fef6bSPrasad J Pandit } 27674d71ea1SLaurent Vivier if (s->dma_memory_read) { 2778b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 278fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 279023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 280a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - dmalen); 2814f6200f0Sbellard } else { 28274d71ea1SLaurent Vivier return 0; 28374d71ea1SLaurent Vivier } 28474d71ea1SLaurent Vivier } else { 285023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 28620c8d2edSMark Cave-Ayland if (dmalen == 0) { 287d3cdc491SPrasad J Pandit return 0; 288d3cdc491SPrasad J Pandit } 2897b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 290fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2917b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 29220c8d2edSMark Cave-Ayland } 293bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2942e5d83bbSpbrook 2959f149aa9Spbrook return dmalen; 2969f149aa9Spbrook } 2979f149aa9Spbrook 2984eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2999f149aa9Spbrook { 3007b320a8eSMark Cave-Ayland uint32_t cmdlen; 3019f149aa9Spbrook int32_t datalen; 302f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 3037b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 3049f149aa9Spbrook 3054eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 306023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 30799545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 30899545751SMark Cave-Ayland return; 30999545751SMark Cave-Ayland } 3107b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 311023666daSMark Cave-Ayland 3124eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 313b22f83d8SAlexandra Diupina if (!current_lun) { 314b22f83d8SAlexandra Diupina /* No such drive */ 315b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 316b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 317b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 318b22f83d8SAlexandra Diupina esp_raise_irq(s); 319b22f83d8SAlexandra Diupina return; 320b22f83d8SAlexandra Diupina } 321b22f83d8SAlexandra Diupina 322fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 323c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 32467e999beSbellard s->ti_size = datalen; 325023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 32667e999beSbellard if (datalen != 0) { 3271b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3282e5d83bbSpbrook if (datalen > 0) { 3294e78f3bfSMark Cave-Ayland /* 3304e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3314e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3324e78f3bfSMark Cave-Ayland */ 3334e78f3bfSMark Cave-Ayland s->data_in_ready = false; 334abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 3354f6200f0Sbellard } else { 336abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 337cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 338c73f96fdSblueswir1 esp_raise_irq(s); 33982141c8bSMark Cave-Ayland esp_lower_drq(s); 3402f275b8fSbellard } 3414e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3424e78f3bfSMark Cave-Ayland return; 3434e78f3bfSMark Cave-Ayland } 3444e78f3bfSMark Cave-Ayland } 3452f275b8fSbellard 3464eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 347f2818f22SArtyom Tarasenko { 3484eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3494eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 350023666daSMark Cave-Ayland 3514eb86065SPaolo Bonzini trace_esp_do_identify(message); 3524eb86065SPaolo Bonzini s->lun = message & 7; 353023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3544eb86065SPaolo Bonzini } 355f2818f22SArtyom Tarasenko 356799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 357023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3584eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 359fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 360023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 361023666daSMark Cave-Ayland } 3624eb86065SPaolo Bonzini } 363023666daSMark Cave-Ayland 3644eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3654eb86065SPaolo Bonzini { 3664eb86065SPaolo Bonzini do_message_phase(s); 3674eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3684eb86065SPaolo Bonzini do_command_phase(s); 369f2818f22SArtyom Tarasenko } 370f2818f22SArtyom Tarasenko 37174d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 37274d71ea1SLaurent Vivier { 3732572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 3742572689bSMark Cave-Ayland int n; 3752572689bSMark Cave-Ayland 3762572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 3772572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 3782572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 3792572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 3802572689bSMark Cave-Ayland 381e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 382023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 383c959f218SMark Cave-Ayland do_cmd(s); 38474d71ea1SLaurent Vivier } 38574d71ea1SLaurent Vivier } 38674d71ea1SLaurent Vivier 3879f149aa9Spbrook static void handle_satn(ESPState *s) 3889f149aa9Spbrook { 38949691315SMark Cave-Ayland int32_t cmdlen; 39049691315SMark Cave-Ayland 3911b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 39273d74342SBlue Swirl s->dma_cb = handle_satn; 39373d74342SBlue Swirl return; 39473d74342SBlue Swirl } 39577987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_PDMA_CB); 3961bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3971bcaf71bSMark Cave-Ayland return; 3981bcaf71bSMark Cave-Ayland } 399023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 40049691315SMark Cave-Ayland if (cmdlen > 0) { 401023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 402c959f218SMark Cave-Ayland do_cmd(s); 40349691315SMark Cave-Ayland } else if (cmdlen == 0) { 4041bcaf71bSMark Cave-Ayland if (s->dma) { 4051bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4061bcaf71bSMark Cave-Ayland } 40749691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 40849691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 409abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 4109f149aa9Spbrook } 41194d5c79dSMark Cave-Ayland } 4129f149aa9Spbrook 413f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 414f2818f22SArtyom Tarasenko { 41549691315SMark Cave-Ayland int32_t cmdlen; 41649691315SMark Cave-Ayland 4171b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 41873d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 41973d74342SBlue Swirl return; 42073d74342SBlue Swirl } 42166fd5657SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 4221bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4231bcaf71bSMark Cave-Ayland return; 4241bcaf71bSMark Cave-Ayland } 425023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 42649691315SMark Cave-Ayland if (cmdlen > 0) { 427023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 4284eb86065SPaolo Bonzini do_cmd(s); 42949691315SMark Cave-Ayland } else if (cmdlen == 0) { 4301bcaf71bSMark Cave-Ayland if (s->dma) { 4311bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4321bcaf71bSMark Cave-Ayland } 43349691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 43449691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 435abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 436f2818f22SArtyom Tarasenko } 437f2818f22SArtyom Tarasenko } 438f2818f22SArtyom Tarasenko 43974d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 44074d71ea1SLaurent Vivier { 4412572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 4422572689bSMark Cave-Ayland int n; 4432572689bSMark Cave-Ayland 4442572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 4452572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 4462572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 4472572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 4482572689bSMark Cave-Ayland 449e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 450023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 451023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 452abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 453abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 454cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 45574d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 45674d71ea1SLaurent Vivier esp_raise_irq(s); 45774d71ea1SLaurent Vivier } 45874d71ea1SLaurent Vivier } 45974d71ea1SLaurent Vivier 4609f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4619f149aa9Spbrook { 46249691315SMark Cave-Ayland int32_t cmdlen; 46349691315SMark Cave-Ayland 4641b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 46573d74342SBlue Swirl s->dma_cb = handle_satn_stop; 46673d74342SBlue Swirl return; 46773d74342SBlue Swirl } 46877987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); 4691bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4701bcaf71bSMark Cave-Ayland return; 4711bcaf71bSMark Cave-Ayland } 472799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 47349691315SMark Cave-Ayland if (cmdlen > 0) { 474023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 475023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 476abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 477cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 478799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 479c73f96fdSblueswir1 esp_raise_irq(s); 48049691315SMark Cave-Ayland } else if (cmdlen == 0) { 4811bcaf71bSMark Cave-Ayland if (s->dma) { 4821bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4831bcaf71bSMark Cave-Ayland } 484799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 485799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 486abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 4879f149aa9Spbrook } 4889f149aa9Spbrook } 4899f149aa9Spbrook 49074d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 49174d71ea1SLaurent Vivier { 492abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 493cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 49474d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 49574d71ea1SLaurent Vivier esp_raise_irq(s); 49674d71ea1SLaurent Vivier } 49774d71ea1SLaurent Vivier 4980fc5c15aSpbrook static void write_response(ESPState *s) 4992f275b8fSbellard { 500e3922557SMark Cave-Ayland uint8_t buf[2]; 501042879fcSMark Cave-Ayland 502bf4b9889SBlue Swirl trace_esp_write_response(s->status); 503042879fcSMark Cave-Ayland 504e3922557SMark Cave-Ayland buf[0] = s->status; 505e3922557SMark Cave-Ayland buf[1] = 0; 506042879fcSMark Cave-Ayland 5074f6200f0Sbellard if (s->dma) { 50874d71ea1SLaurent Vivier if (s->dma_memory_write) { 509e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 510abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 511cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 5125ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 5134f6200f0Sbellard } else { 51477987ef5SMark Cave-Ayland esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); 51574d71ea1SLaurent Vivier esp_raise_drq(s); 51674d71ea1SLaurent Vivier return; 51774d71ea1SLaurent Vivier } 51874d71ea1SLaurent Vivier } else { 519e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 520e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 5215ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 5224f6200f0Sbellard } 523c73f96fdSblueswir1 esp_raise_irq(s); 5242f275b8fSbellard } 5254f6200f0Sbellard 526004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 5274d611c9aSpbrook { 528af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 529cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 530c73f96fdSblueswir1 esp_raise_irq(s); 531af74b3c1SMark Cave-Ayland esp_lower_drq(s); 532af74b3c1SMark Cave-Ayland } 5334d611c9aSpbrook } 534a917d384Spbrook 53574d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 53674d71ea1SLaurent Vivier { 5372572689bSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 53882141c8bSMark Cave-Ayland int len; 539*9e60cf78SMark Cave-Ayland uint32_t n, cmdlen; 540*9e60cf78SMark Cave-Ayland 541*9e60cf78SMark Cave-Ayland len = esp_get_tc(s); 5426cc88d6bSMark Cave-Ayland 543e8c84b19SMark Cave-Ayland switch (esp_get_phase(s)) { 544e8c84b19SMark Cave-Ayland case STAT_MO: 545*9e60cf78SMark Cave-Ayland if (s->dma_memory_read) { 546*9e60cf78SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 547*9e60cf78SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 548*9e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 549*9e60cf78SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 550*9e60cf78SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 551*9e60cf78SMark Cave-Ayland } else { 5522572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5532572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5542572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 555*9e60cf78SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 556e62a959aSMark Cave-Ayland } 557e62a959aSMark Cave-Ayland 558*9e60cf78SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 559*9e60cf78SMark Cave-Ayland esp_raise_drq(s); 560c348458fSMark Cave-Ayland 561*9e60cf78SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 562*9e60cf78SMark Cave-Ayland if (esp_get_tc(s) == 0) { 563abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 564c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 565c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 566c348458fSMark Cave-Ayland esp_raise_irq(s); 567c348458fSMark Cave-Ayland } 568e8c84b19SMark Cave-Ayland break; 56982141c8bSMark Cave-Ayland 570*9e60cf78SMark Cave-Ayland case STAT_CD: 571*9e60cf78SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 572*9e60cf78SMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 573*9e60cf78SMark Cave-Ayland if (s->dma_memory_read) { 574*9e60cf78SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 575*9e60cf78SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 576*9e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 577*9e60cf78SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 578*9e60cf78SMark Cave-Ayland } else { 579*9e60cf78SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 580*9e60cf78SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 581*9e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 582*9e60cf78SMark Cave-Ayland 583*9e60cf78SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 584*9e60cf78SMark Cave-Ayland esp_raise_drq(s); 585*9e60cf78SMark Cave-Ayland } 586*9e60cf78SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 587*9e60cf78SMark Cave-Ayland s->ti_size = 0; 588*9e60cf78SMark Cave-Ayland if (esp_get_tc(s) == 0) { 589*9e60cf78SMark Cave-Ayland /* Command has been received */ 590*9e60cf78SMark Cave-Ayland do_cmd(s); 591*9e60cf78SMark Cave-Ayland } 592*9e60cf78SMark Cave-Ayland break; 593*9e60cf78SMark Cave-Ayland 594844b3a84SMark Cave-Ayland case STAT_DO: 5950db89536SMark Cave-Ayland if (!s->current_req) { 5960db89536SMark Cave-Ayland return; 5970db89536SMark Cave-Ayland } 59882141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5997aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 6007aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 6017b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 6027aa6baeeSMark Cave-Ayland s->async_buf += n; 6037aa6baeeSMark Cave-Ayland s->async_len -= n; 6047aa6baeeSMark Cave-Ayland s->ti_size += n; 6057aa6baeeSMark Cave-Ayland 606e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 607e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 60874d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 60982141c8bSMark Cave-Ayland return; 61082141c8bSMark Cave-Ayland } 61182141c8bSMark Cave-Ayland 612004826d0SMark Cave-Ayland esp_dma_ti_check(s); 613844b3a84SMark Cave-Ayland break; 614844b3a84SMark Cave-Ayland 615844b3a84SMark Cave-Ayland case STAT_DI: 616844b3a84SMark Cave-Ayland if (!s->current_req) { 617844b3a84SMark Cave-Ayland return; 618844b3a84SMark Cave-Ayland } 61982141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 6207aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 6217aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 622042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 62382141c8bSMark Cave-Ayland s->async_buf += len; 62482141c8bSMark Cave-Ayland s->async_len -= len; 62582141c8bSMark Cave-Ayland s->ti_size -= len; 62682141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6271b2e34caSMark Cave-Ayland 6281b2e34caSMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 6291b2e34caSMark Cave-Ayland /* Defer until the scsi layer has completed */ 6301b2e34caSMark Cave-Ayland scsi_req_continue(s->current_req); 6311b2e34caSMark Cave-Ayland s->data_in_ready = false; 6321b2e34caSMark Cave-Ayland return; 6331b2e34caSMark Cave-Ayland } 6341b2e34caSMark Cave-Ayland 6351b2e34caSMark Cave-Ayland esp_dma_ti_check(s); 636844b3a84SMark Cave-Ayland break; 63774d71ea1SLaurent Vivier } 63882141c8bSMark Cave-Ayland } 63974d71ea1SLaurent Vivier 640a917d384Spbrook static void esp_do_dma(ESPState *s) 641a917d384Spbrook { 642023666daSMark Cave-Ayland uint32_t len, cmdlen; 643023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 64419e9afb1SMark Cave-Ayland int n; 645a917d384Spbrook 6466cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 647ad2725afSMark Cave-Ayland 648ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 649ad2725afSMark Cave-Ayland case STAT_MO: 65046b0c361SMark Cave-Ayland if (s->dma_memory_read) { 65146b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 65246b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 65346b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 65446b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 65546b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 65646b0c361SMark Cave-Ayland } else { 65746b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 65846b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 65946b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 66046b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 66146b0c361SMark Cave-Ayland } 66246b0c361SMark Cave-Ayland 66346b0c361SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 66446b0c361SMark Cave-Ayland esp_raise_drq(s); 66546b0c361SMark Cave-Ayland 66646b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 66746b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 66846b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 66946b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 67046b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 67146b0c361SMark Cave-Ayland esp_raise_irq(s); 67246b0c361SMark Cave-Ayland } 67346b0c361SMark Cave-Ayland break; 67446b0c361SMark Cave-Ayland 675ad2725afSMark Cave-Ayland case STAT_CD: 676023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 677023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 67874d71ea1SLaurent Vivier if (s->dma_memory_read) { 6790ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 680023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 681023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 682a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 68374d71ea1SLaurent Vivier } else { 6843c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 6853c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 6863c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 6873c7f3c8bSMark Cave-Ayland 68877987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 68974d71ea1SLaurent Vivier esp_raise_drq(s); 6903c7f3c8bSMark Cave-Ayland } 691023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 69215407433SLaurent Vivier s->ti_size = 0; 69346b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 694799d90d8SMark Cave-Ayland /* Command has been received */ 695c959f218SMark Cave-Ayland do_cmd(s); 696799d90d8SMark Cave-Ayland } 697ad2725afSMark Cave-Ayland break; 6981454dc76SMark Cave-Ayland 6991454dc76SMark Cave-Ayland case STAT_DO: 7000db89536SMark Cave-Ayland if (!s->current_req) { 7010db89536SMark Cave-Ayland return; 7020db89536SMark Cave-Ayland } 7034460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 704a917d384Spbrook /* Defer until data is available. */ 705a917d384Spbrook return; 706a917d384Spbrook } 707a917d384Spbrook if (len > s->async_len) { 708a917d384Spbrook len = s->async_len; 709a917d384Spbrook } 71074d71ea1SLaurent Vivier if (s->dma_memory_read) { 7118b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 712f3666223SMark Cave-Ayland 713f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 714f3666223SMark Cave-Ayland s->async_buf += len; 715f3666223SMark Cave-Ayland s->async_len -= len; 716f3666223SMark Cave-Ayland s->ti_size += len; 717f3666223SMark Cave-Ayland 718e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 719e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 720f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 721f3666223SMark Cave-Ayland return; 722f3666223SMark Cave-Ayland } 723f3666223SMark Cave-Ayland 724004826d0SMark Cave-Ayland esp_dma_ti_check(s); 725a917d384Spbrook } else { 72619e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 72719e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 72819e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 72919e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 73019e9afb1SMark Cave-Ayland s->async_buf += n; 73119e9afb1SMark Cave-Ayland s->async_len -= n; 73219e9afb1SMark Cave-Ayland s->ti_size += n; 73319e9afb1SMark Cave-Ayland 73477987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 73574d71ea1SLaurent Vivier esp_raise_drq(s); 736e4e166c8SMark Cave-Ayland 737e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 738e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 739e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 740e4e166c8SMark Cave-Ayland return; 741e4e166c8SMark Cave-Ayland } 742e4e166c8SMark Cave-Ayland 743004826d0SMark Cave-Ayland esp_dma_ti_check(s); 74474d71ea1SLaurent Vivier } 7451454dc76SMark Cave-Ayland break; 7461454dc76SMark Cave-Ayland 7471454dc76SMark Cave-Ayland case STAT_DI: 7481454dc76SMark Cave-Ayland if (!s->current_req) { 7491454dc76SMark Cave-Ayland return; 7501454dc76SMark Cave-Ayland } 7511454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 7521454dc76SMark Cave-Ayland /* Defer until data is available. */ 7531454dc76SMark Cave-Ayland return; 7541454dc76SMark Cave-Ayland } 7551454dc76SMark Cave-Ayland if (len > s->async_len) { 7561454dc76SMark Cave-Ayland len = s->async_len; 7571454dc76SMark Cave-Ayland } 75874d71ea1SLaurent Vivier if (s->dma_memory_write) { 7598b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 760f3666223SMark Cave-Ayland 761f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 762f3666223SMark Cave-Ayland s->async_buf += len; 763f3666223SMark Cave-Ayland s->async_len -= len; 764f3666223SMark Cave-Ayland s->ti_size -= len; 765f3666223SMark Cave-Ayland 766e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 767e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 768f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 769fabcba49SMark Cave-Ayland return; 770f3666223SMark Cave-Ayland } 771f3666223SMark Cave-Ayland 772004826d0SMark Cave-Ayland esp_dma_ti_check(s); 77374d71ea1SLaurent Vivier } else { 77482141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 775042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 776042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 77782141c8bSMark Cave-Ayland s->async_buf += len; 77882141c8bSMark Cave-Ayland s->async_len -= len; 77982141c8bSMark Cave-Ayland s->ti_size -= len; 78082141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 78177987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 78274d71ea1SLaurent Vivier esp_raise_drq(s); 783e4e166c8SMark Cave-Ayland 784e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 785e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 786e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 787e4e166c8SMark Cave-Ayland return; 788e4e166c8SMark Cave-Ayland } 789e4e166c8SMark Cave-Ayland 790004826d0SMark Cave-Ayland esp_dma_ti_check(s); 791e4e166c8SMark Cave-Ayland } 7921454dc76SMark Cave-Ayland break; 79374d71ea1SLaurent Vivier } 794a917d384Spbrook } 795a917d384Spbrook 7961b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7971b9e48a5SMark Cave-Ayland { 7982572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 7997b320a8eSMark Cave-Ayland uint32_t cmdlen; 8002572689bSMark Cave-Ayland int len, n; 8011b9e48a5SMark Cave-Ayland 80283e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 80383e803deSMark Cave-Ayland case STAT_MO: 80483e803deSMark Cave-Ayland case STAT_CD: 8052572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 8062572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 8072572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 8082572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 8092572689bSMark Cave-Ayland 8101b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 8111b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 8121b9e48a5SMark Cave-Ayland s->ti_size = 0; 8135a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_CD) { 8141b9e48a5SMark Cave-Ayland /* No command received */ 8151b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 8161b9e48a5SMark Cave-Ayland return; 8171b9e48a5SMark Cave-Ayland } 8181b9e48a5SMark Cave-Ayland 8191b9e48a5SMark Cave-Ayland /* Command has been received */ 8201b9e48a5SMark Cave-Ayland do_cmd(s); 8211b9e48a5SMark Cave-Ayland } else { 8221b9e48a5SMark Cave-Ayland /* 8231b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 8242cb40d44SStefan Weil * and then switch to command phase 8251b9e48a5SMark Cave-Ayland */ 8261b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 827abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 8281b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 8291b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8301b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8311b9e48a5SMark Cave-Ayland } 83283e803deSMark Cave-Ayland break; 8331b9e48a5SMark Cave-Ayland 8349d1aa52bSMark Cave-Ayland case STAT_DO: 8350db89536SMark Cave-Ayland if (!s->current_req) { 8360db89536SMark Cave-Ayland return; 8370db89536SMark Cave-Ayland } 8381b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8391b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 8401b9e48a5SMark Cave-Ayland return; 8411b9e48a5SMark Cave-Ayland } 84277668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 84377668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 8447b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 8451b9e48a5SMark Cave-Ayland s->async_buf += len; 8461b9e48a5SMark Cave-Ayland s->async_len -= len; 8471b9e48a5SMark Cave-Ayland s->ti_size += len; 8489d1aa52bSMark Cave-Ayland 8499d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 8509d1aa52bSMark Cave-Ayland scsi_req_continue(s->current_req); 8519d1aa52bSMark Cave-Ayland return; 8529d1aa52bSMark Cave-Ayland } 8539d1aa52bSMark Cave-Ayland 8549d1aa52bSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8559d1aa52bSMark Cave-Ayland esp_raise_irq(s); 8569d1aa52bSMark Cave-Ayland break; 8579d1aa52bSMark Cave-Ayland 8589d1aa52bSMark Cave-Ayland case STAT_DI: 8599d1aa52bSMark Cave-Ayland if (!s->current_req) { 8609d1aa52bSMark Cave-Ayland return; 8619d1aa52bSMark Cave-Ayland } 8629d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 8639d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 8649d1aa52bSMark Cave-Ayland return; 8659d1aa52bSMark Cave-Ayland } 8666ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 8676ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 8686ef2cabcSMark Cave-Ayland s->async_buf++; 8696ef2cabcSMark Cave-Ayland s->async_len--; 8706ef2cabcSMark Cave-Ayland s->ti_size--; 8716ef2cabcSMark Cave-Ayland } 8721b9e48a5SMark Cave-Ayland 8731b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8741b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 8751b9e48a5SMark Cave-Ayland return; 8761b9e48a5SMark Cave-Ayland } 8771b9e48a5SMark Cave-Ayland 8781b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8791b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8809d1aa52bSMark Cave-Ayland break; 8819d1aa52bSMark Cave-Ayland } 8821b9e48a5SMark Cave-Ayland } 8831b9e48a5SMark Cave-Ayland 88477987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s) 88577987ef5SMark Cave-Ayland { 88677987ef5SMark Cave-Ayland switch (s->pdma_cb) { 88777987ef5SMark Cave-Ayland case SATN_PDMA_CB: 88877987ef5SMark Cave-Ayland satn_pdma_cb(s); 88977987ef5SMark Cave-Ayland break; 89077987ef5SMark Cave-Ayland case SATN_STOP_PDMA_CB: 89177987ef5SMark Cave-Ayland satn_stop_pdma_cb(s); 89277987ef5SMark Cave-Ayland break; 89377987ef5SMark Cave-Ayland case WRITE_RESPONSE_PDMA_CB: 89477987ef5SMark Cave-Ayland write_response_pdma_cb(s); 89577987ef5SMark Cave-Ayland break; 89677987ef5SMark Cave-Ayland case DO_DMA_PDMA_CB: 89777987ef5SMark Cave-Ayland do_dma_pdma_cb(s); 89877987ef5SMark Cave-Ayland break; 89977987ef5SMark Cave-Ayland default: 90077987ef5SMark Cave-Ayland g_assert_not_reached(); 90177987ef5SMark Cave-Ayland } 90277987ef5SMark Cave-Ayland } 90377987ef5SMark Cave-Ayland 9044aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 905a917d384Spbrook { 9064aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 9075a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 9084aaa6ac3SMark Cave-Ayland 909bf4b9889SBlue Swirl trace_esp_command_complete(); 9106ef2cabcSMark Cave-Ayland 9116ef2cabcSMark Cave-Ayland /* 9126ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 9136ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 9146ef2cabcSMark Cave-Ayland */ 9156ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 916c6df7102SPaolo Bonzini if (s->ti_size != 0) { 917bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 918c6df7102SPaolo Bonzini } 9196ef2cabcSMark Cave-Ayland } 9206ef2cabcSMark Cave-Ayland 921a917d384Spbrook s->async_len = 0; 9224aaa6ac3SMark Cave-Ayland if (req->status) { 923bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 924c6df7102SPaolo Bonzini } 9254aaa6ac3SMark Cave-Ayland s->status = req->status; 9266ef2cabcSMark Cave-Ayland 9276ef2cabcSMark Cave-Ayland /* 928cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 929cb988199SMark Cave-Ayland * byte is still in the FIFO 9306ef2cabcSMark Cave-Ayland */ 931abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 932cb988199SMark Cave-Ayland if (s->ti_size == 0) { 933cb988199SMark Cave-Ayland /* 934cb988199SMark Cave-Ayland * Transfer complete: force TC to zero just in case a TI command was 935cb988199SMark Cave-Ayland * requested for more data than the command returns (Solaris 8 does 936cb988199SMark Cave-Ayland * this) 937cb988199SMark Cave-Ayland */ 938cb988199SMark Cave-Ayland esp_set_tc(s, 0); 939004826d0SMark Cave-Ayland esp_dma_ti_check(s); 940cb988199SMark Cave-Ayland } else { 941cb988199SMark Cave-Ayland /* 942cb988199SMark Cave-Ayland * Transfer truncated: raise INTR_BS to indicate early change of 943cb988199SMark Cave-Ayland * phase 944cb988199SMark Cave-Ayland */ 945cb988199SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 946cb988199SMark Cave-Ayland esp_raise_irq(s); 947cb988199SMark Cave-Ayland s->ti_size = 0; 9486ef2cabcSMark Cave-Ayland } 9496ef2cabcSMark Cave-Ayland 9505c6c0e51SHannes Reinecke if (s->current_req) { 9515c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 9525c6c0e51SHannes Reinecke s->current_req = NULL; 953a917d384Spbrook s->current_dev = NULL; 9545c6c0e51SHannes Reinecke } 955c6df7102SPaolo Bonzini } 956c6df7102SPaolo Bonzini 9579c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 958c6df7102SPaolo Bonzini { 959e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9605a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 9616cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 962c6df7102SPaolo Bonzini 9636cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 964aba1f023SPaolo Bonzini s->async_len = len; 9650c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 9664e78f3bfSMark Cave-Ayland 9674e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 9684e78f3bfSMark Cave-Ayland /* 9694e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 9704e78f3bfSMark Cave-Ayland * completion interrupt 9714e78f3bfSMark Cave-Ayland */ 9724e78f3bfSMark Cave-Ayland s->data_in_ready = true; 9734e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 9744e78f3bfSMark Cave-Ayland esp_raise_irq(s); 9754e78f3bfSMark Cave-Ayland } 9764e78f3bfSMark Cave-Ayland 9771b9e48a5SMark Cave-Ayland /* 9781b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9791b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9801b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9811b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9821b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9831b9e48a5SMark Cave-Ayland */ 9841b9e48a5SMark Cave-Ayland 985880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 986a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 987004826d0SMark Cave-Ayland esp_dma_ti_check(s); 988a79e767aSMark Cave-Ayland 989a79e767aSMark Cave-Ayland esp_do_dma(s); 990880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 9911b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9921b9e48a5SMark Cave-Ayland } 993a917d384Spbrook } 9942e5d83bbSpbrook 9952f275b8fSbellard static void handle_ti(ESPState *s) 9962f275b8fSbellard { 9971b9e48a5SMark Cave-Ayland uint32_t dmalen; 9982f275b8fSbellard 9997246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 10007246e160SHervé Poussineau s->dma_cb = handle_ti; 10017246e160SHervé Poussineau return; 10027246e160SHervé Poussineau } 10037246e160SHervé Poussineau 10041b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 10054f6200f0Sbellard if (s->dma) { 10061b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 1007b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 10084d611c9aSpbrook esp_do_dma(s); 1009799d90d8SMark Cave-Ayland } else { 10101b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 10111b9e48a5SMark Cave-Ayland esp_do_nodma(s); 10124f6200f0Sbellard } 10132f275b8fSbellard } 10142f275b8fSbellard 10159c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 10166f7e9aecSbellard { 10175aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 10185aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 1019c9cf45c1SHannes Reinecke s->tchi_written = 0; 10204e9aec74Spbrook s->ti_size = 0; 10213f26c975SMark Cave-Ayland s->async_len = 0; 1022042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 1023023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 10244e9aec74Spbrook s->dma = 0; 102573d74342SBlue Swirl s->dma_cb = NULL; 10268dea1dd4Sblueswir1 10278dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 10286f7e9aecSbellard } 10296f7e9aecSbellard 1030a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 103185948643SBlue Swirl { 103285948643SBlue Swirl qemu_irq_lower(s->irq); 103374d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 1034a391fdbcSHervé Poussineau esp_hard_reset(s); 103585948643SBlue Swirl } 103685948643SBlue Swirl 1037c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 1038c6e51f1bSJohn Millikin { 10394a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 1040c6e51f1bSJohn Millikin } 1041c6e51f1bSJohn Millikin 1042a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 10432d069babSblueswir1 { 104485948643SBlue Swirl if (level) { 1045a391fdbcSHervé Poussineau esp_soft_reset(s); 104685948643SBlue Swirl } 10472d069babSblueswir1 } 10482d069babSblueswir1 1049f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 1050f21fe39dSMark Cave-Ayland { 1051f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 1052f21fe39dSMark Cave-Ayland 1053f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 1054f21fe39dSMark Cave-Ayland s->dma = 1; 1055f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 1056f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 1057f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 1058f21fe39dSMark Cave-Ayland } else { 1059f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 1060f21fe39dSMark Cave-Ayland } 1061f21fe39dSMark Cave-Ayland } else { 1062f21fe39dSMark Cave-Ayland s->dma = 0; 1063f21fe39dSMark Cave-Ayland } 1064f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1065f21fe39dSMark Cave-Ayland case CMD_NOP: 1066f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1067f21fe39dSMark Cave-Ayland break; 1068f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1069f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1070f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1071f21fe39dSMark Cave-Ayland break; 1072f21fe39dSMark Cave-Ayland case CMD_RESET: 1073f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1074f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1075f21fe39dSMark Cave-Ayland break; 1076f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1077f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1078f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1079f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1080f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1081f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1082f21fe39dSMark Cave-Ayland } 1083f21fe39dSMark Cave-Ayland break; 1084f21fe39dSMark Cave-Ayland case CMD_TI: 1085f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1086f21fe39dSMark Cave-Ayland handle_ti(s); 1087f21fe39dSMark Cave-Ayland break; 1088f21fe39dSMark Cave-Ayland case CMD_ICCS: 1089f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1090f21fe39dSMark Cave-Ayland write_response(s); 1091f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1092abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1093f21fe39dSMark Cave-Ayland break; 1094f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1095f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1096f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1097f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1098f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1099f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1100f21fe39dSMark Cave-Ayland break; 1101f21fe39dSMark Cave-Ayland case CMD_PAD: 1102f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1103f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1104f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1105f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1106f21fe39dSMark Cave-Ayland break; 1107f21fe39dSMark Cave-Ayland case CMD_SATN: 1108f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1109f21fe39dSMark Cave-Ayland break; 1110f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1111f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1112f21fe39dSMark Cave-Ayland break; 1113f21fe39dSMark Cave-Ayland case CMD_SEL: 1114f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1115f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1116f21fe39dSMark Cave-Ayland break; 1117f21fe39dSMark Cave-Ayland case CMD_SELATN: 1118f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1119f21fe39dSMark Cave-Ayland handle_satn(s); 1120f21fe39dSMark Cave-Ayland break; 1121f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1122f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1123f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1124f21fe39dSMark Cave-Ayland break; 1125f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1126f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1127f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1128f21fe39dSMark Cave-Ayland break; 1129f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1130f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1131f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1132f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1133f21fe39dSMark Cave-Ayland break; 1134f21fe39dSMark Cave-Ayland default: 1135f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1136f21fe39dSMark Cave-Ayland break; 1137f21fe39dSMark Cave-Ayland } 1138f21fe39dSMark Cave-Ayland } 1139f21fe39dSMark Cave-Ayland 11409c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 114173d74342SBlue Swirl { 1142b630c075SMark Cave-Ayland uint32_t val; 114373d74342SBlue Swirl 11446f7e9aecSbellard switch (saddr) { 11455ad6bb97Sblueswir1 case ESP_FIFO: 11461b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 11471b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 11488dea1dd4Sblueswir1 /* Data out. */ 1149ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 11505ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1151042879fcSMark Cave-Ayland } else { 11525a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_DI) { 11536ef2cabcSMark Cave-Ayland if (s->ti_size) { 11546ef2cabcSMark Cave-Ayland esp_do_nodma(s); 11556ef2cabcSMark Cave-Ayland } else { 11566ef2cabcSMark Cave-Ayland /* 11576ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 11586ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 11596ef2cabcSMark Cave-Ayland */ 1160abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 11616ef2cabcSMark Cave-Ayland } 11626ef2cabcSMark Cave-Ayland } 1163c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 11644f6200f0Sbellard } 1165b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 11664f6200f0Sbellard break; 11675ad6bb97Sblueswir1 case ESP_RINTR: 116894d5c79dSMark Cave-Ayland /* 116994d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 117094d5c79dSMark Cave-Ayland * except TC 117194d5c79dSMark Cave-Ayland */ 1172b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 11732814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 11742814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1175af947a3dSMark Cave-Ayland /* 1176af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1177af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1178af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1179af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1180af947a3dSMark Cave-Ayland * transition. 1181af947a3dSMark Cave-Ayland * 1182af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1183af947a3dSMark Cave-Ayland */ 1184c73f96fdSblueswir1 esp_lower_irq(s); 1185b630c075SMark Cave-Ayland break; 1186c9cf45c1SHannes Reinecke case ESP_TCHI: 1187c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1188c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1189b630c075SMark Cave-Ayland val = s->chip_id; 1190b630c075SMark Cave-Ayland } else { 1191b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1192c9cf45c1SHannes Reinecke } 1193b630c075SMark Cave-Ayland break; 1194238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1195238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1196238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1197238ec4d7SMark Cave-Ayland break; 11986f7e9aecSbellard default: 1199b630c075SMark Cave-Ayland val = s->rregs[saddr]; 12006f7e9aecSbellard break; 12016f7e9aecSbellard } 1202b630c075SMark Cave-Ayland 1203b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1204b630c075SMark Cave-Ayland return val; 12056f7e9aecSbellard } 12066f7e9aecSbellard 12079c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 12086f7e9aecSbellard { 1209bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 12106f7e9aecSbellard switch (saddr) { 1211c9cf45c1SHannes Reinecke case ESP_TCHI: 1212c9cf45c1SHannes Reinecke s->tchi_written = true; 1213c9cf45c1SHannes Reinecke /* fall through */ 12145ad6bb97Sblueswir1 case ESP_TCLO: 12155ad6bb97Sblueswir1 case ESP_TCMID: 12165ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 12174f6200f0Sbellard break; 12185ad6bb97Sblueswir1 case ESP_FIFO: 1219df91fd4eSMark Cave-Ayland if (esp_get_phase(s) == STAT_MO || esp_get_phase(s) == STAT_CD) { 12202572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 12212572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12222572689bSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo)); 12232572689bSMark Cave-Ayland } 12246ef2cabcSMark Cave-Ayland 12256ef2cabcSMark Cave-Ayland /* 12266ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 12276ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 12286ef2cabcSMark Cave-Ayland */ 12296ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 12306ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 12316ef2cabcSMark Cave-Ayland esp_raise_irq(s); 12326ef2cabcSMark Cave-Ayland } 12332e5d83bbSpbrook } else { 1234e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12352e5d83bbSpbrook } 12364f6200f0Sbellard break; 12375ad6bb97Sblueswir1 case ESP_CMD: 12384f6200f0Sbellard s->rregs[saddr] = val; 1239f21fe39dSMark Cave-Ayland esp_run_cmd(s); 12406f7e9aecSbellard break; 12415ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 12424f6200f0Sbellard break; 12435ad6bb97Sblueswir1 case ESP_CFG1: 12449ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 12459ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 12464f6200f0Sbellard s->rregs[saddr] = val; 12474f6200f0Sbellard break; 12485ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 12494f6200f0Sbellard break; 12506f7e9aecSbellard default: 12513af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 12528dea1dd4Sblueswir1 return; 12536f7e9aecSbellard } 12542f275b8fSbellard s->wregs[saddr] = val; 12556f7e9aecSbellard } 12566f7e9aecSbellard 1257a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 12588372d383SPeter Maydell unsigned size, bool is_write, 12598372d383SPeter Maydell MemTxAttrs attrs) 126067bb5314SAvi Kivity { 126167bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 126267bb5314SAvi Kivity } 12636f7e9aecSbellard 12646cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 12656cc88d6bSMark Cave-Ayland { 12666cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 12676cc88d6bSMark Cave-Ayland 12686cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12696cc88d6bSMark Cave-Ayland return version_id < 5; 12706cc88d6bSMark Cave-Ayland } 12716cc88d6bSMark Cave-Ayland 12724e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 12734e78f3bfSMark Cave-Ayland { 12744e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12754e78f3bfSMark Cave-Ayland 12764e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12770bcd5a18SMark Cave-Ayland return version_id >= 5; 12784e78f3bfSMark Cave-Ayland } 12794e78f3bfSMark Cave-Ayland 12804eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 12814eb86065SPaolo Bonzini { 12824eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 12834eb86065SPaolo Bonzini 12844eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12854eb86065SPaolo Bonzini return version_id >= 6; 12864eb86065SPaolo Bonzini } 12874eb86065SPaolo Bonzini 1288ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12890bd005beSMark Cave-Ayland { 1290ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1291ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12920bd005beSMark Cave-Ayland 12930bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12940bd005beSMark Cave-Ayland return 0; 12950bd005beSMark Cave-Ayland } 12960bd005beSMark Cave-Ayland 12970bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12980bd005beSMark Cave-Ayland { 12990bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1300042879fcSMark Cave-Ayland int len, i; 13010bd005beSMark Cave-Ayland 13026cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 13036cc88d6bSMark Cave-Ayland 13046cc88d6bSMark Cave-Ayland if (version_id < 5) { 13056cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1306042879fcSMark Cave-Ayland 1307042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1308042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1309042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1310042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1311042879fcSMark Cave-Ayland } 1312023666daSMark Cave-Ayland 1313023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1314023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1315023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1316023666daSMark Cave-Ayland } 13176cc88d6bSMark Cave-Ayland } 13186cc88d6bSMark Cave-Ayland 13190bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 13200bd005beSMark Cave-Ayland return 0; 13210bd005beSMark Cave-Ayland } 13220bd005beSMark Cave-Ayland 1323eda59b39SMark Cave-Ayland /* 1324eda59b39SMark Cave-Ayland * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the 1325eda59b39SMark Cave-Ayland * guest CPU to perform the transfers between the SCSI bus and memory 1326eda59b39SMark Cave-Ayland * itself. This is indicated by the dma_memory_read and dma_memory_write 1327eda59b39SMark Cave-Ayland * functions being NULL (in contrast to the ESP PCI device) whilst 1328eda59b39SMark Cave-Ayland * dma_enabled is still set. 1329eda59b39SMark Cave-Ayland */ 1330eda59b39SMark Cave-Ayland 1331eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque) 1332eda59b39SMark Cave-Ayland { 1333eda59b39SMark Cave-Ayland ESPState *s = ESP(opaque); 1334eda59b39SMark Cave-Ayland 1335eda59b39SMark Cave-Ayland return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 1336eda59b39SMark Cave-Ayland s->dma_enabled; 1337eda59b39SMark Cave-Ayland } 1338eda59b39SMark Cave-Ayland 1339eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = { 1340eda59b39SMark Cave-Ayland .name = "esp/pdma", 1341eda59b39SMark Cave-Ayland .version_id = 0, 1342eda59b39SMark Cave-Ayland .minimum_version_id = 0, 1343eda59b39SMark Cave-Ayland .needed = esp_pdma_needed, 13442d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1345eda59b39SMark Cave-Ayland VMSTATE_UINT8(pdma_cb, ESPState), 1346eda59b39SMark Cave-Ayland VMSTATE_END_OF_LIST() 1347eda59b39SMark Cave-Ayland } 1348eda59b39SMark Cave-Ayland }; 1349eda59b39SMark Cave-Ayland 13509c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1351cc9952f3SBlue Swirl .name = "esp", 13524eb86065SPaolo Bonzini .version_id = 6, 1353cc9952f3SBlue Swirl .minimum_version_id = 3, 13540bd005beSMark Cave-Ayland .post_load = esp_post_load, 13552d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1356cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1357cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1358cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1359042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1360042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1361042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 13623944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 13634aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 13644aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 13654aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 13664aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1367cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1368023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1369023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1370023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1371023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1372023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1373023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1374cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 13756cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 13764e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1377023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1378042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1379023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 13801b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 13814eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1382cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 138374d71ea1SLaurent Vivier }, 13842d7b39a6SRichard Henderson .subsections = (const VMStateDescription * const []) { 1385eda59b39SMark Cave-Ayland &vmstate_esp_pdma, 1386eda59b39SMark Cave-Ayland NULL 1387eda59b39SMark Cave-Ayland } 1388cc9952f3SBlue Swirl }; 13896f7e9aecSbellard 1390a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1391a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1392a391fdbcSHervé Poussineau { 1393a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1394eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1395a391fdbcSHervé Poussineau uint32_t saddr; 1396a391fdbcSHervé Poussineau 1397a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1398eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1399a391fdbcSHervé Poussineau } 1400a391fdbcSHervé Poussineau 1401a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1402a391fdbcSHervé Poussineau unsigned int size) 1403a391fdbcSHervé Poussineau { 1404a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1405eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1406a391fdbcSHervé Poussineau uint32_t saddr; 1407a391fdbcSHervé Poussineau 1408a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1409eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1410a391fdbcSHervé Poussineau } 1411a391fdbcSHervé Poussineau 1412a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1413a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1414a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1415a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1416a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1417a391fdbcSHervé Poussineau }; 1418a391fdbcSHervé Poussineau 141974d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 142074d71ea1SLaurent Vivier uint64_t val, unsigned int size) 142174d71ea1SLaurent Vivier { 142274d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1423eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 142474d71ea1SLaurent Vivier 1425960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1426960ebfd9SMark Cave-Ayland 142774d71ea1SLaurent Vivier switch (size) { 142874d71ea1SLaurent Vivier case 1: 1429761bef75SMark Cave-Ayland esp_pdma_write(s, val); 143074d71ea1SLaurent Vivier break; 143174d71ea1SLaurent Vivier case 2: 1432761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1433761bef75SMark Cave-Ayland esp_pdma_write(s, val); 143474d71ea1SLaurent Vivier break; 143574d71ea1SLaurent Vivier } 1436d0243b09SMark Cave-Ayland esp_pdma_cb(s); 143774d71ea1SLaurent Vivier } 143874d71ea1SLaurent Vivier 143974d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 144074d71ea1SLaurent Vivier unsigned int size) 144174d71ea1SLaurent Vivier { 144274d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1443eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 144474d71ea1SLaurent Vivier uint64_t val = 0; 144574d71ea1SLaurent Vivier 1446960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1447960ebfd9SMark Cave-Ayland 144874d71ea1SLaurent Vivier switch (size) { 144974d71ea1SLaurent Vivier case 1: 1450761bef75SMark Cave-Ayland val = esp_pdma_read(s); 145174d71ea1SLaurent Vivier break; 145274d71ea1SLaurent Vivier case 2: 1453761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1454761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 145574d71ea1SLaurent Vivier break; 145674d71ea1SLaurent Vivier } 1457d0243b09SMark Cave-Ayland esp_pdma_cb(s); 145874d71ea1SLaurent Vivier return val; 145974d71ea1SLaurent Vivier } 146074d71ea1SLaurent Vivier 1461a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1462a7a22088SMark Cave-Ayland { 1463a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1464a7a22088SMark Cave-Ayland 1465a7a22088SMark Cave-Ayland scsi_req_ref(req); 1466a7a22088SMark Cave-Ayland s->current_req = req; 1467a7a22088SMark Cave-Ayland return s; 1468a7a22088SMark Cave-Ayland } 1469a7a22088SMark Cave-Ayland 147074d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 147174d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 147274d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 147374d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 147474d71ea1SLaurent Vivier .valid.min_access_size = 1, 1475cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1476cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1477cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 147874d71ea1SLaurent Vivier }; 147974d71ea1SLaurent Vivier 1480afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1481afd4030cSPaolo Bonzini .tcq = false, 14827e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 14837e0380b9SPaolo Bonzini .max_lun = 7, 1484afd4030cSPaolo Bonzini 1485a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1486c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 148794d3f98aSPaolo Bonzini .complete = esp_command_complete, 148894d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1489cfdc1bb0SPaolo Bonzini }; 1490cfdc1bb0SPaolo Bonzini 1491a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1492cfb9de9cSPaul Brook { 149384fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1494eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1495a391fdbcSHervé Poussineau 1496a391fdbcSHervé Poussineau switch (irq) { 1497a391fdbcSHervé Poussineau case 0: 1498a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1499a391fdbcSHervé Poussineau break; 1500a391fdbcSHervé Poussineau case 1: 1501b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1502a391fdbcSHervé Poussineau break; 1503a391fdbcSHervé Poussineau } 1504a391fdbcSHervé Poussineau } 1505a391fdbcSHervé Poussineau 1506b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1507a391fdbcSHervé Poussineau { 1508b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 150984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1510eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1511eb169c76SMark Cave-Ayland 1512eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1513eb169c76SMark Cave-Ayland return; 1514eb169c76SMark Cave-Ayland } 15156f7e9aecSbellard 1516b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 151774d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1518a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 15196f7e9aecSbellard 1520d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 152129776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 152274d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1523b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 152474d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1525cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 152674d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 15276f7e9aecSbellard 1528b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 15292d069babSblueswir1 1530739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 153167e999beSbellard } 1532cfb9de9cSPaul Brook 1533a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1534a391fdbcSHervé Poussineau { 153584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1536eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1537eb169c76SMark Cave-Ayland 1538eb169c76SMark Cave-Ayland esp_hard_reset(s); 1539eb169c76SMark Cave-Ayland } 1540eb169c76SMark Cave-Ayland 1541eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1542eb169c76SMark Cave-Ayland { 1543eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1544eb169c76SMark Cave-Ayland 1545eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1546a391fdbcSHervé Poussineau } 1547a391fdbcSHervé Poussineau 1548a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1549a391fdbcSHervé Poussineau .name = "sysbusespscsi", 15500bd005beSMark Cave-Ayland .version_id = 2, 1551ea84a442SGuenter Roeck .minimum_version_id = 1, 1552ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 15532d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 15540bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1555a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1556a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1557a391fdbcSHervé Poussineau } 1558999e12bbSAnthony Liguori }; 1559999e12bbSAnthony Liguori 1560a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1561999e12bbSAnthony Liguori { 156239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1563999e12bbSAnthony Liguori 1564b09318caSHu Tao dc->realize = sysbus_esp_realize; 1565a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1566a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1567125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 156863235df8SBlue Swirl } 1569999e12bbSAnthony Liguori 15701f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 157184fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 157239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1573eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1574a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1575a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 157663235df8SBlue Swirl }; 157763235df8SBlue Swirl 1578042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1579042879fcSMark Cave-Ayland { 1580042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1581042879fcSMark Cave-Ayland 1582042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1583023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1584042879fcSMark Cave-Ayland } 1585042879fcSMark Cave-Ayland 1586042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1587042879fcSMark Cave-Ayland { 1588042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1589042879fcSMark Cave-Ayland 1590042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1591023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1592042879fcSMark Cave-Ayland } 1593042879fcSMark Cave-Ayland 1594eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1595eb169c76SMark Cave-Ayland { 1596eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1597eb169c76SMark Cave-Ayland 1598eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1599eb169c76SMark Cave-Ayland dc->user_creatable = false; 1600eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1601eb169c76SMark Cave-Ayland } 1602eb169c76SMark Cave-Ayland 1603eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1604eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1605eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1606042879fcSMark Cave-Ayland .instance_init = esp_init, 1607042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1608eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1609eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1610eb169c76SMark Cave-Ayland }; 1611eb169c76SMark Cave-Ayland 161283f7d43aSAndreas Färber static void esp_register_types(void) 1613cfb9de9cSPaul Brook { 1614a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1615eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1616cfb9de9cSPaul Brook } 1617cfb9de9cSPaul Brook 161883f7d43aSAndreas Färber type_init(esp_register_types) 1619