16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 6674d71ea1SLaurent Vivier } 6774d71ea1SLaurent Vivier 6874d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 6974d71ea1SLaurent Vivier { 7074d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 7174d71ea1SLaurent Vivier } 7274d71ea1SLaurent Vivier 739c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7473d74342SBlue Swirl { 7573d74342SBlue Swirl if (level) { 7673d74342SBlue Swirl s->dma_enabled = 1; 77bf4b9889SBlue Swirl trace_esp_dma_enable(); 7873d74342SBlue Swirl if (s->dma_cb) { 7973d74342SBlue Swirl s->dma_cb(s); 8073d74342SBlue Swirl s->dma_cb = NULL; 8173d74342SBlue Swirl } 8273d74342SBlue Swirl } else { 83bf4b9889SBlue Swirl trace_esp_dma_disable(); 8473d74342SBlue Swirl s->dma_enabled = 0; 8573d74342SBlue Swirl } 8673d74342SBlue Swirl } 8773d74342SBlue Swirl 889c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 8994d3f98aSPaolo Bonzini { 90e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9194d3f98aSPaolo Bonzini 9294d3f98aSPaolo Bonzini if (req == s->current_req) { 9394d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9494d3f98aSPaolo Bonzini s->current_req = NULL; 9594d3f98aSPaolo Bonzini s->current_dev = NULL; 9694d3f98aSPaolo Bonzini } 9794d3f98aSPaolo Bonzini } 9894d3f98aSPaolo Bonzini 9974d71ea1SLaurent Vivier static void set_pdma(ESPState *s, enum pdma_origin_id origin, 10074d71ea1SLaurent Vivier uint32_t index, uint32_t len) 10174d71ea1SLaurent Vivier { 10274d71ea1SLaurent Vivier s->pdma_origin = origin; 10374d71ea1SLaurent Vivier s->pdma_start = index; 10474d71ea1SLaurent Vivier s->pdma_cur = index; 10574d71ea1SLaurent Vivier s->pdma_len = len; 10674d71ea1SLaurent Vivier } 10774d71ea1SLaurent Vivier 10874d71ea1SLaurent Vivier static uint8_t *get_pdma_buf(ESPState *s) 10974d71ea1SLaurent Vivier { 11074d71ea1SLaurent Vivier switch (s->pdma_origin) { 11174d71ea1SLaurent Vivier case PDMA: 11274d71ea1SLaurent Vivier return s->pdma_buf; 11374d71ea1SLaurent Vivier case TI: 11474d71ea1SLaurent Vivier return s->ti_buf; 11574d71ea1SLaurent Vivier case CMD: 11674d71ea1SLaurent Vivier return s->cmdbuf; 11774d71ea1SLaurent Vivier case ASYNC: 11874d71ea1SLaurent Vivier return s->async_buf; 11974d71ea1SLaurent Vivier } 12074d71ea1SLaurent Vivier return NULL; 12174d71ea1SLaurent Vivier } 12274d71ea1SLaurent Vivier 1236130b188SLaurent Vivier static int get_cmd_cb(ESPState *s) 1246130b188SLaurent Vivier { 1256130b188SLaurent Vivier int target; 1266130b188SLaurent Vivier 1276130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 1286130b188SLaurent Vivier 1296130b188SLaurent Vivier s->ti_size = 0; 1306130b188SLaurent Vivier s->ti_rptr = 0; 1316130b188SLaurent Vivier s->ti_wptr = 0; 1326130b188SLaurent Vivier 1336130b188SLaurent Vivier if (s->current_req) { 1346130b188SLaurent Vivier /* Started a new command before the old one finished. Cancel it. */ 1356130b188SLaurent Vivier scsi_req_cancel(s->current_req); 1366130b188SLaurent Vivier s->async_len = 0; 1376130b188SLaurent Vivier } 1386130b188SLaurent Vivier 1396130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 1406130b188SLaurent Vivier if (!s->current_dev) { 1416130b188SLaurent Vivier /* No such drive */ 1426130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 1436130b188SLaurent Vivier s->rregs[ESP_RINTR] = INTR_DC; 1446130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 1456130b188SLaurent Vivier esp_raise_irq(s); 1466130b188SLaurent Vivier return -1; 1476130b188SLaurent Vivier } 1486130b188SLaurent Vivier return 0; 1496130b188SLaurent Vivier } 1506130b188SLaurent Vivier 1516c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 1522f275b8fSbellard { 153a917d384Spbrook uint32_t dmalen; 1542f275b8fSbellard int target; 1552f275b8fSbellard 1568dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 1574f6200f0Sbellard if (s->dma) { 1589ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 1599ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 1609ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 1616c1fef6bSPrasad J Pandit if (dmalen > buflen) { 1626c1fef6bSPrasad J Pandit return 0; 1636c1fef6bSPrasad J Pandit } 16474d71ea1SLaurent Vivier if (s->dma_memory_read) { 1658b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 1664f6200f0Sbellard } else { 16774d71ea1SLaurent Vivier memcpy(s->pdma_buf, buf, dmalen); 16874d71ea1SLaurent Vivier set_pdma(s, PDMA, 0, dmalen); 16974d71ea1SLaurent Vivier esp_raise_drq(s); 17074d71ea1SLaurent Vivier return 0; 17174d71ea1SLaurent Vivier } 17274d71ea1SLaurent Vivier } else { 173fc4d65daSblueswir1 dmalen = s->ti_size; 174d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 175d3cdc491SPrasad J Pandit return 0; 176d3cdc491SPrasad J Pandit } 177fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 17875ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 1794f6200f0Sbellard } 180bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1812e5d83bbSpbrook 1826130b188SLaurent Vivier if (get_cmd_cb(s) < 0) { 1839f149aa9Spbrook return 0; 1842f275b8fSbellard } 1859f149aa9Spbrook return dmalen; 1869f149aa9Spbrook } 1879f149aa9Spbrook 188f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1899f149aa9Spbrook { 1909f149aa9Spbrook int32_t datalen; 1919f149aa9Spbrook int lun; 192f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1939f149aa9Spbrook 194bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 195f2818f22SArtyom Tarasenko lun = busid & 7; 1960d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 197e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 198c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 19967e999beSbellard s->ti_size = datalen; 20067e999beSbellard if (datalen != 0) { 201c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 202a917d384Spbrook s->dma_left = 0; 2036787f5faSpbrook s->dma_counter = 0; 2042e5d83bbSpbrook if (datalen > 0) { 2055ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 2064f6200f0Sbellard } else { 2075ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 2084f6200f0Sbellard } 209ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2104e9aec74Spbrook } 2115ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2125ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 213c73f96fdSblueswir1 esp_raise_irq(s); 2142f275b8fSbellard } 2152f275b8fSbellard 216f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 217f2818f22SArtyom Tarasenko { 218f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 219f2818f22SArtyom Tarasenko 220f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 221f2818f22SArtyom Tarasenko } 222f2818f22SArtyom Tarasenko 22374d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 22474d71ea1SLaurent Vivier { 22574d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 22674d71ea1SLaurent Vivier return; 22774d71ea1SLaurent Vivier } 22874d71ea1SLaurent Vivier if (s->pdma_cur != s->pdma_start) { 22974d71ea1SLaurent Vivier do_cmd(s, get_pdma_buf(s) + s->pdma_start); 23074d71ea1SLaurent Vivier } 23174d71ea1SLaurent Vivier } 23274d71ea1SLaurent Vivier 2339f149aa9Spbrook static void handle_satn(ESPState *s) 2349f149aa9Spbrook { 2359f149aa9Spbrook uint8_t buf[32]; 2369f149aa9Spbrook int len; 2379f149aa9Spbrook 2381b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 23973d74342SBlue Swirl s->dma_cb = handle_satn; 24073d74342SBlue Swirl return; 24173d74342SBlue Swirl } 24274d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 2436c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 244*94d5c79dSMark Cave-Ayland if (len) { 2459f149aa9Spbrook do_cmd(s, buf); 2469f149aa9Spbrook } 247*94d5c79dSMark Cave-Ayland } 2489f149aa9Spbrook 24974d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 25074d71ea1SLaurent Vivier { 25174d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 25274d71ea1SLaurent Vivier return; 25374d71ea1SLaurent Vivier } 25474d71ea1SLaurent Vivier if (s->pdma_cur != s->pdma_start) { 25574d71ea1SLaurent Vivier do_busid_cmd(s, get_pdma_buf(s) + s->pdma_start, 0); 25674d71ea1SLaurent Vivier } 25774d71ea1SLaurent Vivier } 25874d71ea1SLaurent Vivier 259f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 260f2818f22SArtyom Tarasenko { 261f2818f22SArtyom Tarasenko uint8_t buf[32]; 262f2818f22SArtyom Tarasenko int len; 263f2818f22SArtyom Tarasenko 2641b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 26573d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 26673d74342SBlue Swirl return; 26773d74342SBlue Swirl } 26874d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 2696c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 270f2818f22SArtyom Tarasenko if (len) { 271f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 272f2818f22SArtyom Tarasenko } 273f2818f22SArtyom Tarasenko } 274f2818f22SArtyom Tarasenko 27574d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 27674d71ea1SLaurent Vivier { 27774d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 27874d71ea1SLaurent Vivier return; 27974d71ea1SLaurent Vivier } 28074d71ea1SLaurent Vivier s->cmdlen = s->pdma_cur - s->pdma_start; 28174d71ea1SLaurent Vivier if (s->cmdlen) { 28274d71ea1SLaurent Vivier trace_esp_handle_satn_stop(s->cmdlen); 28374d71ea1SLaurent Vivier s->do_cmd = 1; 28474d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 28574d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 28674d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 28774d71ea1SLaurent Vivier esp_raise_irq(s); 28874d71ea1SLaurent Vivier } 28974d71ea1SLaurent Vivier } 29074d71ea1SLaurent Vivier 2919f149aa9Spbrook static void handle_satn_stop(ESPState *s) 2929f149aa9Spbrook { 2931b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 29473d74342SBlue Swirl s->dma_cb = handle_satn_stop; 29573d74342SBlue Swirl return; 29673d74342SBlue Swirl } 297c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 2986c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 2999f149aa9Spbrook if (s->cmdlen) { 300bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 3019f149aa9Spbrook s->do_cmd = 1; 302c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 3035ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3045ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 305c73f96fdSblueswir1 esp_raise_irq(s); 3069f149aa9Spbrook } 3079f149aa9Spbrook } 3089f149aa9Spbrook 30974d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 31074d71ea1SLaurent Vivier { 31174d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 31274d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 31374d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 31474d71ea1SLaurent Vivier esp_raise_irq(s); 31574d71ea1SLaurent Vivier } 31674d71ea1SLaurent Vivier 3170fc5c15aSpbrook static void write_response(ESPState *s) 3182f275b8fSbellard { 319bf4b9889SBlue Swirl trace_esp_write_response(s->status); 3203944966dSPaolo Bonzini s->ti_buf[0] = s->status; 3210fc5c15aSpbrook s->ti_buf[1] = 0; 3224f6200f0Sbellard if (s->dma) { 32374d71ea1SLaurent Vivier if (s->dma_memory_write) { 3248b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 325c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 3265ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3275ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 3284f6200f0Sbellard } else { 32974d71ea1SLaurent Vivier set_pdma(s, TI, 0, 2); 33074d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 33174d71ea1SLaurent Vivier esp_raise_drq(s); 33274d71ea1SLaurent Vivier return; 33374d71ea1SLaurent Vivier } 33474d71ea1SLaurent Vivier } else { 3350fc5c15aSpbrook s->ti_size = 2; 3364f6200f0Sbellard s->ti_rptr = 0; 337d020aa50SPaolo Bonzini s->ti_wptr = 2; 3385ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 3394f6200f0Sbellard } 340c73f96fdSblueswir1 esp_raise_irq(s); 3412f275b8fSbellard } 3424f6200f0Sbellard 343a917d384Spbrook static void esp_dma_done(ESPState *s) 3444d611c9aSpbrook { 345c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 3465ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 3475ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 3485ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 3495ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 3505ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 3519ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 352c73f96fdSblueswir1 esp_raise_irq(s); 3534d611c9aSpbrook } 354a917d384Spbrook 35574d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 35674d71ea1SLaurent Vivier { 35774d71ea1SLaurent Vivier int to_device = (s->ti_size < 0); 35874d71ea1SLaurent Vivier int len = s->pdma_cur - s->pdma_start; 35974d71ea1SLaurent Vivier if (s->do_cmd) { 36074d71ea1SLaurent Vivier s->ti_size = 0; 36174d71ea1SLaurent Vivier s->cmdlen = 0; 36274d71ea1SLaurent Vivier s->do_cmd = 0; 36374d71ea1SLaurent Vivier do_cmd(s, s->cmdbuf); 36474d71ea1SLaurent Vivier return; 36574d71ea1SLaurent Vivier } 36674d71ea1SLaurent Vivier s->dma_left -= len; 36774d71ea1SLaurent Vivier s->async_buf += len; 36874d71ea1SLaurent Vivier s->async_len -= len; 36974d71ea1SLaurent Vivier if (to_device) { 37074d71ea1SLaurent Vivier s->ti_size += len; 37174d71ea1SLaurent Vivier } else { 37274d71ea1SLaurent Vivier s->ti_size -= len; 37374d71ea1SLaurent Vivier } 37474d71ea1SLaurent Vivier if (s->async_len == 0) { 37574d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 37674d71ea1SLaurent Vivier /* 37774d71ea1SLaurent Vivier * If there is still data to be read from the device then 37874d71ea1SLaurent Vivier * complete the DMA operation immediately. Otherwise defer 37974d71ea1SLaurent Vivier * until the scsi layer has completed. 38074d71ea1SLaurent Vivier */ 38174d71ea1SLaurent Vivier if (to_device || s->dma_left != 0 || s->ti_size == 0) { 38274d71ea1SLaurent Vivier return; 38374d71ea1SLaurent Vivier } 38474d71ea1SLaurent Vivier } 38574d71ea1SLaurent Vivier 38674d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 38774d71ea1SLaurent Vivier esp_dma_done(s); 38874d71ea1SLaurent Vivier } 38974d71ea1SLaurent Vivier 390a917d384Spbrook static void esp_do_dma(ESPState *s) 391a917d384Spbrook { 39267e999beSbellard uint32_t len; 393a917d384Spbrook int to_device; 394a917d384Spbrook 395a917d384Spbrook len = s->dma_left; 396a917d384Spbrook if (s->do_cmd) { 39715407433SLaurent Vivier /* 39815407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 39915407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 40015407433SLaurent Vivier */ 401bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 402926cde5fSPrasad J Pandit assert(s->cmdlen <= sizeof(s->cmdbuf) && 403926cde5fSPrasad J Pandit len <= sizeof(s->cmdbuf) - s->cmdlen); 40474d71ea1SLaurent Vivier if (s->dma_memory_read) { 4058b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 40674d71ea1SLaurent Vivier } else { 40774d71ea1SLaurent Vivier set_pdma(s, CMD, s->cmdlen, len); 40874d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 40974d71ea1SLaurent Vivier esp_raise_drq(s); 41074d71ea1SLaurent Vivier return; 41174d71ea1SLaurent Vivier } 41215407433SLaurent Vivier trace_esp_handle_ti_cmd(s->cmdlen); 41315407433SLaurent Vivier s->ti_size = 0; 41415407433SLaurent Vivier s->cmdlen = 0; 41515407433SLaurent Vivier s->do_cmd = 0; 41615407433SLaurent Vivier do_cmd(s, s->cmdbuf); 417a917d384Spbrook return; 418a917d384Spbrook } 419a917d384Spbrook if (s->async_len == 0) { 420a917d384Spbrook /* Defer until data is available. */ 421a917d384Spbrook return; 422a917d384Spbrook } 423a917d384Spbrook if (len > s->async_len) { 424a917d384Spbrook len = s->async_len; 425a917d384Spbrook } 4267f0b6e11SPaolo Bonzini to_device = (s->ti_size < 0); 427a917d384Spbrook if (to_device) { 42874d71ea1SLaurent Vivier if (s->dma_memory_read) { 4298b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 430a917d384Spbrook } else { 43174d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 43274d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 43374d71ea1SLaurent Vivier esp_raise_drq(s); 43474d71ea1SLaurent Vivier return; 43574d71ea1SLaurent Vivier } 43674d71ea1SLaurent Vivier } else { 43774d71ea1SLaurent Vivier if (s->dma_memory_write) { 4388b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 43974d71ea1SLaurent Vivier } else { 44074d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 44174d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 44274d71ea1SLaurent Vivier esp_raise_drq(s); 44374d71ea1SLaurent Vivier return; 44474d71ea1SLaurent Vivier } 445a917d384Spbrook } 446a917d384Spbrook s->dma_left -= len; 447a917d384Spbrook s->async_buf += len; 448a917d384Spbrook s->async_len -= len; 449*94d5c79dSMark Cave-Ayland if (to_device) { 4506787f5faSpbrook s->ti_size += len; 451*94d5c79dSMark Cave-Ayland } else { 4526787f5faSpbrook s->ti_size -= len; 453*94d5c79dSMark Cave-Ayland } 454a917d384Spbrook if (s->async_len == 0) { 455ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 456*94d5c79dSMark Cave-Ayland /* 457*94d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 458*94d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 459*94d5c79dSMark Cave-Ayland * until the scsi layer has completed. 460*94d5c79dSMark Cave-Ayland */ 461ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 462ad3376ccSPaolo Bonzini return; 463a917d384Spbrook } 464a917d384Spbrook } 465ad3376ccSPaolo Bonzini 4666787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 467a917d384Spbrook esp_dma_done(s); 468a917d384Spbrook } 469a917d384Spbrook 470ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status) 471a917d384Spbrook { 472bf4b9889SBlue Swirl trace_esp_command_complete(); 473c6df7102SPaolo Bonzini if (s->ti_size != 0) { 474bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 475c6df7102SPaolo Bonzini } 476a917d384Spbrook s->ti_size = 0; 477a917d384Spbrook s->dma_left = 0; 478a917d384Spbrook s->async_len = 0; 479aba1f023SPaolo Bonzini if (status) { 480bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 481c6df7102SPaolo Bonzini } 482aba1f023SPaolo Bonzini s->status = status; 4835ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 484a917d384Spbrook esp_dma_done(s); 4855c6c0e51SHannes Reinecke if (s->current_req) { 4865c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 4875c6c0e51SHannes Reinecke s->current_req = NULL; 488a917d384Spbrook s->current_dev = NULL; 4895c6c0e51SHannes Reinecke } 490c6df7102SPaolo Bonzini } 491c6df7102SPaolo Bonzini 49217ea26c2SHannes Reinecke void esp_command_complete(SCSIRequest *req, size_t resid) 493ea84a442SGuenter Roeck { 494ea84a442SGuenter Roeck ESPState *s = req->hba_private; 495ea84a442SGuenter Roeck 496ea84a442SGuenter Roeck if (s->rregs[ESP_RSTAT] & STAT_INT) { 497*94d5c79dSMark Cave-Ayland /* 498*94d5c79dSMark Cave-Ayland * Defer handling command complete until the previous 499ea84a442SGuenter Roeck * interrupt has been handled. 500ea84a442SGuenter Roeck */ 501ea84a442SGuenter Roeck trace_esp_command_complete_deferred(); 50217ea26c2SHannes Reinecke s->deferred_status = req->status; 503ea84a442SGuenter Roeck s->deferred_complete = true; 504ea84a442SGuenter Roeck return; 505ea84a442SGuenter Roeck } 50617ea26c2SHannes Reinecke esp_report_command_complete(s, req->status); 507ea84a442SGuenter Roeck } 508ea84a442SGuenter Roeck 5099c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 510c6df7102SPaolo Bonzini { 511e6810db8SHervé Poussineau ESPState *s = req->hba_private; 512c6df7102SPaolo Bonzini 5137f0b6e11SPaolo Bonzini assert(!s->do_cmd); 514bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 515aba1f023SPaolo Bonzini s->async_len = len; 5160c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 5176787f5faSpbrook if (s->dma_left) { 518a917d384Spbrook esp_do_dma(s); 5196787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 520*94d5c79dSMark Cave-Ayland /* 521*94d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 522*94d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 523*94d5c79dSMark Cave-Ayland */ 5246787f5faSpbrook esp_dma_done(s); 5256787f5faSpbrook } 526a917d384Spbrook } 5272e5d83bbSpbrook 5282f275b8fSbellard static void handle_ti(ESPState *s) 5292f275b8fSbellard { 5304d611c9aSpbrook uint32_t dmalen, minlen; 5312f275b8fSbellard 5327246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 5337246e160SHervé Poussineau s->dma_cb = handle_ti; 5347246e160SHervé Poussineau return; 5357246e160SHervé Poussineau } 5367246e160SHervé Poussineau 5379ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 5389ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 5399ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 540db59203dSpbrook if (dmalen == 0) { 541db59203dSpbrook dmalen = 0x10000; 542db59203dSpbrook } 5436787f5faSpbrook s->dma_counter = dmalen; 544db59203dSpbrook 545*94d5c79dSMark Cave-Ayland if (s->do_cmd) { 546926cde5fSPrasad J Pandit minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; 547*94d5c79dSMark Cave-Ayland } else if (s->ti_size < 0) { 54867e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 549*94d5c79dSMark Cave-Ayland } else { 550db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 551*94d5c79dSMark Cave-Ayland } 552bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 5534f6200f0Sbellard if (s->dma) { 5544d611c9aSpbrook s->dma_left = minlen; 5555ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 5564d611c9aSpbrook esp_do_dma(s); 55715407433SLaurent Vivier } else if (s->do_cmd) { 558bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 5599f149aa9Spbrook s->ti_size = 0; 5609f149aa9Spbrook s->cmdlen = 0; 5619f149aa9Spbrook s->do_cmd = 0; 5629f149aa9Spbrook do_cmd(s, s->cmdbuf); 5634f6200f0Sbellard } 5642f275b8fSbellard } 5652f275b8fSbellard 5669c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 5676f7e9aecSbellard { 5685aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 5695aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 570c9cf45c1SHannes Reinecke s->tchi_written = 0; 5714e9aec74Spbrook s->ti_size = 0; 5724e9aec74Spbrook s->ti_rptr = 0; 5734e9aec74Spbrook s->ti_wptr = 0; 5744e9aec74Spbrook s->dma = 0; 5759f149aa9Spbrook s->do_cmd = 0; 57673d74342SBlue Swirl s->dma_cb = NULL; 5778dea1dd4Sblueswir1 5788dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 5796f7e9aecSbellard } 5806f7e9aecSbellard 581a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 58285948643SBlue Swirl { 58385948643SBlue Swirl qemu_irq_lower(s->irq); 58474d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 585a391fdbcSHervé Poussineau esp_hard_reset(s); 58685948643SBlue Swirl } 58785948643SBlue Swirl 588a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 5892d069babSblueswir1 { 59085948643SBlue Swirl if (level) { 591a391fdbcSHervé Poussineau esp_soft_reset(s); 59285948643SBlue Swirl } 5932d069babSblueswir1 } 5942d069babSblueswir1 5959c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 59673d74342SBlue Swirl { 597a391fdbcSHervé Poussineau uint32_t old_val; 59873d74342SBlue Swirl 599bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 6006f7e9aecSbellard switch (saddr) { 6015ad6bb97Sblueswir1 case ESP_FIFO: 6025ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 6038dea1dd4Sblueswir1 /* Data out. */ 604ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 6055ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 606ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 607ff589551SPrasad J Pandit s->ti_size--; 6085ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 6094f6200f0Sbellard } 610ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 6114f6200f0Sbellard s->ti_rptr = 0; 6124f6200f0Sbellard s->ti_wptr = 0; 6134f6200f0Sbellard } 6144f6200f0Sbellard break; 6155ad6bb97Sblueswir1 case ESP_RINTR: 616*94d5c79dSMark Cave-Ayland /* 617*94d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 618*94d5c79dSMark Cave-Ayland * except TC 619*94d5c79dSMark Cave-Ayland */ 6202814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 6212814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 6222814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 6232814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 624c73f96fdSblueswir1 esp_lower_irq(s); 625ea84a442SGuenter Roeck if (s->deferred_complete) { 626ea84a442SGuenter Roeck esp_report_command_complete(s, s->deferred_status); 627ea84a442SGuenter Roeck s->deferred_complete = false; 628ea84a442SGuenter Roeck } 6292814df28SBlue Swirl return old_val; 630c9cf45c1SHannes Reinecke case ESP_TCHI: 631c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 632c9cf45c1SHannes Reinecke if (!s->tchi_written) { 633c9cf45c1SHannes Reinecke return s->chip_id; 634c9cf45c1SHannes Reinecke } 6356f7e9aecSbellard default: 6366f7e9aecSbellard break; 6376f7e9aecSbellard } 6382f275b8fSbellard return s->rregs[saddr]; 6396f7e9aecSbellard } 6406f7e9aecSbellard 6419c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 6426f7e9aecSbellard { 643bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 6446f7e9aecSbellard switch (saddr) { 645c9cf45c1SHannes Reinecke case ESP_TCHI: 646c9cf45c1SHannes Reinecke s->tchi_written = true; 647c9cf45c1SHannes Reinecke /* fall through */ 6485ad6bb97Sblueswir1 case ESP_TCLO: 6495ad6bb97Sblueswir1 case ESP_TCMID: 6505ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 6514f6200f0Sbellard break; 6525ad6bb97Sblueswir1 case ESP_FIFO: 6539f149aa9Spbrook if (s->do_cmd) { 654926cde5fSPrasad J Pandit if (s->cmdlen < ESP_CMDBUF_SZ) { 6559f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 656c98c6c10SPrasad J Pandit } else { 657c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 658c98c6c10SPrasad J Pandit } 659ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 6603af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 6612e5d83bbSpbrook } else { 6624f6200f0Sbellard s->ti_size++; 6634f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 6642e5d83bbSpbrook } 6654f6200f0Sbellard break; 6665ad6bb97Sblueswir1 case ESP_CMD: 6674f6200f0Sbellard s->rregs[saddr] = val; 6685ad6bb97Sblueswir1 if (val & CMD_DMA) { 6694f6200f0Sbellard s->dma = 1; 6706787f5faSpbrook /* Reload DMA counter. */ 6715ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 6725ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 6739ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 6744f6200f0Sbellard } else { 6754f6200f0Sbellard s->dma = 0; 6764f6200f0Sbellard } 6775ad6bb97Sblueswir1 switch (val & CMD_CMD) { 6785ad6bb97Sblueswir1 case CMD_NOP: 679bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 6802f275b8fSbellard break; 6815ad6bb97Sblueswir1 case CMD_FLUSH: 682bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 683*94d5c79dSMark Cave-Ayland /*s->ti_size = 0;*/ 6845ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 6855ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 686a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 6876f7e9aecSbellard break; 6885ad6bb97Sblueswir1 case CMD_RESET: 689bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 690a391fdbcSHervé Poussineau esp_soft_reset(s); 6916f7e9aecSbellard break; 6925ad6bb97Sblueswir1 case CMD_BUSRESET: 693bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 6945ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 6955ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 696c73f96fdSblueswir1 esp_raise_irq(s); 6979e61bde5Sbellard } 6982f275b8fSbellard break; 6995ad6bb97Sblueswir1 case CMD_TI: 7002f275b8fSbellard handle_ti(s); 7012f275b8fSbellard break; 7025ad6bb97Sblueswir1 case CMD_ICCS: 703bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 7040fc5c15aSpbrook write_response(s); 7054bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7064bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 7072f275b8fSbellard break; 7085ad6bb97Sblueswir1 case CMD_MSGACC: 709bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 7105ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 7115ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 7124e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 7134e2a68c1SArtyom Tarasenko esp_raise_irq(s); 7146f7e9aecSbellard break; 7150fd0eb21SBlue Swirl case CMD_PAD: 716bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 7170fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 7180fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 7190fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 7200fd0eb21SBlue Swirl break; 7215ad6bb97Sblueswir1 case CMD_SATN: 722bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 7236f7e9aecSbellard break; 7246915bff1SHervé Poussineau case CMD_RSTATN: 7256915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 7266915bff1SHervé Poussineau break; 7275e1e0a3bSBlue Swirl case CMD_SEL: 728bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 729f2818f22SArtyom Tarasenko handle_s_without_atn(s); 7305e1e0a3bSBlue Swirl break; 7315ad6bb97Sblueswir1 case CMD_SELATN: 732bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 7332f275b8fSbellard handle_satn(s); 7342f275b8fSbellard break; 7355ad6bb97Sblueswir1 case CMD_SELATNS: 736bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 7379f149aa9Spbrook handle_satn_stop(s); 7382f275b8fSbellard break; 7395ad6bb97Sblueswir1 case CMD_ENSEL: 740bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 741e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 74274ec6048Sblueswir1 break; 7436fe84c18SHervé Poussineau case CMD_DISSEL: 7446fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 7456fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 7466fe84c18SHervé Poussineau esp_raise_irq(s); 7476fe84c18SHervé Poussineau break; 7482f275b8fSbellard default: 7493af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 7506f7e9aecSbellard break; 7516f7e9aecSbellard } 7526f7e9aecSbellard break; 7535ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 7544f6200f0Sbellard break; 7555ad6bb97Sblueswir1 case ESP_CFG1: 7569ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 7579ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 7584f6200f0Sbellard s->rregs[saddr] = val; 7594f6200f0Sbellard break; 7605ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 7614f6200f0Sbellard break; 7626f7e9aecSbellard default: 7633af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 7648dea1dd4Sblueswir1 return; 7656f7e9aecSbellard } 7662f275b8fSbellard s->wregs[saddr] = val; 7676f7e9aecSbellard } 7686f7e9aecSbellard 769a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 7708372d383SPeter Maydell unsigned size, bool is_write, 7718372d383SPeter Maydell MemTxAttrs attrs) 77267bb5314SAvi Kivity { 77367bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 77467bb5314SAvi Kivity } 7756f7e9aecSbellard 77674d71ea1SLaurent Vivier static bool esp_pdma_needed(void *opaque) 77774d71ea1SLaurent Vivier { 77874d71ea1SLaurent Vivier ESPState *s = opaque; 77974d71ea1SLaurent Vivier return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 78074d71ea1SLaurent Vivier s->dma_enabled; 78174d71ea1SLaurent Vivier } 78274d71ea1SLaurent Vivier 78374d71ea1SLaurent Vivier static const VMStateDescription vmstate_esp_pdma = { 78474d71ea1SLaurent Vivier .name = "esp/pdma", 78574d71ea1SLaurent Vivier .version_id = 1, 78674d71ea1SLaurent Vivier .minimum_version_id = 1, 78774d71ea1SLaurent Vivier .needed = esp_pdma_needed, 78874d71ea1SLaurent Vivier .fields = (VMStateField[]) { 78974d71ea1SLaurent Vivier VMSTATE_BUFFER(pdma_buf, ESPState), 79074d71ea1SLaurent Vivier VMSTATE_INT32(pdma_origin, ESPState), 79174d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_len, ESPState), 79274d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_start, ESPState), 79374d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_cur, ESPState), 79474d71ea1SLaurent Vivier VMSTATE_END_OF_LIST() 79574d71ea1SLaurent Vivier } 79674d71ea1SLaurent Vivier }; 79774d71ea1SLaurent Vivier 7989c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 799cc9952f3SBlue Swirl .name = "esp", 800cc966774SPaolo Bonzini .version_id = 4, 801cc9952f3SBlue Swirl .minimum_version_id = 3, 802cc9952f3SBlue Swirl .fields = (VMStateField[]) { 803cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 804cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 805cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 806cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 807cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 808cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 8093944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 810ea84a442SGuenter Roeck VMSTATE_UINT32(deferred_status, ESPState), 811ea84a442SGuenter Roeck VMSTATE_BOOL(deferred_complete, ESPState), 812cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 813cc966774SPaolo Bonzini VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), 814cc966774SPaolo Bonzini VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), 815cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 816cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 817cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 818cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 81974d71ea1SLaurent Vivier }, 82074d71ea1SLaurent Vivier .subsections = (const VMStateDescription * []) { 82174d71ea1SLaurent Vivier &vmstate_esp_pdma, 82274d71ea1SLaurent Vivier NULL 8236f7e9aecSbellard } 824cc9952f3SBlue Swirl }; 8256f7e9aecSbellard 826a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 827a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 828a391fdbcSHervé Poussineau { 829a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 830a391fdbcSHervé Poussineau uint32_t saddr; 831a391fdbcSHervé Poussineau 832a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 833a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 834a391fdbcSHervé Poussineau } 835a391fdbcSHervé Poussineau 836a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 837a391fdbcSHervé Poussineau unsigned int size) 838a391fdbcSHervé Poussineau { 839a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 840a391fdbcSHervé Poussineau uint32_t saddr; 841a391fdbcSHervé Poussineau 842a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 843a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 844a391fdbcSHervé Poussineau } 845a391fdbcSHervé Poussineau 846a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 847a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 848a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 849a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 850a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 851a391fdbcSHervé Poussineau }; 852a391fdbcSHervé Poussineau 85374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 85474d71ea1SLaurent Vivier uint64_t val, unsigned int size) 85574d71ea1SLaurent Vivier { 85674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 85774d71ea1SLaurent Vivier ESPState *s = &sysbus->esp; 85874d71ea1SLaurent Vivier uint32_t dmalen; 85974d71ea1SLaurent Vivier uint8_t *buf = get_pdma_buf(s); 86074d71ea1SLaurent Vivier 86174d71ea1SLaurent Vivier dmalen = s->rregs[ESP_TCLO]; 86274d71ea1SLaurent Vivier dmalen |= s->rregs[ESP_TCMID] << 8; 86374d71ea1SLaurent Vivier dmalen |= s->rregs[ESP_TCHI] << 16; 86474d71ea1SLaurent Vivier if (dmalen == 0 || s->pdma_len == 0) { 86574d71ea1SLaurent Vivier return; 86674d71ea1SLaurent Vivier } 86774d71ea1SLaurent Vivier switch (size) { 86874d71ea1SLaurent Vivier case 1: 86974d71ea1SLaurent Vivier buf[s->pdma_cur++] = val; 87074d71ea1SLaurent Vivier s->pdma_len--; 87174d71ea1SLaurent Vivier dmalen--; 87274d71ea1SLaurent Vivier break; 87374d71ea1SLaurent Vivier case 2: 87474d71ea1SLaurent Vivier buf[s->pdma_cur++] = val >> 8; 87574d71ea1SLaurent Vivier buf[s->pdma_cur++] = val; 87674d71ea1SLaurent Vivier s->pdma_len -= 2; 87774d71ea1SLaurent Vivier dmalen -= 2; 87874d71ea1SLaurent Vivier break; 87974d71ea1SLaurent Vivier } 88074d71ea1SLaurent Vivier s->rregs[ESP_TCLO] = dmalen & 0xff; 88174d71ea1SLaurent Vivier s->rregs[ESP_TCMID] = dmalen >> 8; 88274d71ea1SLaurent Vivier s->rregs[ESP_TCHI] = dmalen >> 16; 88374d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 88474d71ea1SLaurent Vivier esp_lower_drq(s); 88574d71ea1SLaurent Vivier s->pdma_cb(s); 88674d71ea1SLaurent Vivier s->pdma_cb = NULL; 88774d71ea1SLaurent Vivier } 88874d71ea1SLaurent Vivier } 88974d71ea1SLaurent Vivier 89074d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 89174d71ea1SLaurent Vivier unsigned int size) 89274d71ea1SLaurent Vivier { 89374d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 89474d71ea1SLaurent Vivier ESPState *s = &sysbus->esp; 89574d71ea1SLaurent Vivier uint8_t *buf = get_pdma_buf(s); 89674d71ea1SLaurent Vivier uint64_t val = 0; 89774d71ea1SLaurent Vivier 89874d71ea1SLaurent Vivier if (s->pdma_len == 0) { 89974d71ea1SLaurent Vivier return 0; 90074d71ea1SLaurent Vivier } 90174d71ea1SLaurent Vivier switch (size) { 90274d71ea1SLaurent Vivier case 1: 90374d71ea1SLaurent Vivier val = buf[s->pdma_cur++]; 90474d71ea1SLaurent Vivier s->pdma_len--; 90574d71ea1SLaurent Vivier break; 90674d71ea1SLaurent Vivier case 2: 90774d71ea1SLaurent Vivier val = buf[s->pdma_cur++]; 90874d71ea1SLaurent Vivier val = (val << 8) | buf[s->pdma_cur++]; 90974d71ea1SLaurent Vivier s->pdma_len -= 2; 91074d71ea1SLaurent Vivier break; 91174d71ea1SLaurent Vivier } 91274d71ea1SLaurent Vivier 91374d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 91474d71ea1SLaurent Vivier esp_lower_drq(s); 91574d71ea1SLaurent Vivier s->pdma_cb(s); 91674d71ea1SLaurent Vivier s->pdma_cb = NULL; 91774d71ea1SLaurent Vivier } 91874d71ea1SLaurent Vivier return val; 91974d71ea1SLaurent Vivier } 92074d71ea1SLaurent Vivier 92174d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 92274d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 92374d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 92474d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 92574d71ea1SLaurent Vivier .valid.min_access_size = 1, 92674d71ea1SLaurent Vivier .valid.max_access_size = 2, 92774d71ea1SLaurent Vivier }; 92874d71ea1SLaurent Vivier 929afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 930afd4030cSPaolo Bonzini .tcq = false, 9317e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 9327e0380b9SPaolo Bonzini .max_lun = 7, 933afd4030cSPaolo Bonzini 934c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 93594d3f98aSPaolo Bonzini .complete = esp_command_complete, 93694d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 937cfdc1bb0SPaolo Bonzini }; 938cfdc1bb0SPaolo Bonzini 939a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 940cfb9de9cSPaul Brook { 9410056d51bSEduardo Habkost SysBusESPState *sysbus = ESP(opaque); 942a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 943a391fdbcSHervé Poussineau 944a391fdbcSHervé Poussineau switch (irq) { 945a391fdbcSHervé Poussineau case 0: 946a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 947a391fdbcSHervé Poussineau break; 948a391fdbcSHervé Poussineau case 1: 949a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 950a391fdbcSHervé Poussineau break; 951a391fdbcSHervé Poussineau } 952a391fdbcSHervé Poussineau } 953a391fdbcSHervé Poussineau 954b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 955a391fdbcSHervé Poussineau { 956b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 9570056d51bSEduardo Habkost SysBusESPState *sysbus = ESP(dev); 958a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 9596f7e9aecSbellard 960b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 96174d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 962a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 9636f7e9aecSbellard 964d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 96529776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 96674d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 967b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 96874d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 96974d71ea1SLaurent Vivier sysbus, "esp-pdma", 2); 97074d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 9716f7e9aecSbellard 972b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 9732d069babSblueswir1 974b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 97567e999beSbellard } 976cfb9de9cSPaul Brook 977a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 978a391fdbcSHervé Poussineau { 9790056d51bSEduardo Habkost SysBusESPState *sysbus = ESP(dev); 980a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 981a391fdbcSHervé Poussineau } 982a391fdbcSHervé Poussineau 983a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 984a391fdbcSHervé Poussineau .name = "sysbusespscsi", 985ea84a442SGuenter Roeck .version_id = 1, 986ea84a442SGuenter Roeck .minimum_version_id = 1, 987a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 988a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 989a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 990a391fdbcSHervé Poussineau } 991999e12bbSAnthony Liguori }; 992999e12bbSAnthony Liguori 993a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 994999e12bbSAnthony Liguori { 99539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 996999e12bbSAnthony Liguori 997b09318caSHu Tao dc->realize = sysbus_esp_realize; 998a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 999a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1000125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 100163235df8SBlue Swirl } 1002999e12bbSAnthony Liguori 10031f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 1004a71c7ec5SHu Tao .name = TYPE_ESP, 100539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1006a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1007a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 100863235df8SBlue Swirl }; 100963235df8SBlue Swirl 101083f7d43aSAndreas Färber static void esp_register_types(void) 1011cfb9de9cSPaul Brook { 1012a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1013cfb9de9cSPaul Brook } 1014cfb9de9cSPaul Brook 101583f7d43aSAndreas Färber type_init(esp_register_types) 1016