16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 9894d3f98aSPaolo Bonzini } 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini 101c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 102c47b5835SMark Cave-Ayland { 103c47b5835SMark Cave-Ayland uint32_t dmalen; 104c47b5835SMark Cave-Ayland 105c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 106c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 107c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 108c47b5835SMark Cave-Ayland 109c47b5835SMark Cave-Ayland return dmalen; 110c47b5835SMark Cave-Ayland } 111c47b5835SMark Cave-Ayland 112c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 113c47b5835SMark Cave-Ayland { 114c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 115c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 116c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 117c47b5835SMark Cave-Ayland } 118c47b5835SMark Cave-Ayland 119c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 120c04ed569SMark Cave-Ayland { 121c04ed569SMark Cave-Ayland uint32_t dmalen; 122c04ed569SMark Cave-Ayland 123c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 124c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 125c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 126c04ed569SMark Cave-Ayland 127c04ed569SMark Cave-Ayland return dmalen; 128c04ed569SMark Cave-Ayland } 129c04ed569SMark Cave-Ayland 13074d71ea1SLaurent Vivier static void set_pdma(ESPState *s, enum pdma_origin_id origin, 13174d71ea1SLaurent Vivier uint32_t index, uint32_t len) 13274d71ea1SLaurent Vivier { 13374d71ea1SLaurent Vivier s->pdma_origin = origin; 13474d71ea1SLaurent Vivier s->pdma_cur = index; 13574d71ea1SLaurent Vivier s->pdma_len = len; 13674d71ea1SLaurent Vivier } 13774d71ea1SLaurent Vivier 138761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 139761bef75SMark Cave-Ayland { 1408da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1418da90e81SMark Cave-Ayland uint8_t val; 1428da90e81SMark Cave-Ayland 1438da90e81SMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 1448da90e81SMark Cave-Ayland return 0; 1458da90e81SMark Cave-Ayland } 1468da90e81SMark Cave-Ayland 1476e3fafa8SMark Cave-Ayland switch (s->pdma_origin) { 1486e3fafa8SMark Cave-Ayland case TI: 1498da90e81SMark Cave-Ayland val = s->ti_buf[s->pdma_cur++]; 1508da90e81SMark Cave-Ayland break; 1516e3fafa8SMark Cave-Ayland case CMD: 152bb0bc7bbSMark Cave-Ayland val = s->cmdbuf[s->cmdlen++]; 153bb0bc7bbSMark Cave-Ayland s->pdma_cur++; 1548da90e81SMark Cave-Ayland break; 1556e3fafa8SMark Cave-Ayland case ASYNC: 156*93efe2e6SMark Cave-Ayland val = s->async_buf[0]; 157*93efe2e6SMark Cave-Ayland if (s->async_len > 0) { 158*93efe2e6SMark Cave-Ayland s->async_len--; 159*93efe2e6SMark Cave-Ayland s->async_buf++; 160*93efe2e6SMark Cave-Ayland } 161*93efe2e6SMark Cave-Ayland s->pdma_cur++; 1628da90e81SMark Cave-Ayland break; 1636e3fafa8SMark Cave-Ayland default: 1646e3fafa8SMark Cave-Ayland g_assert_not_reached(); 1656e3fafa8SMark Cave-Ayland } 1668da90e81SMark Cave-Ayland 167*93efe2e6SMark Cave-Ayland s->ti_size--; 1688da90e81SMark Cave-Ayland s->pdma_len--; 1698da90e81SMark Cave-Ayland dmalen--; 1708da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 1718da90e81SMark Cave-Ayland 1728da90e81SMark Cave-Ayland return val; 173761bef75SMark Cave-Ayland } 174761bef75SMark Cave-Ayland 175761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 176761bef75SMark Cave-Ayland { 1778da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1788da90e81SMark Cave-Ayland 1798da90e81SMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 1808da90e81SMark Cave-Ayland return; 1818da90e81SMark Cave-Ayland } 1828da90e81SMark Cave-Ayland 1836e3fafa8SMark Cave-Ayland switch (s->pdma_origin) { 1846e3fafa8SMark Cave-Ayland case TI: 1856e3fafa8SMark Cave-Ayland s->ti_buf[s->pdma_cur++] = val; 1866e3fafa8SMark Cave-Ayland break; 1876e3fafa8SMark Cave-Ayland case CMD: 188bb0bc7bbSMark Cave-Ayland s->cmdbuf[s->cmdlen++] = val; 189bb0bc7bbSMark Cave-Ayland s->pdma_cur++; 1906e3fafa8SMark Cave-Ayland break; 1916e3fafa8SMark Cave-Ayland case ASYNC: 192*93efe2e6SMark Cave-Ayland s->async_buf[0] = val; 193*93efe2e6SMark Cave-Ayland if (s->async_len > 0) { 194*93efe2e6SMark Cave-Ayland s->async_len--; 195*93efe2e6SMark Cave-Ayland s->async_buf++; 196*93efe2e6SMark Cave-Ayland } 197*93efe2e6SMark Cave-Ayland s->pdma_cur++; 1986e3fafa8SMark Cave-Ayland break; 1996e3fafa8SMark Cave-Ayland default: 2006e3fafa8SMark Cave-Ayland g_assert_not_reached(); 2016e3fafa8SMark Cave-Ayland } 2028da90e81SMark Cave-Ayland 203*93efe2e6SMark Cave-Ayland s->ti_size++; 2048da90e81SMark Cave-Ayland s->pdma_len--; 2058da90e81SMark Cave-Ayland dmalen--; 2068da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 207761bef75SMark Cave-Ayland } 208761bef75SMark Cave-Ayland 2096130b188SLaurent Vivier static int get_cmd_cb(ESPState *s) 2106130b188SLaurent Vivier { 2116130b188SLaurent Vivier int target; 2126130b188SLaurent Vivier 2136130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2146130b188SLaurent Vivier 2156130b188SLaurent Vivier s->ti_size = 0; 2166130b188SLaurent Vivier s->ti_rptr = 0; 2176130b188SLaurent Vivier s->ti_wptr = 0; 2186130b188SLaurent Vivier 2196130b188SLaurent Vivier if (s->current_req) { 2206130b188SLaurent Vivier /* Started a new command before the old one finished. Cancel it. */ 2216130b188SLaurent Vivier scsi_req_cancel(s->current_req); 2226130b188SLaurent Vivier s->async_len = 0; 2236130b188SLaurent Vivier } 2246130b188SLaurent Vivier 2256130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2266130b188SLaurent Vivier if (!s->current_dev) { 2276130b188SLaurent Vivier /* No such drive */ 2286130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 2296130b188SLaurent Vivier s->rregs[ESP_RINTR] = INTR_DC; 2306130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2316130b188SLaurent Vivier esp_raise_irq(s); 2326130b188SLaurent Vivier return -1; 2336130b188SLaurent Vivier } 2346130b188SLaurent Vivier return 0; 2356130b188SLaurent Vivier } 2366130b188SLaurent Vivier 237cfcea0f9SMark Cave-Ayland static uint32_t get_cmd(ESPState *s) 2382f275b8fSbellard { 239cfcea0f9SMark Cave-Ayland uint8_t *buf = s->cmdbuf; 240a917d384Spbrook uint32_t dmalen; 2412f275b8fSbellard int target; 2422f275b8fSbellard 2438dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2444f6200f0Sbellard if (s->dma) { 245c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 246cfcea0f9SMark Cave-Ayland if (dmalen > ESP_CMDBUF_SZ) { 2476c1fef6bSPrasad J Pandit return 0; 2486c1fef6bSPrasad J Pandit } 24974d71ea1SLaurent Vivier if (s->dma_memory_read) { 2508b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 2514f6200f0Sbellard } else { 252bb0bc7bbSMark Cave-Ayland set_pdma(s, CMD, 0, dmalen); 25374d71ea1SLaurent Vivier esp_raise_drq(s); 25474d71ea1SLaurent Vivier return 0; 25574d71ea1SLaurent Vivier } 25674d71ea1SLaurent Vivier } else { 257fc4d65daSblueswir1 dmalen = s->ti_size; 258d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 259d3cdc491SPrasad J Pandit return 0; 260d3cdc491SPrasad J Pandit } 261fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 26275ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 2634f6200f0Sbellard } 264bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2652e5d83bbSpbrook 2666130b188SLaurent Vivier if (get_cmd_cb(s) < 0) { 2679f149aa9Spbrook return 0; 2682f275b8fSbellard } 2699f149aa9Spbrook return dmalen; 2709f149aa9Spbrook } 2719f149aa9Spbrook 272f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 2739f149aa9Spbrook { 2749f149aa9Spbrook int32_t datalen; 2759f149aa9Spbrook int lun; 276f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2779f149aa9Spbrook 278bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 279f2818f22SArtyom Tarasenko lun = busid & 7; 2800d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 281e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 282c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 28367e999beSbellard s->ti_size = datalen; 28467e999beSbellard if (datalen != 0) { 285c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 2866cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 2872e5d83bbSpbrook if (datalen > 0) { 2885ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 2894f6200f0Sbellard } else { 2905ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 2914f6200f0Sbellard } 292ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2934e9aec74Spbrook } 2945ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2955ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 296c73f96fdSblueswir1 esp_raise_irq(s); 2972f275b8fSbellard } 2982f275b8fSbellard 299c959f218SMark Cave-Ayland static void do_cmd(ESPState *s) 300f2818f22SArtyom Tarasenko { 301c959f218SMark Cave-Ayland uint8_t *buf = s->cmdbuf; 302f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 303f2818f22SArtyom Tarasenko 304f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 305f2818f22SArtyom Tarasenko } 306f2818f22SArtyom Tarasenko 30774d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 30874d71ea1SLaurent Vivier { 30974d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 31074d71ea1SLaurent Vivier return; 31174d71ea1SLaurent Vivier } 312bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 313bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 314c959f218SMark Cave-Ayland do_cmd(s); 31574d71ea1SLaurent Vivier } 31674d71ea1SLaurent Vivier } 31774d71ea1SLaurent Vivier 3189f149aa9Spbrook static void handle_satn(ESPState *s) 3199f149aa9Spbrook { 3201b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 32173d74342SBlue Swirl s->dma_cb = handle_satn; 32273d74342SBlue Swirl return; 32373d74342SBlue Swirl } 32474d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 325cfcea0f9SMark Cave-Ayland s->cmdlen = get_cmd(s); 326bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 327c959f218SMark Cave-Ayland do_cmd(s); 328bb0bc7bbSMark Cave-Ayland } else { 329bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 3309f149aa9Spbrook } 33194d5c79dSMark Cave-Ayland } 3329f149aa9Spbrook 33374d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 33474d71ea1SLaurent Vivier { 33574d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 33674d71ea1SLaurent Vivier return; 33774d71ea1SLaurent Vivier } 338bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 339bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 3402c573cfeSMark Cave-Ayland do_busid_cmd(s, s->cmdbuf, 0); 34174d71ea1SLaurent Vivier } 34274d71ea1SLaurent Vivier } 34374d71ea1SLaurent Vivier 344f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 345f2818f22SArtyom Tarasenko { 3461b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 34773d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 34873d74342SBlue Swirl return; 34973d74342SBlue Swirl } 35074d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 351cfcea0f9SMark Cave-Ayland s->cmdlen = get_cmd(s); 352bb0bc7bbSMark Cave-Ayland if (s->cmdlen) { 353bb0bc7bbSMark Cave-Ayland do_busid_cmd(s, s->cmdbuf, 0); 354bb0bc7bbSMark Cave-Ayland } else { 355bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 356f2818f22SArtyom Tarasenko } 357f2818f22SArtyom Tarasenko } 358f2818f22SArtyom Tarasenko 35974d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 36074d71ea1SLaurent Vivier { 36174d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 36274d71ea1SLaurent Vivier return; 36374d71ea1SLaurent Vivier } 364bb0bc7bbSMark Cave-Ayland s->do_cmd = 0; 36574d71ea1SLaurent Vivier if (s->cmdlen) { 36674d71ea1SLaurent Vivier trace_esp_handle_satn_stop(s->cmdlen); 36774d71ea1SLaurent Vivier s->do_cmd = 1; 36874d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 36974d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 37074d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 37174d71ea1SLaurent Vivier esp_raise_irq(s); 37274d71ea1SLaurent Vivier } 37374d71ea1SLaurent Vivier } 37474d71ea1SLaurent Vivier 3759f149aa9Spbrook static void handle_satn_stop(ESPState *s) 3769f149aa9Spbrook { 3771b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37873d74342SBlue Swirl s->dma_cb = handle_satn_stop; 37973d74342SBlue Swirl return; 38073d74342SBlue Swirl } 381c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 382cfcea0f9SMark Cave-Ayland s->cmdlen = get_cmd(s); 3839f149aa9Spbrook if (s->cmdlen) { 384bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 3859f149aa9Spbrook s->do_cmd = 1; 386c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 3875ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3885ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 389c73f96fdSblueswir1 esp_raise_irq(s); 390bb0bc7bbSMark Cave-Ayland } else { 391bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 3929f149aa9Spbrook } 3939f149aa9Spbrook } 3949f149aa9Spbrook 39574d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 39674d71ea1SLaurent Vivier { 39774d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 39874d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 39974d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 40074d71ea1SLaurent Vivier esp_raise_irq(s); 40174d71ea1SLaurent Vivier } 40274d71ea1SLaurent Vivier 4030fc5c15aSpbrook static void write_response(ESPState *s) 4042f275b8fSbellard { 405bf4b9889SBlue Swirl trace_esp_write_response(s->status); 4063944966dSPaolo Bonzini s->ti_buf[0] = s->status; 4070fc5c15aSpbrook s->ti_buf[1] = 0; 4084f6200f0Sbellard if (s->dma) { 40974d71ea1SLaurent Vivier if (s->dma_memory_write) { 4108b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 411c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 4125ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 4135ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4144f6200f0Sbellard } else { 41574d71ea1SLaurent Vivier set_pdma(s, TI, 0, 2); 41674d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 41774d71ea1SLaurent Vivier esp_raise_drq(s); 41874d71ea1SLaurent Vivier return; 41974d71ea1SLaurent Vivier } 42074d71ea1SLaurent Vivier } else { 4210fc5c15aSpbrook s->ti_size = 2; 4224f6200f0Sbellard s->ti_rptr = 0; 423d020aa50SPaolo Bonzini s->ti_wptr = 2; 4245ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4254f6200f0Sbellard } 426c73f96fdSblueswir1 esp_raise_irq(s); 4272f275b8fSbellard } 4284f6200f0Sbellard 429a917d384Spbrook static void esp_dma_done(ESPState *s) 4304d611c9aSpbrook { 431c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 4325ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 4335ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 4345ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 435c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 436c73f96fdSblueswir1 esp_raise_irq(s); 4374d611c9aSpbrook } 438a917d384Spbrook 43974d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 44074d71ea1SLaurent Vivier { 4414ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 4426cc88d6bSMark Cave-Ayland 44374d71ea1SLaurent Vivier if (s->do_cmd) { 44474d71ea1SLaurent Vivier s->ti_size = 0; 44574d71ea1SLaurent Vivier s->cmdlen = 0; 44674d71ea1SLaurent Vivier s->do_cmd = 0; 447c959f218SMark Cave-Ayland do_cmd(s); 44874d71ea1SLaurent Vivier return; 44974d71ea1SLaurent Vivier } 45074d71ea1SLaurent Vivier if (s->async_len == 0) { 45174d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 45274d71ea1SLaurent Vivier /* 45374d71ea1SLaurent Vivier * If there is still data to be read from the device then 45474d71ea1SLaurent Vivier * complete the DMA operation immediately. Otherwise defer 45574d71ea1SLaurent Vivier * until the scsi layer has completed. 45674d71ea1SLaurent Vivier */ 4576cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 45874d71ea1SLaurent Vivier return; 45974d71ea1SLaurent Vivier } 46074d71ea1SLaurent Vivier } 46174d71ea1SLaurent Vivier 46274d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 46374d71ea1SLaurent Vivier esp_dma_done(s); 46474d71ea1SLaurent Vivier } 46574d71ea1SLaurent Vivier 466a917d384Spbrook static void esp_do_dma(ESPState *s) 467a917d384Spbrook { 46867e999beSbellard uint32_t len; 4694ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 470a917d384Spbrook 4716cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 472a917d384Spbrook if (s->do_cmd) { 47315407433SLaurent Vivier /* 47415407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 47515407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 47615407433SLaurent Vivier */ 477bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 478926cde5fSPrasad J Pandit assert(s->cmdlen <= sizeof(s->cmdbuf) && 479926cde5fSPrasad J Pandit len <= sizeof(s->cmdbuf) - s->cmdlen); 48074d71ea1SLaurent Vivier if (s->dma_memory_read) { 4818b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 48274d71ea1SLaurent Vivier } else { 48374d71ea1SLaurent Vivier set_pdma(s, CMD, s->cmdlen, len); 48474d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 48574d71ea1SLaurent Vivier esp_raise_drq(s); 48674d71ea1SLaurent Vivier return; 48774d71ea1SLaurent Vivier } 48815407433SLaurent Vivier trace_esp_handle_ti_cmd(s->cmdlen); 48915407433SLaurent Vivier s->ti_size = 0; 49015407433SLaurent Vivier s->cmdlen = 0; 49115407433SLaurent Vivier s->do_cmd = 0; 492c959f218SMark Cave-Ayland do_cmd(s); 493a917d384Spbrook return; 494a917d384Spbrook } 495a917d384Spbrook if (s->async_len == 0) { 496a917d384Spbrook /* Defer until data is available. */ 497a917d384Spbrook return; 498a917d384Spbrook } 499a917d384Spbrook if (len > s->async_len) { 500a917d384Spbrook len = s->async_len; 501a917d384Spbrook } 502a917d384Spbrook if (to_device) { 50374d71ea1SLaurent Vivier if (s->dma_memory_read) { 5048b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 505a917d384Spbrook } else { 50674d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 50774d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 50874d71ea1SLaurent Vivier esp_raise_drq(s); 50974d71ea1SLaurent Vivier return; 51074d71ea1SLaurent Vivier } 51174d71ea1SLaurent Vivier } else { 51274d71ea1SLaurent Vivier if (s->dma_memory_write) { 5138b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 51474d71ea1SLaurent Vivier } else { 51574d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 51674d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 51774d71ea1SLaurent Vivier esp_raise_drq(s); 51874d71ea1SLaurent Vivier return; 51974d71ea1SLaurent Vivier } 520a917d384Spbrook } 5216cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 522a917d384Spbrook s->async_buf += len; 523a917d384Spbrook s->async_len -= len; 52494d5c79dSMark Cave-Ayland if (to_device) { 5256787f5faSpbrook s->ti_size += len; 52694d5c79dSMark Cave-Ayland } else { 5276787f5faSpbrook s->ti_size -= len; 52894d5c79dSMark Cave-Ayland } 529a917d384Spbrook if (s->async_len == 0) { 530ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 53194d5c79dSMark Cave-Ayland /* 53294d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 53394d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 53494d5c79dSMark Cave-Ayland * until the scsi layer has completed. 53594d5c79dSMark Cave-Ayland */ 5366cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 537ad3376ccSPaolo Bonzini return; 538a917d384Spbrook } 539a917d384Spbrook } 540ad3376ccSPaolo Bonzini 5416787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 542a917d384Spbrook esp_dma_done(s); 543a917d384Spbrook } 544a917d384Spbrook 545ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status) 546a917d384Spbrook { 547bf4b9889SBlue Swirl trace_esp_command_complete(); 548c6df7102SPaolo Bonzini if (s->ti_size != 0) { 549bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 550c6df7102SPaolo Bonzini } 551a917d384Spbrook s->ti_size = 0; 552a917d384Spbrook s->async_len = 0; 553aba1f023SPaolo Bonzini if (status) { 554bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 555c6df7102SPaolo Bonzini } 556aba1f023SPaolo Bonzini s->status = status; 5575ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 558a917d384Spbrook esp_dma_done(s); 5595c6c0e51SHannes Reinecke if (s->current_req) { 5605c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 5615c6c0e51SHannes Reinecke s->current_req = NULL; 562a917d384Spbrook s->current_dev = NULL; 5635c6c0e51SHannes Reinecke } 564c6df7102SPaolo Bonzini } 565c6df7102SPaolo Bonzini 56617ea26c2SHannes Reinecke void esp_command_complete(SCSIRequest *req, size_t resid) 567ea84a442SGuenter Roeck { 568ea84a442SGuenter Roeck ESPState *s = req->hba_private; 569ea84a442SGuenter Roeck 570ea84a442SGuenter Roeck if (s->rregs[ESP_RSTAT] & STAT_INT) { 57194d5c79dSMark Cave-Ayland /* 57294d5c79dSMark Cave-Ayland * Defer handling command complete until the previous 573ea84a442SGuenter Roeck * interrupt has been handled. 574ea84a442SGuenter Roeck */ 575ea84a442SGuenter Roeck trace_esp_command_complete_deferred(); 57617ea26c2SHannes Reinecke s->deferred_status = req->status; 577ea84a442SGuenter Roeck s->deferred_complete = true; 578ea84a442SGuenter Roeck return; 579ea84a442SGuenter Roeck } 58017ea26c2SHannes Reinecke esp_report_command_complete(s, req->status); 581ea84a442SGuenter Roeck } 582ea84a442SGuenter Roeck 5839c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 584c6df7102SPaolo Bonzini { 585e6810db8SHervé Poussineau ESPState *s = req->hba_private; 5866cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 587c6df7102SPaolo Bonzini 5887f0b6e11SPaolo Bonzini assert(!s->do_cmd); 5896cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 590aba1f023SPaolo Bonzini s->async_len = len; 5910c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 5926cc88d6bSMark Cave-Ayland if (dmalen) { 593a917d384Spbrook esp_do_dma(s); 5945eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 59594d5c79dSMark Cave-Ayland /* 59694d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 59794d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 59894d5c79dSMark Cave-Ayland */ 5996787f5faSpbrook esp_dma_done(s); 6006787f5faSpbrook } 601a917d384Spbrook } 6022e5d83bbSpbrook 6032f275b8fSbellard static void handle_ti(ESPState *s) 6042f275b8fSbellard { 605b76624deSMark Cave-Ayland uint32_t dmalen; 6062f275b8fSbellard 6077246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 6087246e160SHervé Poussineau s->dma_cb = handle_ti; 6097246e160SHervé Poussineau return; 6107246e160SHervé Poussineau } 6117246e160SHervé Poussineau 612c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 6134f6200f0Sbellard if (s->dma) { 614b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 6155ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 6164d611c9aSpbrook esp_do_dma(s); 61715407433SLaurent Vivier } else if (s->do_cmd) { 618bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 6199f149aa9Spbrook s->ti_size = 0; 6209f149aa9Spbrook s->cmdlen = 0; 6219f149aa9Spbrook s->do_cmd = 0; 622c959f218SMark Cave-Ayland do_cmd(s); 6234f6200f0Sbellard } 6242f275b8fSbellard } 6252f275b8fSbellard 6269c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 6276f7e9aecSbellard { 6285aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 6295aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 630c9cf45c1SHannes Reinecke s->tchi_written = 0; 6314e9aec74Spbrook s->ti_size = 0; 6324e9aec74Spbrook s->ti_rptr = 0; 6334e9aec74Spbrook s->ti_wptr = 0; 6344e9aec74Spbrook s->dma = 0; 6359f149aa9Spbrook s->do_cmd = 0; 63673d74342SBlue Swirl s->dma_cb = NULL; 6378dea1dd4Sblueswir1 6388dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 6396f7e9aecSbellard } 6406f7e9aecSbellard 641a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 64285948643SBlue Swirl { 64385948643SBlue Swirl qemu_irq_lower(s->irq); 64474d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 645a391fdbcSHervé Poussineau esp_hard_reset(s); 64685948643SBlue Swirl } 64785948643SBlue Swirl 648a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 6492d069babSblueswir1 { 65085948643SBlue Swirl if (level) { 651a391fdbcSHervé Poussineau esp_soft_reset(s); 65285948643SBlue Swirl } 6532d069babSblueswir1 } 6542d069babSblueswir1 6559c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 65673d74342SBlue Swirl { 657b630c075SMark Cave-Ayland uint32_t val; 65873d74342SBlue Swirl 6596f7e9aecSbellard switch (saddr) { 6605ad6bb97Sblueswir1 case ESP_FIFO: 6615ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 6628dea1dd4Sblueswir1 /* Data out. */ 663ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 6645ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 665ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 666ff589551SPrasad J Pandit s->ti_size--; 6675ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 6684f6200f0Sbellard } 669ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 6704f6200f0Sbellard s->ti_rptr = 0; 6714f6200f0Sbellard s->ti_wptr = 0; 6724f6200f0Sbellard } 673b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 6744f6200f0Sbellard break; 6755ad6bb97Sblueswir1 case ESP_RINTR: 67694d5c79dSMark Cave-Ayland /* 67794d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 67894d5c79dSMark Cave-Ayland * except TC 67994d5c79dSMark Cave-Ayland */ 680b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 6812814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 6822814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 6832814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 684c73f96fdSblueswir1 esp_lower_irq(s); 685ea84a442SGuenter Roeck if (s->deferred_complete) { 686ea84a442SGuenter Roeck esp_report_command_complete(s, s->deferred_status); 687ea84a442SGuenter Roeck s->deferred_complete = false; 688ea84a442SGuenter Roeck } 689b630c075SMark Cave-Ayland break; 690c9cf45c1SHannes Reinecke case ESP_TCHI: 691c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 692c9cf45c1SHannes Reinecke if (!s->tchi_written) { 693b630c075SMark Cave-Ayland val = s->chip_id; 694b630c075SMark Cave-Ayland } else { 695b630c075SMark Cave-Ayland val = s->rregs[saddr]; 696c9cf45c1SHannes Reinecke } 697b630c075SMark Cave-Ayland break; 6986f7e9aecSbellard default: 699b630c075SMark Cave-Ayland val = s->rregs[saddr]; 7006f7e9aecSbellard break; 7016f7e9aecSbellard } 702b630c075SMark Cave-Ayland 703b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 704b630c075SMark Cave-Ayland return val; 7056f7e9aecSbellard } 7066f7e9aecSbellard 7079c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 7086f7e9aecSbellard { 709bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 7106f7e9aecSbellard switch (saddr) { 711c9cf45c1SHannes Reinecke case ESP_TCHI: 712c9cf45c1SHannes Reinecke s->tchi_written = true; 713c9cf45c1SHannes Reinecke /* fall through */ 7145ad6bb97Sblueswir1 case ESP_TCLO: 7155ad6bb97Sblueswir1 case ESP_TCMID: 7165ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 7174f6200f0Sbellard break; 7185ad6bb97Sblueswir1 case ESP_FIFO: 7199f149aa9Spbrook if (s->do_cmd) { 720926cde5fSPrasad J Pandit if (s->cmdlen < ESP_CMDBUF_SZ) { 7219f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 722c98c6c10SPrasad J Pandit } else { 723c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 724c98c6c10SPrasad J Pandit } 725ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 7263af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 7272e5d83bbSpbrook } else { 7284f6200f0Sbellard s->ti_size++; 7294f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 7302e5d83bbSpbrook } 7314f6200f0Sbellard break; 7325ad6bb97Sblueswir1 case ESP_CMD: 7334f6200f0Sbellard s->rregs[saddr] = val; 7345ad6bb97Sblueswir1 if (val & CMD_DMA) { 7354f6200f0Sbellard s->dma = 1; 7366787f5faSpbrook /* Reload DMA counter. */ 73796676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 73896676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 73996676c2fSMark Cave-Ayland } else { 740c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 74196676c2fSMark Cave-Ayland } 7424f6200f0Sbellard } else { 7434f6200f0Sbellard s->dma = 0; 7444f6200f0Sbellard } 7455ad6bb97Sblueswir1 switch (val & CMD_CMD) { 7465ad6bb97Sblueswir1 case CMD_NOP: 747bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 7482f275b8fSbellard break; 7495ad6bb97Sblueswir1 case CMD_FLUSH: 750bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 75194d5c79dSMark Cave-Ayland /*s->ti_size = 0;*/ 7525ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7535ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 754a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 7556f7e9aecSbellard break; 7565ad6bb97Sblueswir1 case CMD_RESET: 757bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 758a391fdbcSHervé Poussineau esp_soft_reset(s); 7596f7e9aecSbellard break; 7605ad6bb97Sblueswir1 case CMD_BUSRESET: 761bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 7625ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 7635ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 764c73f96fdSblueswir1 esp_raise_irq(s); 7659e61bde5Sbellard } 7662f275b8fSbellard break; 7675ad6bb97Sblueswir1 case CMD_TI: 7680097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 7692f275b8fSbellard handle_ti(s); 7702f275b8fSbellard break; 7715ad6bb97Sblueswir1 case CMD_ICCS: 772bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 7730fc5c15aSpbrook write_response(s); 7744bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7754bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 7762f275b8fSbellard break; 7775ad6bb97Sblueswir1 case CMD_MSGACC: 778bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 7795ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 7805ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 7814e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 7824e2a68c1SArtyom Tarasenko esp_raise_irq(s); 7836f7e9aecSbellard break; 7840fd0eb21SBlue Swirl case CMD_PAD: 785bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 7860fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 7870fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 7880fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 7890fd0eb21SBlue Swirl break; 7905ad6bb97Sblueswir1 case CMD_SATN: 791bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 7926f7e9aecSbellard break; 7936915bff1SHervé Poussineau case CMD_RSTATN: 7946915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 7956915bff1SHervé Poussineau break; 7965e1e0a3bSBlue Swirl case CMD_SEL: 797bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 798f2818f22SArtyom Tarasenko handle_s_without_atn(s); 7995e1e0a3bSBlue Swirl break; 8005ad6bb97Sblueswir1 case CMD_SELATN: 801bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 8022f275b8fSbellard handle_satn(s); 8032f275b8fSbellard break; 8045ad6bb97Sblueswir1 case CMD_SELATNS: 805bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 8069f149aa9Spbrook handle_satn_stop(s); 8072f275b8fSbellard break; 8085ad6bb97Sblueswir1 case CMD_ENSEL: 809bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 810e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 81174ec6048Sblueswir1 break; 8126fe84c18SHervé Poussineau case CMD_DISSEL: 8136fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 8146fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 8156fe84c18SHervé Poussineau esp_raise_irq(s); 8166fe84c18SHervé Poussineau break; 8172f275b8fSbellard default: 8183af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 8196f7e9aecSbellard break; 8206f7e9aecSbellard } 8216f7e9aecSbellard break; 8225ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 8234f6200f0Sbellard break; 8245ad6bb97Sblueswir1 case ESP_CFG1: 8259ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 8269ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 8274f6200f0Sbellard s->rregs[saddr] = val; 8284f6200f0Sbellard break; 8295ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 8304f6200f0Sbellard break; 8316f7e9aecSbellard default: 8323af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 8338dea1dd4Sblueswir1 return; 8346f7e9aecSbellard } 8352f275b8fSbellard s->wregs[saddr] = val; 8366f7e9aecSbellard } 8376f7e9aecSbellard 838a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 8398372d383SPeter Maydell unsigned size, bool is_write, 8408372d383SPeter Maydell MemTxAttrs attrs) 84167bb5314SAvi Kivity { 84267bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 84367bb5314SAvi Kivity } 8446f7e9aecSbellard 84574d71ea1SLaurent Vivier static bool esp_pdma_needed(void *opaque) 84674d71ea1SLaurent Vivier { 84774d71ea1SLaurent Vivier ESPState *s = opaque; 84874d71ea1SLaurent Vivier return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 84974d71ea1SLaurent Vivier s->dma_enabled; 85074d71ea1SLaurent Vivier } 85174d71ea1SLaurent Vivier 85274d71ea1SLaurent Vivier static const VMStateDescription vmstate_esp_pdma = { 85374d71ea1SLaurent Vivier .name = "esp/pdma", 854bb0bc7bbSMark Cave-Ayland .version_id = 2, 855bb0bc7bbSMark Cave-Ayland .minimum_version_id = 2, 85674d71ea1SLaurent Vivier .needed = esp_pdma_needed, 85774d71ea1SLaurent Vivier .fields = (VMStateField[]) { 85874d71ea1SLaurent Vivier VMSTATE_INT32(pdma_origin, ESPState), 85974d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_len, ESPState), 86074d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_cur, ESPState), 86174d71ea1SLaurent Vivier VMSTATE_END_OF_LIST() 86274d71ea1SLaurent Vivier } 86374d71ea1SLaurent Vivier }; 86474d71ea1SLaurent Vivier 8656cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 8666cc88d6bSMark Cave-Ayland { 8676cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 8686cc88d6bSMark Cave-Ayland 8696cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 8706cc88d6bSMark Cave-Ayland return version_id < 5; 8716cc88d6bSMark Cave-Ayland } 8726cc88d6bSMark Cave-Ayland 8730bd005beSMark Cave-Ayland static int esp_pre_save(void *opaque) 8740bd005beSMark Cave-Ayland { 8750bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8760bd005beSMark Cave-Ayland 8770bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 8780bd005beSMark Cave-Ayland return 0; 8790bd005beSMark Cave-Ayland } 8800bd005beSMark Cave-Ayland 8810bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 8820bd005beSMark Cave-Ayland { 8830bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8840bd005beSMark Cave-Ayland 8856cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 8866cc88d6bSMark Cave-Ayland 8876cc88d6bSMark Cave-Ayland if (version_id < 5) { 8886cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 8896cc88d6bSMark Cave-Ayland } 8906cc88d6bSMark Cave-Ayland 8910bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 8920bd005beSMark Cave-Ayland return 0; 8930bd005beSMark Cave-Ayland } 8940bd005beSMark Cave-Ayland 8959c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 896cc9952f3SBlue Swirl .name = "esp", 8970bd005beSMark Cave-Ayland .version_id = 5, 898cc9952f3SBlue Swirl .minimum_version_id = 3, 8990bd005beSMark Cave-Ayland .pre_save = esp_pre_save, 9000bd005beSMark Cave-Ayland .post_load = esp_post_load, 901cc9952f3SBlue Swirl .fields = (VMStateField[]) { 902cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 903cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 904cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 905cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 906cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 907cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 9083944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 909ea84a442SGuenter Roeck VMSTATE_UINT32(deferred_status, ESPState), 910ea84a442SGuenter Roeck VMSTATE_BOOL(deferred_complete, ESPState), 911cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 912cc966774SPaolo Bonzini VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), 913cc966774SPaolo Bonzini VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), 914cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 915cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 9166cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 917cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 91874d71ea1SLaurent Vivier }, 91974d71ea1SLaurent Vivier .subsections = (const VMStateDescription * []) { 92074d71ea1SLaurent Vivier &vmstate_esp_pdma, 92174d71ea1SLaurent Vivier NULL 9226f7e9aecSbellard } 923cc9952f3SBlue Swirl }; 9246f7e9aecSbellard 925a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 926a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 927a391fdbcSHervé Poussineau { 928a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 929eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 930a391fdbcSHervé Poussineau uint32_t saddr; 931a391fdbcSHervé Poussineau 932a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 933eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 934a391fdbcSHervé Poussineau } 935a391fdbcSHervé Poussineau 936a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 937a391fdbcSHervé Poussineau unsigned int size) 938a391fdbcSHervé Poussineau { 939a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 940eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 941a391fdbcSHervé Poussineau uint32_t saddr; 942a391fdbcSHervé Poussineau 943a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 944eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 945a391fdbcSHervé Poussineau } 946a391fdbcSHervé Poussineau 947a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 948a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 949a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 950a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 951a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 952a391fdbcSHervé Poussineau }; 953a391fdbcSHervé Poussineau 95474d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 95574d71ea1SLaurent Vivier uint64_t val, unsigned int size) 95674d71ea1SLaurent Vivier { 95774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 958eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 95974d71ea1SLaurent Vivier 960960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 961960ebfd9SMark Cave-Ayland 96274d71ea1SLaurent Vivier switch (size) { 96374d71ea1SLaurent Vivier case 1: 964761bef75SMark Cave-Ayland esp_pdma_write(s, val); 96574d71ea1SLaurent Vivier break; 96674d71ea1SLaurent Vivier case 2: 967761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 968761bef75SMark Cave-Ayland esp_pdma_write(s, val); 96974d71ea1SLaurent Vivier break; 97074d71ea1SLaurent Vivier } 97174d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 97274d71ea1SLaurent Vivier esp_lower_drq(s); 97374d71ea1SLaurent Vivier s->pdma_cb(s); 97474d71ea1SLaurent Vivier s->pdma_cb = NULL; 97574d71ea1SLaurent Vivier } 97674d71ea1SLaurent Vivier } 97774d71ea1SLaurent Vivier 97874d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 97974d71ea1SLaurent Vivier unsigned int size) 98074d71ea1SLaurent Vivier { 98174d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 982eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 9836cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 98474d71ea1SLaurent Vivier uint64_t val = 0; 98574d71ea1SLaurent Vivier 986960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 987960ebfd9SMark Cave-Ayland 9886cc88d6bSMark Cave-Ayland if (dmalen == 0 || s->pdma_len == 0) { 98974d71ea1SLaurent Vivier return 0; 99074d71ea1SLaurent Vivier } 99174d71ea1SLaurent Vivier switch (size) { 99274d71ea1SLaurent Vivier case 1: 993761bef75SMark Cave-Ayland val = esp_pdma_read(s); 99474d71ea1SLaurent Vivier break; 99574d71ea1SLaurent Vivier case 2: 996761bef75SMark Cave-Ayland val = esp_pdma_read(s); 997761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 99874d71ea1SLaurent Vivier break; 99974d71ea1SLaurent Vivier } 10008da90e81SMark Cave-Ayland dmalen = esp_get_tc(s); 10016cc88d6bSMark Cave-Ayland if (dmalen == 0 || (s->pdma_len == 0 && s->pdma_cb)) { 100274d71ea1SLaurent Vivier esp_lower_drq(s); 100374d71ea1SLaurent Vivier s->pdma_cb(s); 100474d71ea1SLaurent Vivier s->pdma_cb = NULL; 100574d71ea1SLaurent Vivier } 100674d71ea1SLaurent Vivier return val; 100774d71ea1SLaurent Vivier } 100874d71ea1SLaurent Vivier 100974d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 101074d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 101174d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 101274d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 101374d71ea1SLaurent Vivier .valid.min_access_size = 1, 101474d71ea1SLaurent Vivier .valid.max_access_size = 2, 101574d71ea1SLaurent Vivier }; 101674d71ea1SLaurent Vivier 1017afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1018afd4030cSPaolo Bonzini .tcq = false, 10197e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 10207e0380b9SPaolo Bonzini .max_lun = 7, 1021afd4030cSPaolo Bonzini 1022c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 102394d3f98aSPaolo Bonzini .complete = esp_command_complete, 102494d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1025cfdc1bb0SPaolo Bonzini }; 1026cfdc1bb0SPaolo Bonzini 1027a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1028cfb9de9cSPaul Brook { 102984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1030eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1031a391fdbcSHervé Poussineau 1032a391fdbcSHervé Poussineau switch (irq) { 1033a391fdbcSHervé Poussineau case 0: 1034a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1035a391fdbcSHervé Poussineau break; 1036a391fdbcSHervé Poussineau case 1: 1037a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 1038a391fdbcSHervé Poussineau break; 1039a391fdbcSHervé Poussineau } 1040a391fdbcSHervé Poussineau } 1041a391fdbcSHervé Poussineau 1042b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1043a391fdbcSHervé Poussineau { 1044b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 104584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1046eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1047eb169c76SMark Cave-Ayland 1048eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1049eb169c76SMark Cave-Ayland return; 1050eb169c76SMark Cave-Ayland } 10516f7e9aecSbellard 1052b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 105374d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1054a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 10556f7e9aecSbellard 1056d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 105729776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 105874d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1059b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 106074d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 106174d71ea1SLaurent Vivier sysbus, "esp-pdma", 2); 106274d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 10636f7e9aecSbellard 1064b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 10652d069babSblueswir1 1066b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 106767e999beSbellard } 1068cfb9de9cSPaul Brook 1069a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1070a391fdbcSHervé Poussineau { 107184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1072eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1073eb169c76SMark Cave-Ayland 1074eb169c76SMark Cave-Ayland esp_hard_reset(s); 1075eb169c76SMark Cave-Ayland } 1076eb169c76SMark Cave-Ayland 1077eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1078eb169c76SMark Cave-Ayland { 1079eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1080eb169c76SMark Cave-Ayland 1081eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1082a391fdbcSHervé Poussineau } 1083a391fdbcSHervé Poussineau 1084a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1085a391fdbcSHervé Poussineau .name = "sysbusespscsi", 10860bd005beSMark Cave-Ayland .version_id = 2, 1087ea84a442SGuenter Roeck .minimum_version_id = 1, 1088a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 10890bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1090a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1091a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1092a391fdbcSHervé Poussineau } 1093999e12bbSAnthony Liguori }; 1094999e12bbSAnthony Liguori 1095a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1096999e12bbSAnthony Liguori { 109739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1098999e12bbSAnthony Liguori 1099b09318caSHu Tao dc->realize = sysbus_esp_realize; 1100a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1101a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1102125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 110363235df8SBlue Swirl } 1104999e12bbSAnthony Liguori 11051f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 110684fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 110739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1108eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1109a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1110a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 111163235df8SBlue Swirl }; 111263235df8SBlue Swirl 1113eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1114eb169c76SMark Cave-Ayland { 1115eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1116eb169c76SMark Cave-Ayland 1117eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1118eb169c76SMark Cave-Ayland dc->user_creatable = false; 1119eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1120eb169c76SMark Cave-Ayland } 1121eb169c76SMark Cave-Ayland 1122eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1123eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1124eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1125eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1126eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1127eb169c76SMark Cave-Ayland }; 1128eb169c76SMark Cave-Ayland 112983f7d43aSAndreas Färber static void esp_register_types(void) 1130cfb9de9cSPaul Brook { 1131a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1132eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1133cfb9de9cSPaul Brook } 1134cfb9de9cSPaul Brook 113583f7d43aSAndreas Färber type_init(esp_register_types) 1136