16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 22677987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) 2271e794c51SMark Cave-Ayland { 2281e794c51SMark Cave-Ayland s->pdma_cb = cb; 2291e794c51SMark Cave-Ayland } 2301e794c51SMark Cave-Ayland 231c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2326130b188SLaurent Vivier { 2336130b188SLaurent Vivier int target; 2346130b188SLaurent Vivier 2356130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2366130b188SLaurent Vivier 2376130b188SLaurent Vivier s->ti_size = 0; 2386130b188SLaurent Vivier 239cf40a5e4SMark Cave-Ayland if (s->current_req) { 240cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 241cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 242cf40a5e4SMark Cave-Ayland } 243cf40a5e4SMark Cave-Ayland 2446130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2456130b188SLaurent Vivier if (!s->current_dev) { 2466130b188SLaurent Vivier /* No such drive */ 2476130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 248cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2496130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2506130b188SLaurent Vivier esp_raise_irq(s); 2516130b188SLaurent Vivier return -1; 2526130b188SLaurent Vivier } 2534e78f3bfSMark Cave-Ayland 2544e78f3bfSMark Cave-Ayland /* 2554e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2564eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2574e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2584e78f3bfSMark Cave-Ayland */ 2594e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2604e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2616130b188SLaurent Vivier return 0; 2626130b188SLaurent Vivier } 2636130b188SLaurent Vivier 26420c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2652f275b8fSbellard { 266023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 267042879fcSMark Cave-Ayland uint32_t dmalen, n; 2682f275b8fSbellard int target; 2692f275b8fSbellard 2708dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2714f6200f0Sbellard if (s->dma) { 27220c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 27320c8d2edSMark Cave-Ayland if (dmalen == 0) { 2746c1fef6bSPrasad J Pandit return 0; 2756c1fef6bSPrasad J Pandit } 27674d71ea1SLaurent Vivier if (s->dma_memory_read) { 2778b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 278fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 279023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 280a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - dmalen); 2814f6200f0Sbellard } else { 28274d71ea1SLaurent Vivier return 0; 28374d71ea1SLaurent Vivier } 28474d71ea1SLaurent Vivier } else { 285023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 28620c8d2edSMark Cave-Ayland if (dmalen == 0) { 287d3cdc491SPrasad J Pandit return 0; 288d3cdc491SPrasad J Pandit } 2897b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 290fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2917b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 29220c8d2edSMark Cave-Ayland } 293bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2942e5d83bbSpbrook 2959f149aa9Spbrook return dmalen; 2969f149aa9Spbrook } 2979f149aa9Spbrook 2984eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2999f149aa9Spbrook { 3007b320a8eSMark Cave-Ayland uint32_t cmdlen; 3019f149aa9Spbrook int32_t datalen; 302f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 3037b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 3049f149aa9Spbrook 3054eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 306023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 30799545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 30899545751SMark Cave-Ayland return; 30999545751SMark Cave-Ayland } 3107b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 311023666daSMark Cave-Ayland 3124eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 313b22f83d8SAlexandra Diupina if (!current_lun) { 314b22f83d8SAlexandra Diupina /* No such drive */ 315b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 316b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 317b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 318b22f83d8SAlexandra Diupina esp_raise_irq(s); 319b22f83d8SAlexandra Diupina return; 320b22f83d8SAlexandra Diupina } 321b22f83d8SAlexandra Diupina 322fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 323c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 32467e999beSbellard s->ti_size = datalen; 325023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 32667e999beSbellard if (datalen != 0) { 3271b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3282e5d83bbSpbrook if (datalen > 0) { 3294e78f3bfSMark Cave-Ayland /* 3304e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3314e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3324e78f3bfSMark Cave-Ayland */ 3334e78f3bfSMark Cave-Ayland s->data_in_ready = false; 334abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 3354f6200f0Sbellard } else { 336abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 337cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 338c73f96fdSblueswir1 esp_raise_irq(s); 33982141c8bSMark Cave-Ayland esp_lower_drq(s); 3402f275b8fSbellard } 3414e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3424e78f3bfSMark Cave-Ayland return; 3434e78f3bfSMark Cave-Ayland } 3444e78f3bfSMark Cave-Ayland } 3452f275b8fSbellard 3464eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 347f2818f22SArtyom Tarasenko { 3484eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3494eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 350023666daSMark Cave-Ayland 3514eb86065SPaolo Bonzini trace_esp_do_identify(message); 3524eb86065SPaolo Bonzini s->lun = message & 7; 353023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3544eb86065SPaolo Bonzini } 355f2818f22SArtyom Tarasenko 356799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 357023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3584eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 359fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 360023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 361023666daSMark Cave-Ayland } 3624eb86065SPaolo Bonzini } 363023666daSMark Cave-Ayland 3644eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3654eb86065SPaolo Bonzini { 3664eb86065SPaolo Bonzini do_message_phase(s); 3674eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3684eb86065SPaolo Bonzini do_command_phase(s); 369f2818f22SArtyom Tarasenko } 370f2818f22SArtyom Tarasenko 37174d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 37274d71ea1SLaurent Vivier { 3732572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 3742572689bSMark Cave-Ayland int n; 3752572689bSMark Cave-Ayland 3762572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 3772572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 3782572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 3792572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 3802572689bSMark Cave-Ayland 381e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 382023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 383e62a959aSMark Cave-Ayland s->do_cmd = 0; 384c959f218SMark Cave-Ayland do_cmd(s); 38574d71ea1SLaurent Vivier } 38674d71ea1SLaurent Vivier } 38774d71ea1SLaurent Vivier 3889f149aa9Spbrook static void handle_satn(ESPState *s) 3899f149aa9Spbrook { 39049691315SMark Cave-Ayland int32_t cmdlen; 39149691315SMark Cave-Ayland 3921b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 39373d74342SBlue Swirl s->dma_cb = handle_satn; 39473d74342SBlue Swirl return; 39573d74342SBlue Swirl } 39677987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_PDMA_CB); 3971bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3981bcaf71bSMark Cave-Ayland return; 3991bcaf71bSMark Cave-Ayland } 400023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 40149691315SMark Cave-Ayland if (cmdlen > 0) { 402023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 40360720694SMark Cave-Ayland s->do_cmd = 0; 404c959f218SMark Cave-Ayland do_cmd(s); 40549691315SMark Cave-Ayland } else if (cmdlen == 0) { 4061bcaf71bSMark Cave-Ayland if (s->dma) { 4071bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4081bcaf71bSMark Cave-Ayland } 409bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 41049691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 41149691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 412abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 4139f149aa9Spbrook } 41494d5c79dSMark Cave-Ayland } 4159f149aa9Spbrook 416f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 417f2818f22SArtyom Tarasenko { 41849691315SMark Cave-Ayland int32_t cmdlen; 41949691315SMark Cave-Ayland 4201b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 42173d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 42273d74342SBlue Swirl return; 42373d74342SBlue Swirl } 42466fd5657SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 4251bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4261bcaf71bSMark Cave-Ayland return; 4271bcaf71bSMark Cave-Ayland } 428023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 42949691315SMark Cave-Ayland if (cmdlen > 0) { 430023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 43160720694SMark Cave-Ayland s->do_cmd = 0; 4324eb86065SPaolo Bonzini do_cmd(s); 43349691315SMark Cave-Ayland } else if (cmdlen == 0) { 4341bcaf71bSMark Cave-Ayland if (s->dma) { 4351bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4361bcaf71bSMark Cave-Ayland } 437bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 43849691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 43949691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 440abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 441f2818f22SArtyom Tarasenko } 442f2818f22SArtyom Tarasenko } 443f2818f22SArtyom Tarasenko 44474d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 44574d71ea1SLaurent Vivier { 4462572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 4472572689bSMark Cave-Ayland int n; 4482572689bSMark Cave-Ayland 4492572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 4502572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 4512572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 4522572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 4532572689bSMark Cave-Ayland 454e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 455023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 45674d71ea1SLaurent Vivier s->do_cmd = 1; 457023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 458abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 459abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 460cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 46174d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 46274d71ea1SLaurent Vivier esp_raise_irq(s); 46374d71ea1SLaurent Vivier } 46474d71ea1SLaurent Vivier } 46574d71ea1SLaurent Vivier 4669f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4679f149aa9Spbrook { 46849691315SMark Cave-Ayland int32_t cmdlen; 46949691315SMark Cave-Ayland 4701b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 47173d74342SBlue Swirl s->dma_cb = handle_satn_stop; 47273d74342SBlue Swirl return; 47373d74342SBlue Swirl } 47477987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); 4751bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4761bcaf71bSMark Cave-Ayland return; 4771bcaf71bSMark Cave-Ayland } 478799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 47949691315SMark Cave-Ayland if (cmdlen > 0) { 480023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4819f149aa9Spbrook s->do_cmd = 1; 482023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 483abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 484cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 485799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 486c73f96fdSblueswir1 esp_raise_irq(s); 48749691315SMark Cave-Ayland } else if (cmdlen == 0) { 4881bcaf71bSMark Cave-Ayland if (s->dma) { 4891bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4901bcaf71bSMark Cave-Ayland } 491bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 492799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 493799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 494abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 4959f149aa9Spbrook } 4969f149aa9Spbrook } 4979f149aa9Spbrook 49874d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 49974d71ea1SLaurent Vivier { 500abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 501cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 50274d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 50374d71ea1SLaurent Vivier esp_raise_irq(s); 50474d71ea1SLaurent Vivier } 50574d71ea1SLaurent Vivier 5060fc5c15aSpbrook static void write_response(ESPState *s) 5072f275b8fSbellard { 508e3922557SMark Cave-Ayland uint8_t buf[2]; 509042879fcSMark Cave-Ayland 510bf4b9889SBlue Swirl trace_esp_write_response(s->status); 511042879fcSMark Cave-Ayland 512e3922557SMark Cave-Ayland buf[0] = s->status; 513e3922557SMark Cave-Ayland buf[1] = 0; 514042879fcSMark Cave-Ayland 5154f6200f0Sbellard if (s->dma) { 51674d71ea1SLaurent Vivier if (s->dma_memory_write) { 517e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 518abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 519cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 5205ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 5214f6200f0Sbellard } else { 52277987ef5SMark Cave-Ayland esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); 52374d71ea1SLaurent Vivier esp_raise_drq(s); 52474d71ea1SLaurent Vivier return; 52574d71ea1SLaurent Vivier } 52674d71ea1SLaurent Vivier } else { 527e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 528e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 5295ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 5304f6200f0Sbellard } 531c73f96fdSblueswir1 esp_raise_irq(s); 5322f275b8fSbellard } 5334f6200f0Sbellard 534004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 5354d611c9aSpbrook { 536af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 537cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 538c73f96fdSblueswir1 esp_raise_irq(s); 539af74b3c1SMark Cave-Ayland esp_lower_drq(s); 540af74b3c1SMark Cave-Ayland } 5414d611c9aSpbrook } 542a917d384Spbrook 54374d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 54474d71ea1SLaurent Vivier { 5452572689bSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 54682141c8bSMark Cave-Ayland int len; 547042879fcSMark Cave-Ayland uint32_t n; 5486cc88d6bSMark Cave-Ayland 54974d71ea1SLaurent Vivier if (s->do_cmd) { 5502572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 5512572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5522572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5532572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5542572689bSMark Cave-Ayland 555e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 556e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 557e62a959aSMark Cave-Ayland return; 558e62a959aSMark Cave-Ayland } 559e62a959aSMark Cave-Ayland 56074d71ea1SLaurent Vivier s->ti_size = 0; 5615a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_CD) { 562c348458fSMark Cave-Ayland /* No command received */ 563c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 564c348458fSMark Cave-Ayland return; 565c348458fSMark Cave-Ayland } 566c348458fSMark Cave-Ayland 567c348458fSMark Cave-Ayland /* Command has been received */ 56874d71ea1SLaurent Vivier s->do_cmd = 0; 569c959f218SMark Cave-Ayland do_cmd(s); 570c348458fSMark Cave-Ayland } else { 571c348458fSMark Cave-Ayland /* 572c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 5732cb40d44SStefan Weil * and then switch to command phase 574c348458fSMark Cave-Ayland */ 575c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 576abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 577c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 578c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 579c348458fSMark Cave-Ayland esp_raise_irq(s); 580c348458fSMark Cave-Ayland } 58174d71ea1SLaurent Vivier return; 58274d71ea1SLaurent Vivier } 58382141c8bSMark Cave-Ayland 584*844b3a84SMark Cave-Ayland switch (esp_get_phase(s)) { 585*844b3a84SMark Cave-Ayland case STAT_DO: 5860db89536SMark Cave-Ayland if (!s->current_req) { 5870db89536SMark Cave-Ayland return; 5880db89536SMark Cave-Ayland } 58982141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5907aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5917aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5927b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5937aa6baeeSMark Cave-Ayland s->async_buf += n; 5947aa6baeeSMark Cave-Ayland s->async_len -= n; 5957aa6baeeSMark Cave-Ayland s->ti_size += n; 5967aa6baeeSMark Cave-Ayland 597e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 598e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 59974d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 60082141c8bSMark Cave-Ayland return; 60182141c8bSMark Cave-Ayland } 60282141c8bSMark Cave-Ayland 603004826d0SMark Cave-Ayland esp_dma_ti_check(s); 604*844b3a84SMark Cave-Ayland break; 605*844b3a84SMark Cave-Ayland 606*844b3a84SMark Cave-Ayland case STAT_DI: 607*844b3a84SMark Cave-Ayland if (!s->current_req) { 608*844b3a84SMark Cave-Ayland return; 609*844b3a84SMark Cave-Ayland } 61082141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 6117aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 6127aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 613042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 61482141c8bSMark Cave-Ayland s->async_buf += len; 61582141c8bSMark Cave-Ayland s->async_len -= len; 61682141c8bSMark Cave-Ayland s->ti_size -= len; 61782141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6181b2e34caSMark Cave-Ayland 6191b2e34caSMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 6201b2e34caSMark Cave-Ayland /* Defer until the scsi layer has completed */ 6211b2e34caSMark Cave-Ayland scsi_req_continue(s->current_req); 6221b2e34caSMark Cave-Ayland s->data_in_ready = false; 6231b2e34caSMark Cave-Ayland return; 6241b2e34caSMark Cave-Ayland } 6251b2e34caSMark Cave-Ayland 6261b2e34caSMark Cave-Ayland esp_dma_ti_check(s); 627*844b3a84SMark Cave-Ayland break; 62874d71ea1SLaurent Vivier } 62982141c8bSMark Cave-Ayland } 63074d71ea1SLaurent Vivier 631a917d384Spbrook static void esp_do_dma(ESPState *s) 632a917d384Spbrook { 633023666daSMark Cave-Ayland uint32_t len, cmdlen; 634023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 63519e9afb1SMark Cave-Ayland int n; 636a917d384Spbrook 6376cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 638a917d384Spbrook if (s->do_cmd) { 63915407433SLaurent Vivier /* 64015407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 64115407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 64215407433SLaurent Vivier */ 643023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 644023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 64574d71ea1SLaurent Vivier if (s->dma_memory_read) { 6460ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 647023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 648023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 649a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 65074d71ea1SLaurent Vivier } else { 6513c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 6523c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 6533c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 6543c7f3c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - n); 6553c7f3c8bSMark Cave-Ayland 65677987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 65774d71ea1SLaurent Vivier esp_raise_drq(s); 6583c7f3c8bSMark Cave-Ayland 6593c7f3c8bSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 6603c7f3c8bSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 66174d71ea1SLaurent Vivier return; 66274d71ea1SLaurent Vivier } 6633c7f3c8bSMark Cave-Ayland } 664023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 66515407433SLaurent Vivier s->ti_size = 0; 6665a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_CD) { 667799d90d8SMark Cave-Ayland /* No command received */ 668023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 669799d90d8SMark Cave-Ayland return; 670799d90d8SMark Cave-Ayland } 671799d90d8SMark Cave-Ayland 672799d90d8SMark Cave-Ayland /* Command has been received */ 67315407433SLaurent Vivier s->do_cmd = 0; 674c959f218SMark Cave-Ayland do_cmd(s); 675799d90d8SMark Cave-Ayland } else { 676799d90d8SMark Cave-Ayland /* 677023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 6782cb40d44SStefan Weil * and then switch to command phase 679799d90d8SMark Cave-Ayland */ 680023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 681abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 682799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 683799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 684799d90d8SMark Cave-Ayland esp_raise_irq(s); 685799d90d8SMark Cave-Ayland } 686a917d384Spbrook return; 687a917d384Spbrook } 6881454dc76SMark Cave-Ayland 6891454dc76SMark Cave-Ayland switch (esp_get_phase(s)) { 6901454dc76SMark Cave-Ayland case STAT_DO: 6910db89536SMark Cave-Ayland if (!s->current_req) { 6920db89536SMark Cave-Ayland return; 6930db89536SMark Cave-Ayland } 6944460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 695a917d384Spbrook /* Defer until data is available. */ 696a917d384Spbrook return; 697a917d384Spbrook } 698a917d384Spbrook if (len > s->async_len) { 699a917d384Spbrook len = s->async_len; 700a917d384Spbrook } 70174d71ea1SLaurent Vivier if (s->dma_memory_read) { 7028b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 703f3666223SMark Cave-Ayland 704f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 705f3666223SMark Cave-Ayland s->async_buf += len; 706f3666223SMark Cave-Ayland s->async_len -= len; 707f3666223SMark Cave-Ayland s->ti_size += len; 708f3666223SMark Cave-Ayland 709e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 710e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 711f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 712f3666223SMark Cave-Ayland return; 713f3666223SMark Cave-Ayland } 714f3666223SMark Cave-Ayland 715004826d0SMark Cave-Ayland esp_dma_ti_check(s); 716a917d384Spbrook } else { 71719e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 71819e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 71919e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 72019e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 72119e9afb1SMark Cave-Ayland s->async_buf += n; 72219e9afb1SMark Cave-Ayland s->async_len -= n; 72319e9afb1SMark Cave-Ayland s->ti_size += n; 72419e9afb1SMark Cave-Ayland 72577987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 72674d71ea1SLaurent Vivier esp_raise_drq(s); 727e4e166c8SMark Cave-Ayland 728e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 729e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 730e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 731e4e166c8SMark Cave-Ayland return; 732e4e166c8SMark Cave-Ayland } 733e4e166c8SMark Cave-Ayland 734004826d0SMark Cave-Ayland esp_dma_ti_check(s); 73574d71ea1SLaurent Vivier } 7361454dc76SMark Cave-Ayland break; 7371454dc76SMark Cave-Ayland 7381454dc76SMark Cave-Ayland case STAT_DI: 7391454dc76SMark Cave-Ayland if (!s->current_req) { 7401454dc76SMark Cave-Ayland return; 7411454dc76SMark Cave-Ayland } 7421454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 7431454dc76SMark Cave-Ayland /* Defer until data is available. */ 7441454dc76SMark Cave-Ayland return; 7451454dc76SMark Cave-Ayland } 7461454dc76SMark Cave-Ayland if (len > s->async_len) { 7471454dc76SMark Cave-Ayland len = s->async_len; 7481454dc76SMark Cave-Ayland } 74974d71ea1SLaurent Vivier if (s->dma_memory_write) { 7508b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 751f3666223SMark Cave-Ayland 752f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 753f3666223SMark Cave-Ayland s->async_buf += len; 754f3666223SMark Cave-Ayland s->async_len -= len; 755f3666223SMark Cave-Ayland s->ti_size -= len; 756f3666223SMark Cave-Ayland 757e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 758e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 759f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 760fabcba49SMark Cave-Ayland return; 761f3666223SMark Cave-Ayland } 762f3666223SMark Cave-Ayland 763004826d0SMark Cave-Ayland esp_dma_ti_check(s); 76474d71ea1SLaurent Vivier } else { 76582141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 766042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 767042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 76882141c8bSMark Cave-Ayland s->async_buf += len; 76982141c8bSMark Cave-Ayland s->async_len -= len; 77082141c8bSMark Cave-Ayland s->ti_size -= len; 77182141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 77277987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 77374d71ea1SLaurent Vivier esp_raise_drq(s); 774e4e166c8SMark Cave-Ayland 775e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 776e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 777e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 778e4e166c8SMark Cave-Ayland return; 779e4e166c8SMark Cave-Ayland } 780e4e166c8SMark Cave-Ayland 781004826d0SMark Cave-Ayland esp_dma_ti_check(s); 782e4e166c8SMark Cave-Ayland } 7831454dc76SMark Cave-Ayland break; 78474d71ea1SLaurent Vivier } 785a917d384Spbrook } 786a917d384Spbrook 7871b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7881b9e48a5SMark Cave-Ayland { 7895a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 7902572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 7917b320a8eSMark Cave-Ayland uint32_t cmdlen; 7922572689bSMark Cave-Ayland int len, n; 7931b9e48a5SMark Cave-Ayland 7941b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7952572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 7962572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7972572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7982572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 7992572689bSMark Cave-Ayland 8001b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 8011b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 8021b9e48a5SMark Cave-Ayland s->ti_size = 0; 8035a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_CD) { 8041b9e48a5SMark Cave-Ayland /* No command received */ 8051b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 8061b9e48a5SMark Cave-Ayland return; 8071b9e48a5SMark Cave-Ayland } 8081b9e48a5SMark Cave-Ayland 8091b9e48a5SMark Cave-Ayland /* Command has been received */ 8101b9e48a5SMark Cave-Ayland s->do_cmd = 0; 8111b9e48a5SMark Cave-Ayland do_cmd(s); 8121b9e48a5SMark Cave-Ayland } else { 8131b9e48a5SMark Cave-Ayland /* 8141b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 8152cb40d44SStefan Weil * and then switch to command phase 8161b9e48a5SMark Cave-Ayland */ 8171b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 818abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 8191b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 8201b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8211b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8221b9e48a5SMark Cave-Ayland } 8231b9e48a5SMark Cave-Ayland return; 8241b9e48a5SMark Cave-Ayland } 8251b9e48a5SMark Cave-Ayland 8260db89536SMark Cave-Ayland if (!s->current_req) { 8270db89536SMark Cave-Ayland return; 8280db89536SMark Cave-Ayland } 8290db89536SMark Cave-Ayland 8301b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8311b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 8321b9e48a5SMark Cave-Ayland return; 8331b9e48a5SMark Cave-Ayland } 8341b9e48a5SMark Cave-Ayland 8351b9e48a5SMark Cave-Ayland if (to_device) { 83677668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 83777668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 8387b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 8391b9e48a5SMark Cave-Ayland s->async_buf += len; 8401b9e48a5SMark Cave-Ayland s->async_len -= len; 8411b9e48a5SMark Cave-Ayland s->ti_size += len; 8421b9e48a5SMark Cave-Ayland } else { 8436ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 8446ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 8456ef2cabcSMark Cave-Ayland s->async_buf++; 8466ef2cabcSMark Cave-Ayland s->async_len--; 8476ef2cabcSMark Cave-Ayland s->ti_size--; 8486ef2cabcSMark Cave-Ayland } 8491b9e48a5SMark Cave-Ayland } 8501b9e48a5SMark Cave-Ayland 8511b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8521b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 8531b9e48a5SMark Cave-Ayland return; 8541b9e48a5SMark Cave-Ayland } 8551b9e48a5SMark Cave-Ayland 8561b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8571b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8581b9e48a5SMark Cave-Ayland } 8591b9e48a5SMark Cave-Ayland 86077987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s) 86177987ef5SMark Cave-Ayland { 86277987ef5SMark Cave-Ayland switch (s->pdma_cb) { 86377987ef5SMark Cave-Ayland case SATN_PDMA_CB: 86477987ef5SMark Cave-Ayland satn_pdma_cb(s); 86577987ef5SMark Cave-Ayland break; 86677987ef5SMark Cave-Ayland case SATN_STOP_PDMA_CB: 86777987ef5SMark Cave-Ayland satn_stop_pdma_cb(s); 86877987ef5SMark Cave-Ayland break; 86977987ef5SMark Cave-Ayland case WRITE_RESPONSE_PDMA_CB: 87077987ef5SMark Cave-Ayland write_response_pdma_cb(s); 87177987ef5SMark Cave-Ayland break; 87277987ef5SMark Cave-Ayland case DO_DMA_PDMA_CB: 87377987ef5SMark Cave-Ayland do_dma_pdma_cb(s); 87477987ef5SMark Cave-Ayland break; 87577987ef5SMark Cave-Ayland default: 87677987ef5SMark Cave-Ayland g_assert_not_reached(); 87777987ef5SMark Cave-Ayland } 87877987ef5SMark Cave-Ayland } 87977987ef5SMark Cave-Ayland 8804aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 881a917d384Spbrook { 8824aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8835a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 8844aaa6ac3SMark Cave-Ayland 885bf4b9889SBlue Swirl trace_esp_command_complete(); 8866ef2cabcSMark Cave-Ayland 8876ef2cabcSMark Cave-Ayland /* 8886ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8896ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8906ef2cabcSMark Cave-Ayland */ 8916ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 892c6df7102SPaolo Bonzini if (s->ti_size != 0) { 893bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 894c6df7102SPaolo Bonzini } 8956ef2cabcSMark Cave-Ayland } 8966ef2cabcSMark Cave-Ayland 897a917d384Spbrook s->async_len = 0; 8984aaa6ac3SMark Cave-Ayland if (req->status) { 899bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 900c6df7102SPaolo Bonzini } 9014aaa6ac3SMark Cave-Ayland s->status = req->status; 9026ef2cabcSMark Cave-Ayland 9036ef2cabcSMark Cave-Ayland /* 904cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 905cb988199SMark Cave-Ayland * byte is still in the FIFO 9066ef2cabcSMark Cave-Ayland */ 907abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 908cb988199SMark Cave-Ayland if (s->ti_size == 0) { 909cb988199SMark Cave-Ayland /* 910cb988199SMark Cave-Ayland * Transfer complete: force TC to zero just in case a TI command was 911cb988199SMark Cave-Ayland * requested for more data than the command returns (Solaris 8 does 912cb988199SMark Cave-Ayland * this) 913cb988199SMark Cave-Ayland */ 914cb988199SMark Cave-Ayland esp_set_tc(s, 0); 915004826d0SMark Cave-Ayland esp_dma_ti_check(s); 916cb988199SMark Cave-Ayland } else { 917cb988199SMark Cave-Ayland /* 918cb988199SMark Cave-Ayland * Transfer truncated: raise INTR_BS to indicate early change of 919cb988199SMark Cave-Ayland * phase 920cb988199SMark Cave-Ayland */ 921cb988199SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 922cb988199SMark Cave-Ayland esp_raise_irq(s); 923cb988199SMark Cave-Ayland s->ti_size = 0; 9246ef2cabcSMark Cave-Ayland } 9256ef2cabcSMark Cave-Ayland 9265c6c0e51SHannes Reinecke if (s->current_req) { 9275c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 9285c6c0e51SHannes Reinecke s->current_req = NULL; 929a917d384Spbrook s->current_dev = NULL; 9305c6c0e51SHannes Reinecke } 931c6df7102SPaolo Bonzini } 932c6df7102SPaolo Bonzini 9339c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 934c6df7102SPaolo Bonzini { 935e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9365a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 9376cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 938c6df7102SPaolo Bonzini 9397f0b6e11SPaolo Bonzini assert(!s->do_cmd); 9406cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 941aba1f023SPaolo Bonzini s->async_len = len; 9420c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 9434e78f3bfSMark Cave-Ayland 9444e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 9454e78f3bfSMark Cave-Ayland /* 9464e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 9474e78f3bfSMark Cave-Ayland * completion interrupt 9484e78f3bfSMark Cave-Ayland */ 9494e78f3bfSMark Cave-Ayland s->data_in_ready = true; 9504e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 9514e78f3bfSMark Cave-Ayland esp_raise_irq(s); 9524e78f3bfSMark Cave-Ayland } 9534e78f3bfSMark Cave-Ayland 9541b9e48a5SMark Cave-Ayland /* 9551b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9561b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9571b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9581b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9591b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9601b9e48a5SMark Cave-Ayland */ 9611b9e48a5SMark Cave-Ayland 962880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 963a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 964004826d0SMark Cave-Ayland esp_dma_ti_check(s); 965a79e767aSMark Cave-Ayland 966a79e767aSMark Cave-Ayland esp_do_dma(s); 967880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 9681b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9691b9e48a5SMark Cave-Ayland } 970a917d384Spbrook } 9712e5d83bbSpbrook 9722f275b8fSbellard static void handle_ti(ESPState *s) 9732f275b8fSbellard { 9741b9e48a5SMark Cave-Ayland uint32_t dmalen; 9752f275b8fSbellard 9767246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9777246e160SHervé Poussineau s->dma_cb = handle_ti; 9787246e160SHervé Poussineau return; 9797246e160SHervé Poussineau } 9807246e160SHervé Poussineau 9811b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 9824f6200f0Sbellard if (s->dma) { 9831b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 984b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9854d611c9aSpbrook esp_do_dma(s); 986799d90d8SMark Cave-Ayland } else { 9871b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9881b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9894f6200f0Sbellard } 9902f275b8fSbellard } 9912f275b8fSbellard 9929c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9936f7e9aecSbellard { 9945aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9955aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 996c9cf45c1SHannes Reinecke s->tchi_written = 0; 9974e9aec74Spbrook s->ti_size = 0; 9983f26c975SMark Cave-Ayland s->async_len = 0; 999042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 1000023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 10014e9aec74Spbrook s->dma = 0; 10029f149aa9Spbrook s->do_cmd = 0; 100373d74342SBlue Swirl s->dma_cb = NULL; 10048dea1dd4Sblueswir1 10058dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 10066f7e9aecSbellard } 10076f7e9aecSbellard 1008a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 100985948643SBlue Swirl { 101085948643SBlue Swirl qemu_irq_lower(s->irq); 101174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 1012a391fdbcSHervé Poussineau esp_hard_reset(s); 101385948643SBlue Swirl } 101485948643SBlue Swirl 1015c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 1016c6e51f1bSJohn Millikin { 10174a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 1018c6e51f1bSJohn Millikin } 1019c6e51f1bSJohn Millikin 1020a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 10212d069babSblueswir1 { 102285948643SBlue Swirl if (level) { 1023a391fdbcSHervé Poussineau esp_soft_reset(s); 102485948643SBlue Swirl } 10252d069babSblueswir1 } 10262d069babSblueswir1 1027f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 1028f21fe39dSMark Cave-Ayland { 1029f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 1030f21fe39dSMark Cave-Ayland 1031f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 1032f21fe39dSMark Cave-Ayland s->dma = 1; 1033f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 1034f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 1035f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 1036f21fe39dSMark Cave-Ayland } else { 1037f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 1038f21fe39dSMark Cave-Ayland } 1039f21fe39dSMark Cave-Ayland } else { 1040f21fe39dSMark Cave-Ayland s->dma = 0; 1041f21fe39dSMark Cave-Ayland } 1042f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1043f21fe39dSMark Cave-Ayland case CMD_NOP: 1044f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1045f21fe39dSMark Cave-Ayland break; 1046f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1047f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1048f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1049f21fe39dSMark Cave-Ayland break; 1050f21fe39dSMark Cave-Ayland case CMD_RESET: 1051f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1052f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1053f21fe39dSMark Cave-Ayland break; 1054f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1055f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1056f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1057f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1058f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1059f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1060f21fe39dSMark Cave-Ayland } 1061f21fe39dSMark Cave-Ayland break; 1062f21fe39dSMark Cave-Ayland case CMD_TI: 1063f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1064f21fe39dSMark Cave-Ayland handle_ti(s); 1065f21fe39dSMark Cave-Ayland break; 1066f21fe39dSMark Cave-Ayland case CMD_ICCS: 1067f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1068f21fe39dSMark Cave-Ayland write_response(s); 1069f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1070abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1071f21fe39dSMark Cave-Ayland break; 1072f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1073f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1074f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1075f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1076f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1077f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1078f21fe39dSMark Cave-Ayland break; 1079f21fe39dSMark Cave-Ayland case CMD_PAD: 1080f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1081f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1082f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1083f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1084f21fe39dSMark Cave-Ayland break; 1085f21fe39dSMark Cave-Ayland case CMD_SATN: 1086f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1087f21fe39dSMark Cave-Ayland break; 1088f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1089f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1090f21fe39dSMark Cave-Ayland break; 1091f21fe39dSMark Cave-Ayland case CMD_SEL: 1092f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1093f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1094f21fe39dSMark Cave-Ayland break; 1095f21fe39dSMark Cave-Ayland case CMD_SELATN: 1096f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1097f21fe39dSMark Cave-Ayland handle_satn(s); 1098f21fe39dSMark Cave-Ayland break; 1099f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1100f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1101f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1102f21fe39dSMark Cave-Ayland break; 1103f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1104f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1105f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1106f21fe39dSMark Cave-Ayland break; 1107f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1108f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1109f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1110f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1111f21fe39dSMark Cave-Ayland break; 1112f21fe39dSMark Cave-Ayland default: 1113f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1114f21fe39dSMark Cave-Ayland break; 1115f21fe39dSMark Cave-Ayland } 1116f21fe39dSMark Cave-Ayland } 1117f21fe39dSMark Cave-Ayland 11189c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 111973d74342SBlue Swirl { 1120b630c075SMark Cave-Ayland uint32_t val; 112173d74342SBlue Swirl 11226f7e9aecSbellard switch (saddr) { 11235ad6bb97Sblueswir1 case ESP_FIFO: 11241b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 11251b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 11268dea1dd4Sblueswir1 /* Data out. */ 1127ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 11285ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1129042879fcSMark Cave-Ayland } else { 11305a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_DI) { 11316ef2cabcSMark Cave-Ayland if (s->ti_size) { 11326ef2cabcSMark Cave-Ayland esp_do_nodma(s); 11336ef2cabcSMark Cave-Ayland } else { 11346ef2cabcSMark Cave-Ayland /* 11356ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 11366ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 11376ef2cabcSMark Cave-Ayland */ 1138abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 11396ef2cabcSMark Cave-Ayland } 11406ef2cabcSMark Cave-Ayland } 1141c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 11424f6200f0Sbellard } 1143b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 11444f6200f0Sbellard break; 11455ad6bb97Sblueswir1 case ESP_RINTR: 114694d5c79dSMark Cave-Ayland /* 114794d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 114894d5c79dSMark Cave-Ayland * except TC 114994d5c79dSMark Cave-Ayland */ 1150b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 11512814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 11522814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1153af947a3dSMark Cave-Ayland /* 1154af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1155af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1156af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1157af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1158af947a3dSMark Cave-Ayland * transition. 1159af947a3dSMark Cave-Ayland * 1160af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1161af947a3dSMark Cave-Ayland */ 1162c73f96fdSblueswir1 esp_lower_irq(s); 1163b630c075SMark Cave-Ayland break; 1164c9cf45c1SHannes Reinecke case ESP_TCHI: 1165c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1166c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1167b630c075SMark Cave-Ayland val = s->chip_id; 1168b630c075SMark Cave-Ayland } else { 1169b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1170c9cf45c1SHannes Reinecke } 1171b630c075SMark Cave-Ayland break; 1172238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1173238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1174238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1175238ec4d7SMark Cave-Ayland break; 11766f7e9aecSbellard default: 1177b630c075SMark Cave-Ayland val = s->rregs[saddr]; 11786f7e9aecSbellard break; 11796f7e9aecSbellard } 1180b630c075SMark Cave-Ayland 1181b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1182b630c075SMark Cave-Ayland return val; 11836f7e9aecSbellard } 11846f7e9aecSbellard 11859c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 11866f7e9aecSbellard { 1187bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 11886f7e9aecSbellard switch (saddr) { 1189c9cf45c1SHannes Reinecke case ESP_TCHI: 1190c9cf45c1SHannes Reinecke s->tchi_written = true; 1191c9cf45c1SHannes Reinecke /* fall through */ 11925ad6bb97Sblueswir1 case ESP_TCLO: 11935ad6bb97Sblueswir1 case ESP_TCMID: 11945ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 11954f6200f0Sbellard break; 11965ad6bb97Sblueswir1 case ESP_FIFO: 11979f149aa9Spbrook if (s->do_cmd) { 11982572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 11992572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12002572689bSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo)); 12012572689bSMark Cave-Ayland } 12026ef2cabcSMark Cave-Ayland 12036ef2cabcSMark Cave-Ayland /* 12046ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 12056ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 12066ef2cabcSMark Cave-Ayland */ 12076ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 12086ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 12096ef2cabcSMark Cave-Ayland esp_raise_irq(s); 12106ef2cabcSMark Cave-Ayland } 12112e5d83bbSpbrook } else { 1212e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12132e5d83bbSpbrook } 12144f6200f0Sbellard break; 12155ad6bb97Sblueswir1 case ESP_CMD: 12164f6200f0Sbellard s->rregs[saddr] = val; 1217f21fe39dSMark Cave-Ayland esp_run_cmd(s); 12186f7e9aecSbellard break; 12195ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 12204f6200f0Sbellard break; 12215ad6bb97Sblueswir1 case ESP_CFG1: 12229ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 12239ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 12244f6200f0Sbellard s->rregs[saddr] = val; 12254f6200f0Sbellard break; 12265ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 12274f6200f0Sbellard break; 12286f7e9aecSbellard default: 12293af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 12308dea1dd4Sblueswir1 return; 12316f7e9aecSbellard } 12322f275b8fSbellard s->wregs[saddr] = val; 12336f7e9aecSbellard } 12346f7e9aecSbellard 1235a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 12368372d383SPeter Maydell unsigned size, bool is_write, 12378372d383SPeter Maydell MemTxAttrs attrs) 123867bb5314SAvi Kivity { 123967bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 124067bb5314SAvi Kivity } 12416f7e9aecSbellard 12426cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 12436cc88d6bSMark Cave-Ayland { 12446cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 12456cc88d6bSMark Cave-Ayland 12466cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12476cc88d6bSMark Cave-Ayland return version_id < 5; 12486cc88d6bSMark Cave-Ayland } 12496cc88d6bSMark Cave-Ayland 12504e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 12514e78f3bfSMark Cave-Ayland { 12524e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12534e78f3bfSMark Cave-Ayland 12544e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12550bcd5a18SMark Cave-Ayland return version_id >= 5; 12564e78f3bfSMark Cave-Ayland } 12574e78f3bfSMark Cave-Ayland 12584eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 12594eb86065SPaolo Bonzini { 12604eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 12614eb86065SPaolo Bonzini 12624eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12634eb86065SPaolo Bonzini return version_id >= 6; 12644eb86065SPaolo Bonzini } 12654eb86065SPaolo Bonzini 1266ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12670bd005beSMark Cave-Ayland { 1268ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1269ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12700bd005beSMark Cave-Ayland 12710bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12720bd005beSMark Cave-Ayland return 0; 12730bd005beSMark Cave-Ayland } 12740bd005beSMark Cave-Ayland 12750bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12760bd005beSMark Cave-Ayland { 12770bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1278042879fcSMark Cave-Ayland int len, i; 12790bd005beSMark Cave-Ayland 12806cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12816cc88d6bSMark Cave-Ayland 12826cc88d6bSMark Cave-Ayland if (version_id < 5) { 12836cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1284042879fcSMark Cave-Ayland 1285042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1286042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1287042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1288042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1289042879fcSMark Cave-Ayland } 1290023666daSMark Cave-Ayland 1291023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1292023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1293023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1294023666daSMark Cave-Ayland } 12956cc88d6bSMark Cave-Ayland } 12966cc88d6bSMark Cave-Ayland 12970bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12980bd005beSMark Cave-Ayland return 0; 12990bd005beSMark Cave-Ayland } 13000bd005beSMark Cave-Ayland 1301eda59b39SMark Cave-Ayland /* 1302eda59b39SMark Cave-Ayland * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the 1303eda59b39SMark Cave-Ayland * guest CPU to perform the transfers between the SCSI bus and memory 1304eda59b39SMark Cave-Ayland * itself. This is indicated by the dma_memory_read and dma_memory_write 1305eda59b39SMark Cave-Ayland * functions being NULL (in contrast to the ESP PCI device) whilst 1306eda59b39SMark Cave-Ayland * dma_enabled is still set. 1307eda59b39SMark Cave-Ayland */ 1308eda59b39SMark Cave-Ayland 1309eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque) 1310eda59b39SMark Cave-Ayland { 1311eda59b39SMark Cave-Ayland ESPState *s = ESP(opaque); 1312eda59b39SMark Cave-Ayland 1313eda59b39SMark Cave-Ayland return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 1314eda59b39SMark Cave-Ayland s->dma_enabled; 1315eda59b39SMark Cave-Ayland } 1316eda59b39SMark Cave-Ayland 1317eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = { 1318eda59b39SMark Cave-Ayland .name = "esp/pdma", 1319eda59b39SMark Cave-Ayland .version_id = 0, 1320eda59b39SMark Cave-Ayland .minimum_version_id = 0, 1321eda59b39SMark Cave-Ayland .needed = esp_pdma_needed, 13222d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1323eda59b39SMark Cave-Ayland VMSTATE_UINT8(pdma_cb, ESPState), 1324eda59b39SMark Cave-Ayland VMSTATE_END_OF_LIST() 1325eda59b39SMark Cave-Ayland } 1326eda59b39SMark Cave-Ayland }; 1327eda59b39SMark Cave-Ayland 13289c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1329cc9952f3SBlue Swirl .name = "esp", 13304eb86065SPaolo Bonzini .version_id = 6, 1331cc9952f3SBlue Swirl .minimum_version_id = 3, 13320bd005beSMark Cave-Ayland .post_load = esp_post_load, 13332d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1334cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1335cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1336cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1337042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1338042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1339042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 13403944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 13414aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 13424aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 13434aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 13444aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1345cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1346023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1347023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1348023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1349023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1350023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1351023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1352cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 13536cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 13544e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1355023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1356042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1357023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 13581b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 13594eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1360cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 136174d71ea1SLaurent Vivier }, 13622d7b39a6SRichard Henderson .subsections = (const VMStateDescription * const []) { 1363eda59b39SMark Cave-Ayland &vmstate_esp_pdma, 1364eda59b39SMark Cave-Ayland NULL 1365eda59b39SMark Cave-Ayland } 1366cc9952f3SBlue Swirl }; 13676f7e9aecSbellard 1368a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1369a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1370a391fdbcSHervé Poussineau { 1371a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1372eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1373a391fdbcSHervé Poussineau uint32_t saddr; 1374a391fdbcSHervé Poussineau 1375a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1376eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1377a391fdbcSHervé Poussineau } 1378a391fdbcSHervé Poussineau 1379a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1380a391fdbcSHervé Poussineau unsigned int size) 1381a391fdbcSHervé Poussineau { 1382a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1383eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1384a391fdbcSHervé Poussineau uint32_t saddr; 1385a391fdbcSHervé Poussineau 1386a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1387eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1388a391fdbcSHervé Poussineau } 1389a391fdbcSHervé Poussineau 1390a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1391a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1392a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1393a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1394a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1395a391fdbcSHervé Poussineau }; 1396a391fdbcSHervé Poussineau 139774d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 139874d71ea1SLaurent Vivier uint64_t val, unsigned int size) 139974d71ea1SLaurent Vivier { 140074d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1401eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 140274d71ea1SLaurent Vivier 1403960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1404960ebfd9SMark Cave-Ayland 140574d71ea1SLaurent Vivier switch (size) { 140674d71ea1SLaurent Vivier case 1: 1407761bef75SMark Cave-Ayland esp_pdma_write(s, val); 140874d71ea1SLaurent Vivier break; 140974d71ea1SLaurent Vivier case 2: 1410761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1411761bef75SMark Cave-Ayland esp_pdma_write(s, val); 141274d71ea1SLaurent Vivier break; 141374d71ea1SLaurent Vivier } 1414d0243b09SMark Cave-Ayland esp_pdma_cb(s); 141574d71ea1SLaurent Vivier } 141674d71ea1SLaurent Vivier 141774d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 141874d71ea1SLaurent Vivier unsigned int size) 141974d71ea1SLaurent Vivier { 142074d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1421eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 142274d71ea1SLaurent Vivier uint64_t val = 0; 142374d71ea1SLaurent Vivier 1424960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1425960ebfd9SMark Cave-Ayland 142674d71ea1SLaurent Vivier switch (size) { 142774d71ea1SLaurent Vivier case 1: 1428761bef75SMark Cave-Ayland val = esp_pdma_read(s); 142974d71ea1SLaurent Vivier break; 143074d71ea1SLaurent Vivier case 2: 1431761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1432761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 143374d71ea1SLaurent Vivier break; 143474d71ea1SLaurent Vivier } 1435d0243b09SMark Cave-Ayland esp_pdma_cb(s); 143674d71ea1SLaurent Vivier return val; 143774d71ea1SLaurent Vivier } 143874d71ea1SLaurent Vivier 1439a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1440a7a22088SMark Cave-Ayland { 1441a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1442a7a22088SMark Cave-Ayland 1443a7a22088SMark Cave-Ayland scsi_req_ref(req); 1444a7a22088SMark Cave-Ayland s->current_req = req; 1445a7a22088SMark Cave-Ayland return s; 1446a7a22088SMark Cave-Ayland } 1447a7a22088SMark Cave-Ayland 144874d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 144974d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 145074d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 145174d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 145274d71ea1SLaurent Vivier .valid.min_access_size = 1, 1453cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1454cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1455cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 145674d71ea1SLaurent Vivier }; 145774d71ea1SLaurent Vivier 1458afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1459afd4030cSPaolo Bonzini .tcq = false, 14607e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 14617e0380b9SPaolo Bonzini .max_lun = 7, 1462afd4030cSPaolo Bonzini 1463a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1464c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 146594d3f98aSPaolo Bonzini .complete = esp_command_complete, 146694d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1467cfdc1bb0SPaolo Bonzini }; 1468cfdc1bb0SPaolo Bonzini 1469a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1470cfb9de9cSPaul Brook { 147184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1472eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1473a391fdbcSHervé Poussineau 1474a391fdbcSHervé Poussineau switch (irq) { 1475a391fdbcSHervé Poussineau case 0: 1476a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1477a391fdbcSHervé Poussineau break; 1478a391fdbcSHervé Poussineau case 1: 1479b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1480a391fdbcSHervé Poussineau break; 1481a391fdbcSHervé Poussineau } 1482a391fdbcSHervé Poussineau } 1483a391fdbcSHervé Poussineau 1484b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1485a391fdbcSHervé Poussineau { 1486b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 148784fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1488eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1489eb169c76SMark Cave-Ayland 1490eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1491eb169c76SMark Cave-Ayland return; 1492eb169c76SMark Cave-Ayland } 14936f7e9aecSbellard 1494b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 149574d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1496a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14976f7e9aecSbellard 1498d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 149929776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 150074d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1501b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 150274d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1503cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 150474d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 15056f7e9aecSbellard 1506b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 15072d069babSblueswir1 1508739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 150967e999beSbellard } 1510cfb9de9cSPaul Brook 1511a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1512a391fdbcSHervé Poussineau { 151384fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1514eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1515eb169c76SMark Cave-Ayland 1516eb169c76SMark Cave-Ayland esp_hard_reset(s); 1517eb169c76SMark Cave-Ayland } 1518eb169c76SMark Cave-Ayland 1519eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1520eb169c76SMark Cave-Ayland { 1521eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1522eb169c76SMark Cave-Ayland 1523eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1524a391fdbcSHervé Poussineau } 1525a391fdbcSHervé Poussineau 1526a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1527a391fdbcSHervé Poussineau .name = "sysbusespscsi", 15280bd005beSMark Cave-Ayland .version_id = 2, 1529ea84a442SGuenter Roeck .minimum_version_id = 1, 1530ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 15312d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 15320bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1533a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1534a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1535a391fdbcSHervé Poussineau } 1536999e12bbSAnthony Liguori }; 1537999e12bbSAnthony Liguori 1538a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1539999e12bbSAnthony Liguori { 154039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1541999e12bbSAnthony Liguori 1542b09318caSHu Tao dc->realize = sysbus_esp_realize; 1543a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1544a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1545125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 154663235df8SBlue Swirl } 1547999e12bbSAnthony Liguori 15481f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 154984fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 155039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1551eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1552a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1553a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 155463235df8SBlue Swirl }; 155563235df8SBlue Swirl 1556042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1557042879fcSMark Cave-Ayland { 1558042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1559042879fcSMark Cave-Ayland 1560042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1561023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1562042879fcSMark Cave-Ayland } 1563042879fcSMark Cave-Ayland 1564042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1565042879fcSMark Cave-Ayland { 1566042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1567042879fcSMark Cave-Ayland 1568042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1569023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1570042879fcSMark Cave-Ayland } 1571042879fcSMark Cave-Ayland 1572eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1573eb169c76SMark Cave-Ayland { 1574eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1575eb169c76SMark Cave-Ayland 1576eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1577eb169c76SMark Cave-Ayland dc->user_creatable = false; 1578eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1579eb169c76SMark Cave-Ayland } 1580eb169c76SMark Cave-Ayland 1581eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1582eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1583eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1584042879fcSMark Cave-Ayland .instance_init = esp_init, 1585042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1586eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1587eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1588eb169c76SMark Cave-Ayland }; 1589eb169c76SMark Cave-Ayland 159083f7d43aSAndreas Färber static void esp_register_types(void) 1591cfb9de9cSPaul Brook { 1592a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1593eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1594cfb9de9cSPaul Brook } 1595cfb9de9cSPaul Brook 159683f7d43aSAndreas Färber type_init(esp_register_types) 1597