16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2276130b188SLaurent Vivier { 2286130b188SLaurent Vivier int target; 2296130b188SLaurent Vivier 2306130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2316130b188SLaurent Vivier 2326130b188SLaurent Vivier s->ti_size = 0; 2336130b188SLaurent Vivier 234cf40a5e4SMark Cave-Ayland if (s->current_req) { 235cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 236cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 237cf40a5e4SMark Cave-Ayland } 238cf40a5e4SMark Cave-Ayland 2396130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2406130b188SLaurent Vivier if (!s->current_dev) { 2416130b188SLaurent Vivier /* No such drive */ 2426130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 243cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2446130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2456130b188SLaurent Vivier esp_raise_irq(s); 2466130b188SLaurent Vivier return -1; 2476130b188SLaurent Vivier } 2484e78f3bfSMark Cave-Ayland 2494e78f3bfSMark Cave-Ayland /* 2504e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 251c90b2792SMark Cave-Ayland * either in esp_transfer_data() or esp_command_complete() 2524e78f3bfSMark Cave-Ayland */ 2534e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2546130b188SLaurent Vivier return 0; 2556130b188SLaurent Vivier } 2566130b188SLaurent Vivier 2573ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s); 2583ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s); 2593ee9a475SMark Cave-Ayland 2604eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2619f149aa9Spbrook { 2627b320a8eSMark Cave-Ayland uint32_t cmdlen; 2639f149aa9Spbrook int32_t datalen; 264f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2657b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2669f149aa9Spbrook 2674eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 268023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 26999545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 27099545751SMark Cave-Ayland return; 27199545751SMark Cave-Ayland } 2727b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 273023666daSMark Cave-Ayland 2744eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 275b22f83d8SAlexandra Diupina if (!current_lun) { 276b22f83d8SAlexandra Diupina /* No such drive */ 277b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 278b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 279b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 280b22f83d8SAlexandra Diupina esp_raise_irq(s); 281b22f83d8SAlexandra Diupina return; 282b22f83d8SAlexandra Diupina } 283b22f83d8SAlexandra Diupina 284fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 285c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 28667e999beSbellard s->ti_size = datalen; 287023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 288c90b2792SMark Cave-Ayland s->data_ready = false; 28967e999beSbellard if (datalen != 0) { 2904e78f3bfSMark Cave-Ayland /* 291c90b2792SMark Cave-Ayland * Switch to DATA phase but wait until initial data xfer is 2924e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 2934e78f3bfSMark Cave-Ayland */ 294c90b2792SMark Cave-Ayland if (datalen > 0) { 295abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 2964f6200f0Sbellard } else { 297abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 2982f275b8fSbellard } 2994e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3004e78f3bfSMark Cave-Ayland return; 3014e78f3bfSMark Cave-Ayland } 3024e78f3bfSMark Cave-Ayland } 3032f275b8fSbellard 3044eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 305f2818f22SArtyom Tarasenko { 3064eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3074eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 308023666daSMark Cave-Ayland 3094eb86065SPaolo Bonzini trace_esp_do_identify(message); 3104eb86065SPaolo Bonzini s->lun = message & 7; 311023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3124eb86065SPaolo Bonzini } 313f2818f22SArtyom Tarasenko 314799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 315023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3164eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 317fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 318023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 319023666daSMark Cave-Ayland } 3204eb86065SPaolo Bonzini } 321023666daSMark Cave-Ayland 3224eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3234eb86065SPaolo Bonzini { 3244eb86065SPaolo Bonzini do_message_phase(s); 3254eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3264eb86065SPaolo Bonzini do_command_phase(s); 327f2818f22SArtyom Tarasenko } 328f2818f22SArtyom Tarasenko 3299f149aa9Spbrook static void handle_satn(ESPState *s) 3309f149aa9Spbrook { 3311b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 33273d74342SBlue Swirl s->dma_cb = handle_satn; 33373d74342SBlue Swirl return; 33473d74342SBlue Swirl } 335b46a43a2SMark Cave-Ayland 3361bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3371bcaf71bSMark Cave-Ayland return; 3381bcaf71bSMark Cave-Ayland } 3393ee9a475SMark Cave-Ayland 3403ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_MO); 3413ee9a475SMark Cave-Ayland 3423ee9a475SMark Cave-Ayland if (s->dma) { 3433ee9a475SMark Cave-Ayland esp_do_dma(s); 3443ee9a475SMark Cave-Ayland } else { 345d39592ffSMark Cave-Ayland esp_do_nodma(s); 3469f149aa9Spbrook } 34794d5c79dSMark Cave-Ayland } 3489f149aa9Spbrook 349f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 350f2818f22SArtyom Tarasenko { 3511b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 35273d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 35373d74342SBlue Swirl return; 35473d74342SBlue Swirl } 355b46a43a2SMark Cave-Ayland 3561bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3571bcaf71bSMark Cave-Ayland return; 3581bcaf71bSMark Cave-Ayland } 3599ff0fd12SMark Cave-Ayland 360abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 3619ff0fd12SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3629ff0fd12SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 3639ff0fd12SMark Cave-Ayland 3649ff0fd12SMark Cave-Ayland if (s->dma) { 3659ff0fd12SMark Cave-Ayland esp_do_dma(s); 3669ff0fd12SMark Cave-Ayland } else { 367d39592ffSMark Cave-Ayland esp_do_nodma(s); 368f2818f22SArtyom Tarasenko } 369f2818f22SArtyom Tarasenko } 370f2818f22SArtyom Tarasenko 3719f149aa9Spbrook static void handle_satn_stop(ESPState *s) 3729f149aa9Spbrook { 3731b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37473d74342SBlue Swirl s->dma_cb = handle_satn_stop; 37573d74342SBlue Swirl return; 37673d74342SBlue Swirl } 377b46a43a2SMark Cave-Ayland 3781bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3791bcaf71bSMark Cave-Ayland return; 3801bcaf71bSMark Cave-Ayland } 381db4d4150SMark Cave-Ayland 382abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 383db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 3845d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 385db4d4150SMark Cave-Ayland 386db4d4150SMark Cave-Ayland if (s->dma) { 387db4d4150SMark Cave-Ayland esp_do_dma(s); 388db4d4150SMark Cave-Ayland } else { 389d39592ffSMark Cave-Ayland esp_do_nodma(s); 3909f149aa9Spbrook } 3919f149aa9Spbrook } 3929f149aa9Spbrook 3930fc5c15aSpbrook static void write_response(ESPState *s) 3942f275b8fSbellard { 395bf4b9889SBlue Swirl trace_esp_write_response(s->status); 396042879fcSMark Cave-Ayland 3978baa1472SMark Cave-Ayland if (s->dma) { 3988baa1472SMark Cave-Ayland esp_do_dma(s); 3998baa1472SMark Cave-Ayland } else { 400*83428f7aSMark Cave-Ayland esp_do_nodma(s); 4012f275b8fSbellard } 4028baa1472SMark Cave-Ayland } 4034f6200f0Sbellard 4045d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s) 4055d02add4SMark Cave-Ayland { 4065d02add4SMark Cave-Ayland const uint8_t *pbuf; 4075d02add4SMark Cave-Ayland int cmdlen, len; 4085d02add4SMark Cave-Ayland 4095d02add4SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 4105d02add4SMark Cave-Ayland if (cmdlen < s->cmdfifo_cdb_offset) { 4115d02add4SMark Cave-Ayland return 0; 4125d02add4SMark Cave-Ayland } 4135d02add4SMark Cave-Ayland 4145d02add4SMark Cave-Ayland pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL); 4155d02add4SMark Cave-Ayland len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]); 4165d02add4SMark Cave-Ayland 4175d02add4SMark Cave-Ayland return len; 4185d02add4SMark Cave-Ayland } 4195d02add4SMark Cave-Ayland 420004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 4214d611c9aSpbrook { 422af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 423cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 424c73f96fdSblueswir1 esp_raise_irq(s); 425af74b3c1SMark Cave-Ayland esp_lower_drq(s); 426af74b3c1SMark Cave-Ayland } 4274d611c9aSpbrook } 428a917d384Spbrook 429a917d384Spbrook static void esp_do_dma(ESPState *s) 430a917d384Spbrook { 431023666daSMark Cave-Ayland uint32_t len, cmdlen; 432023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 43319e9afb1SMark Cave-Ayland int n; 434a917d384Spbrook 4356cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 436ad2725afSMark Cave-Ayland 437ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 438ad2725afSMark Cave-Ayland case STAT_MO: 43946b0c361SMark Cave-Ayland if (s->dma_memory_read) { 44046b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 44146b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 44246b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 44346b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 44446b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 44546b0c361SMark Cave-Ayland } else { 44646b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 44746b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 44846b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 44946b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 45046b0c361SMark Cave-Ayland } 45146b0c361SMark Cave-Ayland 45246b0c361SMark Cave-Ayland esp_raise_drq(s); 45346b0c361SMark Cave-Ayland 4543ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 4553ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 4563ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 4573ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 4583ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 4593ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 4603ee9a475SMark Cave-Ayland 4613ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 4623ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 4633ee9a475SMark Cave-Ayland esp_do_dma(s); 4643ee9a475SMark Cave-Ayland } 4653ee9a475SMark Cave-Ayland } 4663ee9a475SMark Cave-Ayland break; 4673ee9a475SMark Cave-Ayland 468db4d4150SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 469db4d4150SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) == 1) { 470db4d4150SMark Cave-Ayland /* First byte received, stop in message out phase */ 471db4d4150SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 472db4d4150SMark Cave-Ayland 473db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 474db4d4150SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 475db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 476db4d4150SMark Cave-Ayland esp_raise_irq(s); 477db4d4150SMark Cave-Ayland } 478db4d4150SMark Cave-Ayland break; 479db4d4150SMark Cave-Ayland 4803fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 48146b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 48246b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 48346b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 484cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 48546b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 48646b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 48746b0c361SMark Cave-Ayland esp_raise_irq(s); 48846b0c361SMark Cave-Ayland } 48946b0c361SMark Cave-Ayland break; 4903fd325a2SMark Cave-Ayland } 4913fd325a2SMark Cave-Ayland break; 49246b0c361SMark Cave-Ayland 493ad2725afSMark Cave-Ayland case STAT_CD: 494023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 495023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 49674d71ea1SLaurent Vivier if (s->dma_memory_read) { 4970ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 498023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 499023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 500a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 50174d71ea1SLaurent Vivier } else { 5023c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5033c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5043c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5053c7f3c8bSMark Cave-Ayland 50674d71ea1SLaurent Vivier esp_raise_drq(s); 5073c7f3c8bSMark Cave-Ayland } 508023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 50915407433SLaurent Vivier s->ti_size = 0; 51046b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 511799d90d8SMark Cave-Ayland /* Command has been received */ 512c959f218SMark Cave-Ayland do_cmd(s); 513799d90d8SMark Cave-Ayland } 514ad2725afSMark Cave-Ayland break; 5151454dc76SMark Cave-Ayland 5161454dc76SMark Cave-Ayland case STAT_DO: 5170db89536SMark Cave-Ayland if (!s->current_req) { 5180db89536SMark Cave-Ayland return; 5190db89536SMark Cave-Ayland } 5204460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 521a917d384Spbrook /* Defer until data is available. */ 522a917d384Spbrook return; 523a917d384Spbrook } 524a917d384Spbrook if (len > s->async_len) { 525a917d384Spbrook len = s->async_len; 526a917d384Spbrook } 52774d71ea1SLaurent Vivier if (s->dma_memory_read) { 5288b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 529f3666223SMark Cave-Ayland 530f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 531f3666223SMark Cave-Ayland s->async_buf += len; 532f3666223SMark Cave-Ayland s->async_len -= len; 533f3666223SMark Cave-Ayland s->ti_size += len; 534f3666223SMark Cave-Ayland 535e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 536e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 537f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 538f3666223SMark Cave-Ayland return; 539f3666223SMark Cave-Ayland } 540f3666223SMark Cave-Ayland 541004826d0SMark Cave-Ayland esp_dma_ti_check(s); 542a917d384Spbrook } else { 54319e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 54419e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 54519e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 54619e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 54719e9afb1SMark Cave-Ayland s->async_buf += n; 54819e9afb1SMark Cave-Ayland s->async_len -= n; 54919e9afb1SMark Cave-Ayland s->ti_size += n; 55019e9afb1SMark Cave-Ayland 55174d71ea1SLaurent Vivier esp_raise_drq(s); 552e4e166c8SMark Cave-Ayland 553e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 554e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 555e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 556e4e166c8SMark Cave-Ayland return; 557e4e166c8SMark Cave-Ayland } 558e4e166c8SMark Cave-Ayland 559004826d0SMark Cave-Ayland esp_dma_ti_check(s); 56074d71ea1SLaurent Vivier } 5611454dc76SMark Cave-Ayland break; 5621454dc76SMark Cave-Ayland 5631454dc76SMark Cave-Ayland case STAT_DI: 5641454dc76SMark Cave-Ayland if (!s->current_req) { 5651454dc76SMark Cave-Ayland return; 5661454dc76SMark Cave-Ayland } 5671454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 5681454dc76SMark Cave-Ayland /* Defer until data is available. */ 5691454dc76SMark Cave-Ayland return; 5701454dc76SMark Cave-Ayland } 5711454dc76SMark Cave-Ayland if (len > s->async_len) { 5721454dc76SMark Cave-Ayland len = s->async_len; 5731454dc76SMark Cave-Ayland } 57474d71ea1SLaurent Vivier if (s->dma_memory_write) { 5758b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 576f3666223SMark Cave-Ayland 577f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 578f3666223SMark Cave-Ayland s->async_buf += len; 579f3666223SMark Cave-Ayland s->async_len -= len; 580f3666223SMark Cave-Ayland s->ti_size -= len; 581f3666223SMark Cave-Ayland 582e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 583e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 584f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 585fabcba49SMark Cave-Ayland return; 586f3666223SMark Cave-Ayland } 587f3666223SMark Cave-Ayland 588004826d0SMark Cave-Ayland esp_dma_ti_check(s); 58974d71ea1SLaurent Vivier } else { 59082141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 591042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 592042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 59382141c8bSMark Cave-Ayland s->async_buf += len; 59482141c8bSMark Cave-Ayland s->async_len -= len; 59582141c8bSMark Cave-Ayland s->ti_size -= len; 59682141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 59774d71ea1SLaurent Vivier esp_raise_drq(s); 598e4e166c8SMark Cave-Ayland 599e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 600e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 601e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 602e4e166c8SMark Cave-Ayland return; 603e4e166c8SMark Cave-Ayland } 604e4e166c8SMark Cave-Ayland 605004826d0SMark Cave-Ayland esp_dma_ti_check(s); 606e4e166c8SMark Cave-Ayland } 6071454dc76SMark Cave-Ayland break; 6088baa1472SMark Cave-Ayland 6098baa1472SMark Cave-Ayland case STAT_ST: 6108baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6118baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6128baa1472SMark Cave-Ayland len = MIN(len, 1); 6138baa1472SMark Cave-Ayland 6148baa1472SMark Cave-Ayland if (len) { 6158baa1472SMark Cave-Ayland buf[0] = s->status; 6168baa1472SMark Cave-Ayland 6178baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6188baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6198baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6208baa1472SMark Cave-Ayland } else { 6218baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6228baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6238baa1472SMark Cave-Ayland } 6248baa1472SMark Cave-Ayland 6258baa1472SMark Cave-Ayland esp_set_phase(s, STAT_MI); 6268baa1472SMark Cave-Ayland 6278baa1472SMark Cave-Ayland if (esp_get_tc(s) > 0) { 6288baa1472SMark Cave-Ayland /* Process any message in phase data */ 6298baa1472SMark Cave-Ayland esp_do_dma(s); 6308baa1472SMark Cave-Ayland } 6318baa1472SMark Cave-Ayland } 6328baa1472SMark Cave-Ayland break; 6338baa1472SMark Cave-Ayland } 6348baa1472SMark Cave-Ayland break; 6358baa1472SMark Cave-Ayland 6368baa1472SMark Cave-Ayland case STAT_MI: 6378baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6388baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6398baa1472SMark Cave-Ayland len = MIN(len, 1); 6408baa1472SMark Cave-Ayland 6418baa1472SMark Cave-Ayland if (len) { 6428baa1472SMark Cave-Ayland buf[0] = 0; 6438baa1472SMark Cave-Ayland 6448baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6458baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6468baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6478baa1472SMark Cave-Ayland } else { 6488baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6498baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6508baa1472SMark Cave-Ayland } 6518baa1472SMark Cave-Ayland 6528baa1472SMark Cave-Ayland /* Raise end of command interrupt */ 6538baa1472SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 6548baa1472SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 6558baa1472SMark Cave-Ayland esp_raise_irq(s); 6568baa1472SMark Cave-Ayland } 6578baa1472SMark Cave-Ayland break; 6588baa1472SMark Cave-Ayland } 6598baa1472SMark Cave-Ayland break; 66074d71ea1SLaurent Vivier } 661a917d384Spbrook } 662a917d384Spbrook 663a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s) 664a1b8d389SMark Cave-Ayland { 665a1b8d389SMark Cave-Ayland int len; 666a1b8d389SMark Cave-Ayland 667a1b8d389SMark Cave-Ayland if (!s->current_req) { 668a1b8d389SMark Cave-Ayland return; 669a1b8d389SMark Cave-Ayland } 670a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 671a1b8d389SMark Cave-Ayland /* Defer until data is available. */ 672a1b8d389SMark Cave-Ayland return; 673a1b8d389SMark Cave-Ayland } 674a1b8d389SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 675a1b8d389SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 676a1b8d389SMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 677a1b8d389SMark Cave-Ayland s->async_buf += len; 678a1b8d389SMark Cave-Ayland s->async_len -= len; 679a1b8d389SMark Cave-Ayland s->ti_size += len; 680a1b8d389SMark Cave-Ayland 681a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 682a1b8d389SMark Cave-Ayland scsi_req_continue(s->current_req); 683a1b8d389SMark Cave-Ayland return; 684a1b8d389SMark Cave-Ayland } 685a1b8d389SMark Cave-Ayland 686a1b8d389SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 687a1b8d389SMark Cave-Ayland esp_raise_irq(s); 688a1b8d389SMark Cave-Ayland } 689a1b8d389SMark Cave-Ayland 6901b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 6911b9e48a5SMark Cave-Ayland { 6922572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 6937b320a8eSMark Cave-Ayland uint32_t cmdlen; 694a1b8d389SMark Cave-Ayland int n; 6951b9e48a5SMark Cave-Ayland 69683e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 69783e803deSMark Cave-Ayland case STAT_MO: 6982572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 6992572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7002572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7012572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 70279a6c7c6SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 7032572689bSMark Cave-Ayland 7045d02add4SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 7055d02add4SMark Cave-Ayland case CMD_SELATN: 7065d02add4SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 7075d02add4SMark Cave-Ayland /* First byte received, switch to command phase */ 7085d02add4SMark Cave-Ayland esp_set_phase(s, STAT_CD); 7095d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 7105d02add4SMark Cave-Ayland 7115d02add4SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 7125d02add4SMark Cave-Ayland /* Process any additional command phase data */ 7135d02add4SMark Cave-Ayland esp_do_nodma(s); 7145d02add4SMark Cave-Ayland } 7155d02add4SMark Cave-Ayland } 7165d02add4SMark Cave-Ayland break; 7175d02add4SMark Cave-Ayland 7185d02add4SMark Cave-Ayland case CMD_SELATNS: 719d39592ffSMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 7205d02add4SMark Cave-Ayland /* First byte received, stop in message out phase */ 7215d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 7225d02add4SMark Cave-Ayland 7235d02add4SMark Cave-Ayland /* Raise command completion interrupt */ 7245d02add4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 7255d02add4SMark Cave-Ayland esp_raise_irq(s); 7265d02add4SMark Cave-Ayland } 7275d02add4SMark Cave-Ayland break; 7285d02add4SMark Cave-Ayland 7295d02add4SMark Cave-Ayland case CMD_TI: 7305d02add4SMark Cave-Ayland /* ATN remains asserted until FIFO empty */ 7311b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 732abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 733cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 7341b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7351b9e48a5SMark Cave-Ayland esp_raise_irq(s); 73679a6c7c6SMark Cave-Ayland break; 7375d02add4SMark Cave-Ayland } 7385d02add4SMark Cave-Ayland break; 73979a6c7c6SMark Cave-Ayland 74079a6c7c6SMark Cave-Ayland case STAT_CD: 74179a6c7c6SMark Cave-Ayland /* Copy FIFO into cmdfifo */ 74279a6c7c6SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 74379a6c7c6SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 74479a6c7c6SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 74579a6c7c6SMark Cave-Ayland 7465d02add4SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 7475d02add4SMark Cave-Ayland case CMD_TI: 74879a6c7c6SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 74979a6c7c6SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 75079a6c7c6SMark Cave-Ayland 7515d02add4SMark Cave-Ayland /* CDB may be transferred in one or more TI commands */ 7525d02add4SMark Cave-Ayland if (esp_cdb_length(s) && esp_cdb_length(s) == 7535d02add4SMark Cave-Ayland fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) { 75479a6c7c6SMark Cave-Ayland /* Command has been received */ 75579a6c7c6SMark Cave-Ayland do_cmd(s); 7565d02add4SMark Cave-Ayland } else { 7575d02add4SMark Cave-Ayland /* 7585d02add4SMark Cave-Ayland * If data was transferred from the FIFO then raise bus 7595d02add4SMark Cave-Ayland * service interrupt to indicate transfer complete. Otherwise 7605d02add4SMark Cave-Ayland * defer until the next FIFO write. 7615d02add4SMark Cave-Ayland */ 7625d02add4SMark Cave-Ayland if (n) { 7635d02add4SMark Cave-Ayland /* Raise interrupt to indicate transfer complete */ 7645d02add4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7655d02add4SMark Cave-Ayland esp_raise_irq(s); 7665d02add4SMark Cave-Ayland } 7675d02add4SMark Cave-Ayland } 7685d02add4SMark Cave-Ayland break; 7695d02add4SMark Cave-Ayland 7705d02add4SMark Cave-Ayland case CMD_SEL: 7715d02add4SMark Cave-Ayland case CMD_SELATN: 7725d02add4SMark Cave-Ayland /* FIFO already contain entire CDB */ 7735d02add4SMark Cave-Ayland do_cmd(s); 7745d02add4SMark Cave-Ayland break; 7755d02add4SMark Cave-Ayland } 77683e803deSMark Cave-Ayland break; 7771b9e48a5SMark Cave-Ayland 7789d1aa52bSMark Cave-Ayland case STAT_DO: 7795d02add4SMark Cave-Ayland /* Accumulate data in FIFO until non-DMA TI is executed */ 7809d1aa52bSMark Cave-Ayland break; 7819d1aa52bSMark Cave-Ayland 7829d1aa52bSMark Cave-Ayland case STAT_DI: 7839d1aa52bSMark Cave-Ayland if (!s->current_req) { 7849d1aa52bSMark Cave-Ayland return; 7859d1aa52bSMark Cave-Ayland } 7869d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 7879d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 7889d1aa52bSMark Cave-Ayland return; 7899d1aa52bSMark Cave-Ayland } 7906ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7916ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7926ef2cabcSMark Cave-Ayland s->async_buf++; 7936ef2cabcSMark Cave-Ayland s->async_len--; 7946ef2cabcSMark Cave-Ayland s->ti_size--; 7956ef2cabcSMark Cave-Ayland } 7961b9e48a5SMark Cave-Ayland 7971b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7981b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7991b9e48a5SMark Cave-Ayland return; 8001b9e48a5SMark Cave-Ayland } 8011b9e48a5SMark Cave-Ayland 8029655f72cSMark Cave-Ayland /* If preloading the FIFO, defer until TI command issued */ 8039655f72cSMark Cave-Ayland if (s->rregs[ESP_CMD] != CMD_TI) { 8049655f72cSMark Cave-Ayland return; 8059655f72cSMark Cave-Ayland } 8069655f72cSMark Cave-Ayland 8071b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8081b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8099d1aa52bSMark Cave-Ayland break; 810*83428f7aSMark Cave-Ayland 811*83428f7aSMark Cave-Ayland case STAT_ST: 812*83428f7aSMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 813*83428f7aSMark Cave-Ayland case CMD_ICCS: 814*83428f7aSMark Cave-Ayland fifo8_push(&s->fifo, s->status); 815*83428f7aSMark Cave-Ayland esp_set_phase(s, STAT_MI); 816*83428f7aSMark Cave-Ayland 817*83428f7aSMark Cave-Ayland /* Process any message in phase data */ 818*83428f7aSMark Cave-Ayland esp_do_nodma(s); 819*83428f7aSMark Cave-Ayland break; 820*83428f7aSMark Cave-Ayland } 821*83428f7aSMark Cave-Ayland break; 822*83428f7aSMark Cave-Ayland 823*83428f7aSMark Cave-Ayland case STAT_MI: 824*83428f7aSMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 825*83428f7aSMark Cave-Ayland case CMD_ICCS: 826*83428f7aSMark Cave-Ayland fifo8_push(&s->fifo, 0); 827*83428f7aSMark Cave-Ayland 828*83428f7aSMark Cave-Ayland esp_raise_irq(s); 829*83428f7aSMark Cave-Ayland break; 830*83428f7aSMark Cave-Ayland } 831*83428f7aSMark Cave-Ayland break; 8329d1aa52bSMark Cave-Ayland } 8331b9e48a5SMark Cave-Ayland } 8341b9e48a5SMark Cave-Ayland 8354aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 836a917d384Spbrook { 8374aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8385a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 8394aaa6ac3SMark Cave-Ayland 840bf4b9889SBlue Swirl trace_esp_command_complete(); 8416ef2cabcSMark Cave-Ayland 8426ef2cabcSMark Cave-Ayland /* 8436ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8446ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8456ef2cabcSMark Cave-Ayland */ 8466ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 847c6df7102SPaolo Bonzini if (s->ti_size != 0) { 848bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 849c6df7102SPaolo Bonzini } 8506ef2cabcSMark Cave-Ayland } 8516ef2cabcSMark Cave-Ayland 852a917d384Spbrook s->async_len = 0; 8534aaa6ac3SMark Cave-Ayland if (req->status) { 854bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 855c6df7102SPaolo Bonzini } 8564aaa6ac3SMark Cave-Ayland s->status = req->status; 8576ef2cabcSMark Cave-Ayland 8586ef2cabcSMark Cave-Ayland /* 859cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 860cb988199SMark Cave-Ayland * byte is still in the FIFO 8616ef2cabcSMark Cave-Ayland */ 8628bb22495SMark Cave-Ayland s->ti_size = 0; 8638bb22495SMark Cave-Ayland 8648bb22495SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 8658bb22495SMark Cave-Ayland case CMD_SEL | CMD_DMA: 8668bb22495SMark Cave-Ayland case CMD_SEL: 8678bb22495SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 8688bb22495SMark Cave-Ayland case CMD_SELATN: 869cb988199SMark Cave-Ayland /* 8708bb22495SMark Cave-Ayland * No data phase for sequencer command so raise deferred bus service 871c90b2792SMark Cave-Ayland * and function complete interrupt 872cb988199SMark Cave-Ayland */ 873c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 8748bb22495SMark Cave-Ayland break; 875cb22ce50SMark Cave-Ayland 876cb22ce50SMark Cave-Ayland case CMD_TI | CMD_DMA: 877cb22ce50SMark Cave-Ayland case CMD_TI: 878cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 879cb22ce50SMark Cave-Ayland break; 8806ef2cabcSMark Cave-Ayland } 8816ef2cabcSMark Cave-Ayland 8828bb22495SMark Cave-Ayland /* Raise bus service interrupt to indicate change to STATUS phase */ 8838bb22495SMark Cave-Ayland esp_set_phase(s, STAT_ST); 8848bb22495SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8858bb22495SMark Cave-Ayland esp_raise_irq(s); 8868bb22495SMark Cave-Ayland esp_lower_drq(s); 8878bb22495SMark Cave-Ayland 8885c6c0e51SHannes Reinecke if (s->current_req) { 8895c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8905c6c0e51SHannes Reinecke s->current_req = NULL; 891a917d384Spbrook s->current_dev = NULL; 8925c6c0e51SHannes Reinecke } 893c6df7102SPaolo Bonzini } 894c6df7102SPaolo Bonzini 8959c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 896c6df7102SPaolo Bonzini { 897e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8986cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 899c6df7102SPaolo Bonzini 9006cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 901aba1f023SPaolo Bonzini s->async_len = len; 9020c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 9034e78f3bfSMark Cave-Ayland 904c90b2792SMark Cave-Ayland if (!s->data_ready) { 905a4608fa0SMark Cave-Ayland s->data_ready = true; 906a4608fa0SMark Cave-Ayland 907a4608fa0SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 908a4608fa0SMark Cave-Ayland case CMD_SEL | CMD_DMA: 909a4608fa0SMark Cave-Ayland case CMD_SEL: 910a4608fa0SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 911a4608fa0SMark Cave-Ayland case CMD_SELATN: 912c90b2792SMark Cave-Ayland /* 913c90b2792SMark Cave-Ayland * Initial incoming data xfer is complete for sequencer command 914c90b2792SMark Cave-Ayland * so raise deferred bus service and function complete interrupt 915c90b2792SMark Cave-Ayland */ 916c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 917c90b2792SMark Cave-Ayland break; 918c90b2792SMark Cave-Ayland 919a4608fa0SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 920a4608fa0SMark Cave-Ayland case CMD_SELATNS: 9214e78f3bfSMark Cave-Ayland /* 9224e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 9234e78f3bfSMark Cave-Ayland * completion interrupt 9244e78f3bfSMark Cave-Ayland */ 9254e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 926a4608fa0SMark Cave-Ayland break; 927a4608fa0SMark Cave-Ayland 928a4608fa0SMark Cave-Ayland case CMD_TI | CMD_DMA: 929a4608fa0SMark Cave-Ayland case CMD_TI: 930a4608fa0SMark Cave-Ayland /* 931a4608fa0SMark Cave-Ayland * Bus service interrupt raised because of initial change to 932a4608fa0SMark Cave-Ayland * DATA phase 933a4608fa0SMark Cave-Ayland */ 934cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 935a4608fa0SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 936a4608fa0SMark Cave-Ayland break; 937a4608fa0SMark Cave-Ayland } 938c90b2792SMark Cave-Ayland 939c90b2792SMark Cave-Ayland esp_raise_irq(s); 9404e78f3bfSMark Cave-Ayland } 9414e78f3bfSMark Cave-Ayland 9421b9e48a5SMark Cave-Ayland /* 9431b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9441b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9451b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9461b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9471b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9481b9e48a5SMark Cave-Ayland */ 9491b9e48a5SMark Cave-Ayland 95082003450SMark Cave-Ayland if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) { 951a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 952004826d0SMark Cave-Ayland esp_dma_ti_check(s); 953a79e767aSMark Cave-Ayland 954a79e767aSMark Cave-Ayland esp_do_dma(s); 95582003450SMark Cave-Ayland } else if (s->rregs[ESP_CMD] == CMD_TI) { 9561b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9571b9e48a5SMark Cave-Ayland } 958a917d384Spbrook } 9592e5d83bbSpbrook 9602f275b8fSbellard static void handle_ti(ESPState *s) 9612f275b8fSbellard { 9621b9e48a5SMark Cave-Ayland uint32_t dmalen; 9632f275b8fSbellard 9647246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9657246e160SHervé Poussineau s->dma_cb = handle_ti; 9667246e160SHervé Poussineau return; 9677246e160SHervé Poussineau } 9687246e160SHervé Poussineau 9694f6200f0Sbellard if (s->dma) { 9701b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 971b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9724d611c9aSpbrook esp_do_dma(s); 973799d90d8SMark Cave-Ayland } else { 9741b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9751b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9765d02add4SMark Cave-Ayland 9775d02add4SMark Cave-Ayland if (esp_get_phase(s) == STAT_DO) { 9785d02add4SMark Cave-Ayland esp_nodma_ti_dataout(s); 9795d02add4SMark Cave-Ayland } 9804f6200f0Sbellard } 9812f275b8fSbellard } 9822f275b8fSbellard 9839c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 9846f7e9aecSbellard { 9855aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 9865aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 987c9cf45c1SHannes Reinecke s->tchi_written = 0; 9884e9aec74Spbrook s->ti_size = 0; 9893f26c975SMark Cave-Ayland s->async_len = 0; 990042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 991023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9924e9aec74Spbrook s->dma = 0; 99373d74342SBlue Swirl s->dma_cb = NULL; 9948dea1dd4Sblueswir1 9958dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9966f7e9aecSbellard } 9976f7e9aecSbellard 998a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 99985948643SBlue Swirl { 100085948643SBlue Swirl qemu_irq_lower(s->irq); 100174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 1002a391fdbcSHervé Poussineau esp_hard_reset(s); 100385948643SBlue Swirl } 100485948643SBlue Swirl 1005c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 1006c6e51f1bSJohn Millikin { 10074a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 1008c6e51f1bSJohn Millikin } 1009c6e51f1bSJohn Millikin 1010a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 10112d069babSblueswir1 { 101285948643SBlue Swirl if (level) { 1013a391fdbcSHervé Poussineau esp_soft_reset(s); 101485948643SBlue Swirl } 10152d069babSblueswir1 } 10162d069babSblueswir1 1017f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 1018f21fe39dSMark Cave-Ayland { 1019f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 1020f21fe39dSMark Cave-Ayland 1021f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 1022f21fe39dSMark Cave-Ayland s->dma = 1; 1023f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 1024f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 1025f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 1026f21fe39dSMark Cave-Ayland } else { 1027f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 1028f21fe39dSMark Cave-Ayland } 1029f21fe39dSMark Cave-Ayland } else { 1030f21fe39dSMark Cave-Ayland s->dma = 0; 1031f21fe39dSMark Cave-Ayland } 1032f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1033f21fe39dSMark Cave-Ayland case CMD_NOP: 1034f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1035f21fe39dSMark Cave-Ayland break; 1036f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1037f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1038f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1039f21fe39dSMark Cave-Ayland break; 1040f21fe39dSMark Cave-Ayland case CMD_RESET: 1041f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1042f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1043f21fe39dSMark Cave-Ayland break; 1044f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1045f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1046f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1047f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1048f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1049f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1050f21fe39dSMark Cave-Ayland } 1051f21fe39dSMark Cave-Ayland break; 1052f21fe39dSMark Cave-Ayland case CMD_TI: 1053f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1054f21fe39dSMark Cave-Ayland handle_ti(s); 1055f21fe39dSMark Cave-Ayland break; 1056f21fe39dSMark Cave-Ayland case CMD_ICCS: 1057f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1058f21fe39dSMark Cave-Ayland write_response(s); 1059f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1060abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1061f21fe39dSMark Cave-Ayland break; 1062f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1063f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1064f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1065f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1066f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1067f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1068f21fe39dSMark Cave-Ayland break; 1069f21fe39dSMark Cave-Ayland case CMD_PAD: 1070f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1071f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1072f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1073f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1074f21fe39dSMark Cave-Ayland break; 1075f21fe39dSMark Cave-Ayland case CMD_SATN: 1076f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1077f21fe39dSMark Cave-Ayland break; 1078f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1079f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1080f21fe39dSMark Cave-Ayland break; 1081f21fe39dSMark Cave-Ayland case CMD_SEL: 1082f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1083f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1084f21fe39dSMark Cave-Ayland break; 1085f21fe39dSMark Cave-Ayland case CMD_SELATN: 1086f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1087f21fe39dSMark Cave-Ayland handle_satn(s); 1088f21fe39dSMark Cave-Ayland break; 1089f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1090f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1091f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1092f21fe39dSMark Cave-Ayland break; 1093f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1094f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1095f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1096f21fe39dSMark Cave-Ayland break; 1097f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1098f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1099f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1100f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1101f21fe39dSMark Cave-Ayland break; 1102f21fe39dSMark Cave-Ayland default: 1103f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1104f21fe39dSMark Cave-Ayland break; 1105f21fe39dSMark Cave-Ayland } 1106f21fe39dSMark Cave-Ayland } 1107f21fe39dSMark Cave-Ayland 11089c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 110973d74342SBlue Swirl { 1110b630c075SMark Cave-Ayland uint32_t val; 111173d74342SBlue Swirl 11126f7e9aecSbellard switch (saddr) { 11135ad6bb97Sblueswir1 case ESP_FIFO: 11141b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 11151b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 11168dea1dd4Sblueswir1 /* Data out. */ 1117ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 11185ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1119042879fcSMark Cave-Ayland } else { 1120c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 11214f6200f0Sbellard } 1122b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 11234f6200f0Sbellard break; 11245ad6bb97Sblueswir1 case ESP_RINTR: 112594d5c79dSMark Cave-Ayland /* 112694d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 112794d5c79dSMark Cave-Ayland * except TC 112894d5c79dSMark Cave-Ayland */ 1129b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 11302814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 11312814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1132af947a3dSMark Cave-Ayland /* 1133af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1134af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1135af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1136af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1137af947a3dSMark Cave-Ayland * transition. 1138af947a3dSMark Cave-Ayland * 1139af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1140af947a3dSMark Cave-Ayland */ 1141c73f96fdSblueswir1 esp_lower_irq(s); 1142b630c075SMark Cave-Ayland break; 1143c9cf45c1SHannes Reinecke case ESP_TCHI: 1144c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1145c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1146b630c075SMark Cave-Ayland val = s->chip_id; 1147b630c075SMark Cave-Ayland } else { 1148b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1149c9cf45c1SHannes Reinecke } 1150b630c075SMark Cave-Ayland break; 1151238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1152238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1153238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1154238ec4d7SMark Cave-Ayland break; 11556f7e9aecSbellard default: 1156b630c075SMark Cave-Ayland val = s->rregs[saddr]; 11576f7e9aecSbellard break; 11586f7e9aecSbellard } 1159b630c075SMark Cave-Ayland 1160b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1161b630c075SMark Cave-Ayland return val; 11626f7e9aecSbellard } 11636f7e9aecSbellard 11649c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 11656f7e9aecSbellard { 1166bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 11676f7e9aecSbellard switch (saddr) { 1168c9cf45c1SHannes Reinecke case ESP_TCHI: 1169c9cf45c1SHannes Reinecke s->tchi_written = true; 1170c9cf45c1SHannes Reinecke /* fall through */ 11715ad6bb97Sblueswir1 case ESP_TCLO: 11725ad6bb97Sblueswir1 case ESP_TCMID: 11735ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 11744f6200f0Sbellard break; 11755ad6bb97Sblueswir1 case ESP_FIFO: 11762572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 11772572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 11782572689bSMark Cave-Ayland } 11795d02add4SMark Cave-Ayland esp_do_nodma(s); 11804f6200f0Sbellard break; 11815ad6bb97Sblueswir1 case ESP_CMD: 11824f6200f0Sbellard s->rregs[saddr] = val; 1183f21fe39dSMark Cave-Ayland esp_run_cmd(s); 11846f7e9aecSbellard break; 11855ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11864f6200f0Sbellard break; 11875ad6bb97Sblueswir1 case ESP_CFG1: 11889ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11899ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11904f6200f0Sbellard s->rregs[saddr] = val; 11914f6200f0Sbellard break; 11925ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11934f6200f0Sbellard break; 11946f7e9aecSbellard default: 11953af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11968dea1dd4Sblueswir1 return; 11976f7e9aecSbellard } 11982f275b8fSbellard s->wregs[saddr] = val; 11996f7e9aecSbellard } 12006f7e9aecSbellard 1201a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 12028372d383SPeter Maydell unsigned size, bool is_write, 12038372d383SPeter Maydell MemTxAttrs attrs) 120467bb5314SAvi Kivity { 120567bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 120667bb5314SAvi Kivity } 12076f7e9aecSbellard 12086cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 12096cc88d6bSMark Cave-Ayland { 12106cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 12116cc88d6bSMark Cave-Ayland 12126cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12136cc88d6bSMark Cave-Ayland return version_id < 5; 12146cc88d6bSMark Cave-Ayland } 12156cc88d6bSMark Cave-Ayland 12164e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 12174e78f3bfSMark Cave-Ayland { 12184e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12194e78f3bfSMark Cave-Ayland 12204e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12210bcd5a18SMark Cave-Ayland return version_id >= 5; 12224e78f3bfSMark Cave-Ayland } 12234e78f3bfSMark Cave-Ayland 12244eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 12254eb86065SPaolo Bonzini { 12264eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 12274eb86065SPaolo Bonzini 12284eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12294eb86065SPaolo Bonzini return version_id >= 6; 12304eb86065SPaolo Bonzini } 12314eb86065SPaolo Bonzini 123282003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id) 123382003450SMark Cave-Ayland { 123482003450SMark Cave-Ayland ESPState *s = ESP(opaque); 123582003450SMark Cave-Ayland 123682003450SMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 123782003450SMark Cave-Ayland return version_id >= 5 && version_id <= 6; 123882003450SMark Cave-Ayland } 123982003450SMark Cave-Ayland 1240ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12410bd005beSMark Cave-Ayland { 1242ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1243ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12440bd005beSMark Cave-Ayland 12450bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12460bd005beSMark Cave-Ayland return 0; 12470bd005beSMark Cave-Ayland } 12480bd005beSMark Cave-Ayland 12490bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12500bd005beSMark Cave-Ayland { 12510bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1252042879fcSMark Cave-Ayland int len, i; 12530bd005beSMark Cave-Ayland 12546cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12556cc88d6bSMark Cave-Ayland 12566cc88d6bSMark Cave-Ayland if (version_id < 5) { 12576cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1258042879fcSMark Cave-Ayland 1259042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1260042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1261042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1262042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1263042879fcSMark Cave-Ayland } 1264023666daSMark Cave-Ayland 1265023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1266023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1267023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1268023666daSMark Cave-Ayland } 12696cc88d6bSMark Cave-Ayland } 12706cc88d6bSMark Cave-Ayland 12710bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12720bd005beSMark Cave-Ayland return 0; 12730bd005beSMark Cave-Ayland } 12740bd005beSMark Cave-Ayland 12759c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1276cc9952f3SBlue Swirl .name = "esp", 127782003450SMark Cave-Ayland .version_id = 7, 1278cc9952f3SBlue Swirl .minimum_version_id = 3, 12790bd005beSMark Cave-Ayland .post_load = esp_post_load, 12802d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1281cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1282cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1283cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1284042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1285042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1286042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12873944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12884aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12894aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12904aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12914aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1292cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1293023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1294023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1295023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1296023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1297023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1298023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1299cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 13006cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 13018dded6deSMark Cave-Ayland VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5), 1302023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1303042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1304023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 130582003450SMark Cave-Ayland VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState, 130682003450SMark Cave-Ayland esp_is_between_version_5_and_6), 13074eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1308cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 130974d71ea1SLaurent Vivier }, 1310cc9952f3SBlue Swirl }; 13116f7e9aecSbellard 1312a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1313a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1314a391fdbcSHervé Poussineau { 1315a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1316eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1317a391fdbcSHervé Poussineau uint32_t saddr; 1318a391fdbcSHervé Poussineau 1319a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1320eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1321a391fdbcSHervé Poussineau } 1322a391fdbcSHervé Poussineau 1323a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1324a391fdbcSHervé Poussineau unsigned int size) 1325a391fdbcSHervé Poussineau { 1326a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1327eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1328a391fdbcSHervé Poussineau uint32_t saddr; 1329a391fdbcSHervé Poussineau 1330a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1331eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1332a391fdbcSHervé Poussineau } 1333a391fdbcSHervé Poussineau 1334a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1335a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1336a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1337a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1338a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1339a391fdbcSHervé Poussineau }; 1340a391fdbcSHervé Poussineau 134174d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 134274d71ea1SLaurent Vivier uint64_t val, unsigned int size) 134374d71ea1SLaurent Vivier { 134474d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1345eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 134674d71ea1SLaurent Vivier 1347960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1348960ebfd9SMark Cave-Ayland 134974d71ea1SLaurent Vivier switch (size) { 135074d71ea1SLaurent Vivier case 1: 1351761bef75SMark Cave-Ayland esp_pdma_write(s, val); 135274d71ea1SLaurent Vivier break; 135374d71ea1SLaurent Vivier case 2: 1354761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1355761bef75SMark Cave-Ayland esp_pdma_write(s, val); 135674d71ea1SLaurent Vivier break; 135774d71ea1SLaurent Vivier } 1358b46a43a2SMark Cave-Ayland esp_do_dma(s); 135974d71ea1SLaurent Vivier } 136074d71ea1SLaurent Vivier 136174d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 136274d71ea1SLaurent Vivier unsigned int size) 136374d71ea1SLaurent Vivier { 136474d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1365eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 136674d71ea1SLaurent Vivier uint64_t val = 0; 136774d71ea1SLaurent Vivier 1368960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1369960ebfd9SMark Cave-Ayland 137074d71ea1SLaurent Vivier switch (size) { 137174d71ea1SLaurent Vivier case 1: 1372761bef75SMark Cave-Ayland val = esp_pdma_read(s); 137374d71ea1SLaurent Vivier break; 137474d71ea1SLaurent Vivier case 2: 1375761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1376761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 137774d71ea1SLaurent Vivier break; 137874d71ea1SLaurent Vivier } 1379b46a43a2SMark Cave-Ayland esp_do_dma(s); 138074d71ea1SLaurent Vivier return val; 138174d71ea1SLaurent Vivier } 138274d71ea1SLaurent Vivier 1383a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1384a7a22088SMark Cave-Ayland { 1385a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1386a7a22088SMark Cave-Ayland 1387a7a22088SMark Cave-Ayland scsi_req_ref(req); 1388a7a22088SMark Cave-Ayland s->current_req = req; 1389a7a22088SMark Cave-Ayland return s; 1390a7a22088SMark Cave-Ayland } 1391a7a22088SMark Cave-Ayland 139274d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 139374d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 139474d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 139574d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 139674d71ea1SLaurent Vivier .valid.min_access_size = 1, 1397cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1398cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1399cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 140074d71ea1SLaurent Vivier }; 140174d71ea1SLaurent Vivier 1402afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1403afd4030cSPaolo Bonzini .tcq = false, 14047e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 14057e0380b9SPaolo Bonzini .max_lun = 7, 1406afd4030cSPaolo Bonzini 1407a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1408c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 140994d3f98aSPaolo Bonzini .complete = esp_command_complete, 141094d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1411cfdc1bb0SPaolo Bonzini }; 1412cfdc1bb0SPaolo Bonzini 1413a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1414cfb9de9cSPaul Brook { 141584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1416eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1417a391fdbcSHervé Poussineau 1418a391fdbcSHervé Poussineau switch (irq) { 1419a391fdbcSHervé Poussineau case 0: 1420a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1421a391fdbcSHervé Poussineau break; 1422a391fdbcSHervé Poussineau case 1: 1423b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1424a391fdbcSHervé Poussineau break; 1425a391fdbcSHervé Poussineau } 1426a391fdbcSHervé Poussineau } 1427a391fdbcSHervé Poussineau 1428b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1429a391fdbcSHervé Poussineau { 1430b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 143184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1432eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1433eb169c76SMark Cave-Ayland 1434eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1435eb169c76SMark Cave-Ayland return; 1436eb169c76SMark Cave-Ayland } 14376f7e9aecSbellard 1438b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 143974d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1440a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14416f7e9aecSbellard 1442d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 144329776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 144474d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1445b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 144674d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1447cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 144874d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14496f7e9aecSbellard 1450b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14512d069babSblueswir1 1452739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 145367e999beSbellard } 1454cfb9de9cSPaul Brook 1455a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1456a391fdbcSHervé Poussineau { 145784fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1458eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1459eb169c76SMark Cave-Ayland 1460eb169c76SMark Cave-Ayland esp_hard_reset(s); 1461eb169c76SMark Cave-Ayland } 1462eb169c76SMark Cave-Ayland 1463eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1464eb169c76SMark Cave-Ayland { 1465eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1466eb169c76SMark Cave-Ayland 1467eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1468a391fdbcSHervé Poussineau } 1469a391fdbcSHervé Poussineau 1470a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1471a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14720bd005beSMark Cave-Ayland .version_id = 2, 1473ea84a442SGuenter Roeck .minimum_version_id = 1, 1474ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 14752d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 14760bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1477a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1478a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1479a391fdbcSHervé Poussineau } 1480999e12bbSAnthony Liguori }; 1481999e12bbSAnthony Liguori 1482a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1483999e12bbSAnthony Liguori { 148439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1485999e12bbSAnthony Liguori 1486b09318caSHu Tao dc->realize = sysbus_esp_realize; 1487a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1488a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1489125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 149063235df8SBlue Swirl } 1491999e12bbSAnthony Liguori 14921f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 149384fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 149439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1495eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1496a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1497a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 149863235df8SBlue Swirl }; 149963235df8SBlue Swirl 1500042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1501042879fcSMark Cave-Ayland { 1502042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1503042879fcSMark Cave-Ayland 1504042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1505023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1506042879fcSMark Cave-Ayland } 1507042879fcSMark Cave-Ayland 1508042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1509042879fcSMark Cave-Ayland { 1510042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1511042879fcSMark Cave-Ayland 1512042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1513023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1514042879fcSMark Cave-Ayland } 1515042879fcSMark Cave-Ayland 1516eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1517eb169c76SMark Cave-Ayland { 1518eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1519eb169c76SMark Cave-Ayland 1520eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1521eb169c76SMark Cave-Ayland dc->user_creatable = false; 1522eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1523eb169c76SMark Cave-Ayland } 1524eb169c76SMark Cave-Ayland 1525eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1526eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1527eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1528042879fcSMark Cave-Ayland .instance_init = esp_init, 1529042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1530eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1531eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1532eb169c76SMark Cave-Ayland }; 1533eb169c76SMark Cave-Ayland 153483f7d43aSAndreas Färber static void esp_register_types(void) 1535cfb9de9cSPaul Brook { 1536a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1537eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1538cfb9de9cSPaul Brook } 1539cfb9de9cSPaul Brook 154083f7d43aSAndreas Färber type_init(esp_register_types) 1541