16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 280d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 29bf4b9889SBlue Swirl #include "trace.h" 30da34e65cSMarkus Armbruster #include "qapi/error.h" 311de7afc9SPaolo Bonzini #include "qemu/log.h" 326f7e9aecSbellard 3367e999beSbellard /* 345ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 355ad6bb97Sblueswir1 * also produced as NCR89C100. See 3667e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3767e999beSbellard * and 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 3967e999beSbellard */ 4067e999beSbellard 41c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 42c73f96fdSblueswir1 { 43c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 44c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 45c73f96fdSblueswir1 qemu_irq_raise(s->irq); 46bf4b9889SBlue Swirl trace_esp_raise_irq(); 47c73f96fdSblueswir1 } 48c73f96fdSblueswir1 } 49c73f96fdSblueswir1 50c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 51c73f96fdSblueswir1 { 52c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 53c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 54c73f96fdSblueswir1 qemu_irq_lower(s->irq); 55bf4b9889SBlue Swirl trace_esp_lower_irq(); 56c73f96fdSblueswir1 } 57c73f96fdSblueswir1 } 58c73f96fdSblueswir1 599c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 6073d74342SBlue Swirl { 6173d74342SBlue Swirl if (level) { 6273d74342SBlue Swirl s->dma_enabled = 1; 63bf4b9889SBlue Swirl trace_esp_dma_enable(); 6473d74342SBlue Swirl if (s->dma_cb) { 6573d74342SBlue Swirl s->dma_cb(s); 6673d74342SBlue Swirl s->dma_cb = NULL; 6773d74342SBlue Swirl } 6873d74342SBlue Swirl } else { 69bf4b9889SBlue Swirl trace_esp_dma_disable(); 7073d74342SBlue Swirl s->dma_enabled = 0; 7173d74342SBlue Swirl } 7273d74342SBlue Swirl } 7373d74342SBlue Swirl 749c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 7594d3f98aSPaolo Bonzini { 76e6810db8SHervé Poussineau ESPState *s = req->hba_private; 7794d3f98aSPaolo Bonzini 7894d3f98aSPaolo Bonzini if (req == s->current_req) { 7994d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 8094d3f98aSPaolo Bonzini s->current_req = NULL; 8194d3f98aSPaolo Bonzini s->current_dev = NULL; 8294d3f98aSPaolo Bonzini } 8394d3f98aSPaolo Bonzini } 8494d3f98aSPaolo Bonzini 856c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 862f275b8fSbellard { 87a917d384Spbrook uint32_t dmalen; 882f275b8fSbellard int target; 892f275b8fSbellard 908dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 914f6200f0Sbellard if (s->dma) { 929ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 939ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 949ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 956c1fef6bSPrasad J Pandit if (dmalen > buflen) { 966c1fef6bSPrasad J Pandit return 0; 976c1fef6bSPrasad J Pandit } 988b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 994f6200f0Sbellard } else { 100fc4d65daSblueswir1 dmalen = s->ti_size; 101d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 102d3cdc491SPrasad J Pandit return 0; 103d3cdc491SPrasad J Pandit } 104fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 10575ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 1064f6200f0Sbellard } 107bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 1082e5d83bbSpbrook 1092f275b8fSbellard s->ti_size = 0; 1104f6200f0Sbellard s->ti_rptr = 0; 1114f6200f0Sbellard s->ti_wptr = 0; 1122f275b8fSbellard 113429bef69SHervé Poussineau if (s->current_req) { 114a917d384Spbrook /* Started a new command before the old one finished. Cancel it. */ 11594d3f98aSPaolo Bonzini scsi_req_cancel(s->current_req); 116a917d384Spbrook s->async_len = 0; 117a917d384Spbrook } 118a917d384Spbrook 1190d3545e7SPaolo Bonzini s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 120f48a7a6eSPaolo Bonzini if (!s->current_dev) { 1212e5d83bbSpbrook // No such drive 122c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = 0; 1235ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 1245ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_0; 125c73f96fdSblueswir1 esp_raise_irq(s); 1269f149aa9Spbrook return 0; 1272f275b8fSbellard } 1289f149aa9Spbrook return dmalen; 1299f149aa9Spbrook } 1309f149aa9Spbrook 131f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 1329f149aa9Spbrook { 1339f149aa9Spbrook int32_t datalen; 1349f149aa9Spbrook int lun; 135f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 1369f149aa9Spbrook 137bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 138f2818f22SArtyom Tarasenko lun = busid & 7; 1390d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 140e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 141c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 14267e999beSbellard s->ti_size = datalen; 14367e999beSbellard if (datalen != 0) { 144c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 145a917d384Spbrook s->dma_left = 0; 1466787f5faSpbrook s->dma_counter = 0; 1472e5d83bbSpbrook if (datalen > 0) { 1485ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 1494f6200f0Sbellard } else { 1505ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 1514f6200f0Sbellard } 152ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 1534e9aec74Spbrook } 1545ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 1555ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 156c73f96fdSblueswir1 esp_raise_irq(s); 1572f275b8fSbellard } 1582f275b8fSbellard 159f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 160f2818f22SArtyom Tarasenko { 161f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 162f2818f22SArtyom Tarasenko 163f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 164f2818f22SArtyom Tarasenko } 165f2818f22SArtyom Tarasenko 1669f149aa9Spbrook static void handle_satn(ESPState *s) 1679f149aa9Spbrook { 1689f149aa9Spbrook uint8_t buf[32]; 1699f149aa9Spbrook int len; 1709f149aa9Spbrook 1711b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 17273d74342SBlue Swirl s->dma_cb = handle_satn; 17373d74342SBlue Swirl return; 17473d74342SBlue Swirl } 1756c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 1769f149aa9Spbrook if (len) 1779f149aa9Spbrook do_cmd(s, buf); 1789f149aa9Spbrook } 1799f149aa9Spbrook 180f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 181f2818f22SArtyom Tarasenko { 182f2818f22SArtyom Tarasenko uint8_t buf[32]; 183f2818f22SArtyom Tarasenko int len; 184f2818f22SArtyom Tarasenko 1851b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 18673d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 18773d74342SBlue Swirl return; 18873d74342SBlue Swirl } 1896c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 190f2818f22SArtyom Tarasenko if (len) { 191f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 192f2818f22SArtyom Tarasenko } 193f2818f22SArtyom Tarasenko } 194f2818f22SArtyom Tarasenko 1959f149aa9Spbrook static void handle_satn_stop(ESPState *s) 1969f149aa9Spbrook { 1971b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 19873d74342SBlue Swirl s->dma_cb = handle_satn_stop; 19973d74342SBlue Swirl return; 20073d74342SBlue Swirl } 2016c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 2029f149aa9Spbrook if (s->cmdlen) { 203bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 2049f149aa9Spbrook s->do_cmd = 1; 205c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 2065ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2075ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 208c73f96fdSblueswir1 esp_raise_irq(s); 2099f149aa9Spbrook } 2109f149aa9Spbrook } 2119f149aa9Spbrook 2120fc5c15aSpbrook static void write_response(ESPState *s) 2132f275b8fSbellard { 214bf4b9889SBlue Swirl trace_esp_write_response(s->status); 2153944966dSPaolo Bonzini s->ti_buf[0] = s->status; 2160fc5c15aSpbrook s->ti_buf[1] = 0; 2174f6200f0Sbellard if (s->dma) { 2188b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 219c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 2205ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2215ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 2224f6200f0Sbellard } else { 2230fc5c15aSpbrook s->ti_size = 2; 2244f6200f0Sbellard s->ti_rptr = 0; 225d020aa50SPaolo Bonzini s->ti_wptr = 2; 2265ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 2274f6200f0Sbellard } 228c73f96fdSblueswir1 esp_raise_irq(s); 2292f275b8fSbellard } 2304f6200f0Sbellard 231a917d384Spbrook static void esp_dma_done(ESPState *s) 2324d611c9aSpbrook { 233c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 2345ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 2355ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 2365ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 2375ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = 0; 2385ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = 0; 2399ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = 0; 240c73f96fdSblueswir1 esp_raise_irq(s); 2414d611c9aSpbrook } 242a917d384Spbrook 243a917d384Spbrook static void esp_do_dma(ESPState *s) 244a917d384Spbrook { 24567e999beSbellard uint32_t len; 246a917d384Spbrook int to_device; 247a917d384Spbrook 248a917d384Spbrook len = s->dma_left; 249a917d384Spbrook if (s->do_cmd) { 250bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 2518b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 252a917d384Spbrook return; 253a917d384Spbrook } 254a917d384Spbrook if (s->async_len == 0) { 255a917d384Spbrook /* Defer until data is available. */ 256a917d384Spbrook return; 257a917d384Spbrook } 258a917d384Spbrook if (len > s->async_len) { 259a917d384Spbrook len = s->async_len; 260a917d384Spbrook } 261*7f0b6e11SPaolo Bonzini to_device = (s->ti_size < 0); 262a917d384Spbrook if (to_device) { 2638b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 264a917d384Spbrook } else { 2658b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 266a917d384Spbrook } 267a917d384Spbrook s->dma_left -= len; 268a917d384Spbrook s->async_buf += len; 269a917d384Spbrook s->async_len -= len; 2706787f5faSpbrook if (to_device) 2716787f5faSpbrook s->ti_size += len; 2726787f5faSpbrook else 2736787f5faSpbrook s->ti_size -= len; 274a917d384Spbrook if (s->async_len == 0) { 275ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2766787f5faSpbrook /* If there is still data to be read from the device then 2778dea1dd4Sblueswir1 complete the DMA operation immediately. Otherwise defer 2786787f5faSpbrook until the scsi layer has completed. */ 279ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 280ad3376ccSPaolo Bonzini return; 281a917d384Spbrook } 282a917d384Spbrook } 283ad3376ccSPaolo Bonzini 2846787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 285a917d384Spbrook esp_dma_done(s); 286a917d384Spbrook } 287a917d384Spbrook 2889c7e23fcSHervé Poussineau void esp_command_complete(SCSIRequest *req, uint32_t status, 28901e95455SPaolo Bonzini size_t resid) 290a917d384Spbrook { 291e6810db8SHervé Poussineau ESPState *s = req->hba_private; 292a917d384Spbrook 293bf4b9889SBlue Swirl trace_esp_command_complete(); 294c6df7102SPaolo Bonzini if (s->ti_size != 0) { 295bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 296c6df7102SPaolo Bonzini } 297a917d384Spbrook s->ti_size = 0; 298a917d384Spbrook s->dma_left = 0; 299a917d384Spbrook s->async_len = 0; 300aba1f023SPaolo Bonzini if (status) { 301bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 302c6df7102SPaolo Bonzini } 303aba1f023SPaolo Bonzini s->status = status; 3045ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 305a917d384Spbrook esp_dma_done(s); 3065c6c0e51SHannes Reinecke if (s->current_req) { 3075c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 3085c6c0e51SHannes Reinecke s->current_req = NULL; 309a917d384Spbrook s->current_dev = NULL; 3105c6c0e51SHannes Reinecke } 311c6df7102SPaolo Bonzini } 312c6df7102SPaolo Bonzini 3139c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 314c6df7102SPaolo Bonzini { 315e6810db8SHervé Poussineau ESPState *s = req->hba_private; 316c6df7102SPaolo Bonzini 317*7f0b6e11SPaolo Bonzini assert(!s->do_cmd); 318bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 319aba1f023SPaolo Bonzini s->async_len = len; 3200c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 3216787f5faSpbrook if (s->dma_left) { 322a917d384Spbrook esp_do_dma(s); 3236787f5faSpbrook } else if (s->dma_counter != 0 && s->ti_size <= 0) { 3246787f5faSpbrook /* If this was the last part of a DMA transfer then the 3256787f5faSpbrook completion interrupt is deferred to here. */ 3266787f5faSpbrook esp_dma_done(s); 3276787f5faSpbrook } 328a917d384Spbrook } 3292e5d83bbSpbrook 3302f275b8fSbellard static void handle_ti(ESPState *s) 3312f275b8fSbellard { 3324d611c9aSpbrook uint32_t dmalen, minlen; 3332f275b8fSbellard 3347246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 3357246e160SHervé Poussineau s->dma_cb = handle_ti; 3367246e160SHervé Poussineau return; 3377246e160SHervé Poussineau } 3387246e160SHervé Poussineau 3399ea73f8bSPaolo Bonzini dmalen = s->rregs[ESP_TCLO]; 3409ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCMID] << 8; 3419ea73f8bSPaolo Bonzini dmalen |= s->rregs[ESP_TCHI] << 16; 342db59203dSpbrook if (dmalen==0) { 343db59203dSpbrook dmalen=0x10000; 344db59203dSpbrook } 3456787f5faSpbrook s->dma_counter = dmalen; 346db59203dSpbrook 3479f149aa9Spbrook if (s->do_cmd) 3489f149aa9Spbrook minlen = (dmalen < 32) ? dmalen : 32; 34967e999beSbellard else if (s->ti_size < 0) 35067e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 3519f149aa9Spbrook else 352db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 353bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 3544f6200f0Sbellard if (s->dma) { 3554d611c9aSpbrook s->dma_left = minlen; 3565ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 3574d611c9aSpbrook esp_do_dma(s); 358*7f0b6e11SPaolo Bonzini } 359*7f0b6e11SPaolo Bonzini if (s->do_cmd) { 360bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 3619f149aa9Spbrook s->ti_size = 0; 3629f149aa9Spbrook s->cmdlen = 0; 3639f149aa9Spbrook s->do_cmd = 0; 3649f149aa9Spbrook do_cmd(s, s->cmdbuf); 3654f6200f0Sbellard } 3662f275b8fSbellard } 3672f275b8fSbellard 3689c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 3696f7e9aecSbellard { 3705aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 3715aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 372c9cf45c1SHannes Reinecke s->tchi_written = 0; 3734e9aec74Spbrook s->ti_size = 0; 3744e9aec74Spbrook s->ti_rptr = 0; 3754e9aec74Spbrook s->ti_wptr = 0; 3764e9aec74Spbrook s->dma = 0; 3779f149aa9Spbrook s->do_cmd = 0; 37873d74342SBlue Swirl s->dma_cb = NULL; 3798dea1dd4Sblueswir1 3808dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 3816f7e9aecSbellard } 3826f7e9aecSbellard 383a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 38485948643SBlue Swirl { 38585948643SBlue Swirl qemu_irq_lower(s->irq); 386a391fdbcSHervé Poussineau esp_hard_reset(s); 38785948643SBlue Swirl } 38885948643SBlue Swirl 389a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 3902d069babSblueswir1 { 39185948643SBlue Swirl if (level) { 392a391fdbcSHervé Poussineau esp_soft_reset(s); 39385948643SBlue Swirl } 3942d069babSblueswir1 } 3952d069babSblueswir1 3969c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 39773d74342SBlue Swirl { 398a391fdbcSHervé Poussineau uint32_t old_val; 39973d74342SBlue Swirl 400bf4b9889SBlue Swirl trace_esp_mem_readb(saddr, s->rregs[saddr]); 4016f7e9aecSbellard switch (saddr) { 4025ad6bb97Sblueswir1 case ESP_FIFO: 4035ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 4048dea1dd4Sblueswir1 /* Data out. */ 405ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 4065ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 407ff589551SPrasad J Pandit esp_raise_irq(s); 408ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 409ff589551SPrasad J Pandit s->ti_size--; 4105ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 411c73f96fdSblueswir1 esp_raise_irq(s); 4124f6200f0Sbellard } 413ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 4144f6200f0Sbellard s->ti_rptr = 0; 4154f6200f0Sbellard s->ti_wptr = 0; 4164f6200f0Sbellard } 4174f6200f0Sbellard break; 4185ad6bb97Sblueswir1 case ESP_RINTR: 4192814df28SBlue Swirl /* Clear sequence step, interrupt register and all status bits 4202814df28SBlue Swirl except TC */ 4212814df28SBlue Swirl old_val = s->rregs[ESP_RINTR]; 4222814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 4232814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 4242814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 425c73f96fdSblueswir1 esp_lower_irq(s); 4262814df28SBlue Swirl 4272814df28SBlue Swirl return old_val; 428c9cf45c1SHannes Reinecke case ESP_TCHI: 429c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 430c9cf45c1SHannes Reinecke if (!s->tchi_written) { 431c9cf45c1SHannes Reinecke return s->chip_id; 432c9cf45c1SHannes Reinecke } 4336f7e9aecSbellard default: 4346f7e9aecSbellard break; 4356f7e9aecSbellard } 4362f275b8fSbellard return s->rregs[saddr]; 4376f7e9aecSbellard } 4386f7e9aecSbellard 4399c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 4406f7e9aecSbellard { 441bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 4426f7e9aecSbellard switch (saddr) { 443c9cf45c1SHannes Reinecke case ESP_TCHI: 444c9cf45c1SHannes Reinecke s->tchi_written = true; 445c9cf45c1SHannes Reinecke /* fall through */ 4465ad6bb97Sblueswir1 case ESP_TCLO: 4475ad6bb97Sblueswir1 case ESP_TCMID: 4485ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 4494f6200f0Sbellard break; 4505ad6bb97Sblueswir1 case ESP_FIFO: 4519f149aa9Spbrook if (s->do_cmd) { 452c98c6c10SPrasad J Pandit if (s->cmdlen < TI_BUFSZ) { 4539f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 454c98c6c10SPrasad J Pandit } else { 455c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 456c98c6c10SPrasad J Pandit } 457ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 4583af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 4592e5d83bbSpbrook } else { 4604f6200f0Sbellard s->ti_size++; 4614f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 4622e5d83bbSpbrook } 4634f6200f0Sbellard break; 4645ad6bb97Sblueswir1 case ESP_CMD: 4654f6200f0Sbellard s->rregs[saddr] = val; 4665ad6bb97Sblueswir1 if (val & CMD_DMA) { 4674f6200f0Sbellard s->dma = 1; 4686787f5faSpbrook /* Reload DMA counter. */ 4695ad6bb97Sblueswir1 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; 4705ad6bb97Sblueswir1 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; 4719ea73f8bSPaolo Bonzini s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; 4724f6200f0Sbellard } else { 4734f6200f0Sbellard s->dma = 0; 4744f6200f0Sbellard } 4755ad6bb97Sblueswir1 switch(val & CMD_CMD) { 4765ad6bb97Sblueswir1 case CMD_NOP: 477bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 4782f275b8fSbellard break; 4795ad6bb97Sblueswir1 case CMD_FLUSH: 480bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 4819e61bde5Sbellard //s->ti_size = 0; 4825ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 4835ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 484a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 4856f7e9aecSbellard break; 4865ad6bb97Sblueswir1 case CMD_RESET: 487bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 488a391fdbcSHervé Poussineau esp_soft_reset(s); 4896f7e9aecSbellard break; 4905ad6bb97Sblueswir1 case CMD_BUSRESET: 491bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 4925ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 4935ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 494c73f96fdSblueswir1 esp_raise_irq(s); 4959e61bde5Sbellard } 4962f275b8fSbellard break; 4975ad6bb97Sblueswir1 case CMD_TI: 4982f275b8fSbellard handle_ti(s); 4992f275b8fSbellard break; 5005ad6bb97Sblueswir1 case CMD_ICCS: 501bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 5020fc5c15aSpbrook write_response(s); 5034bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 5044bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 5052f275b8fSbellard break; 5065ad6bb97Sblueswir1 case CMD_MSGACC: 507bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 5085ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 5095ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 5104e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 5114e2a68c1SArtyom Tarasenko esp_raise_irq(s); 5126f7e9aecSbellard break; 5130fd0eb21SBlue Swirl case CMD_PAD: 514bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 5150fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 5160fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 5170fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 5180fd0eb21SBlue Swirl break; 5195ad6bb97Sblueswir1 case CMD_SATN: 520bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 5216f7e9aecSbellard break; 5226915bff1SHervé Poussineau case CMD_RSTATN: 5236915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 5246915bff1SHervé Poussineau break; 5255e1e0a3bSBlue Swirl case CMD_SEL: 526bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 527f2818f22SArtyom Tarasenko handle_s_without_atn(s); 5285e1e0a3bSBlue Swirl break; 5295ad6bb97Sblueswir1 case CMD_SELATN: 530bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 5312f275b8fSbellard handle_satn(s); 5322f275b8fSbellard break; 5335ad6bb97Sblueswir1 case CMD_SELATNS: 534bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 5359f149aa9Spbrook handle_satn_stop(s); 5362f275b8fSbellard break; 5375ad6bb97Sblueswir1 case CMD_ENSEL: 538bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 539e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 54074ec6048Sblueswir1 break; 5416fe84c18SHervé Poussineau case CMD_DISSEL: 5426fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 5436fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 5446fe84c18SHervé Poussineau esp_raise_irq(s); 5456fe84c18SHervé Poussineau break; 5462f275b8fSbellard default: 5473af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 5486f7e9aecSbellard break; 5496f7e9aecSbellard } 5506f7e9aecSbellard break; 5515ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 5524f6200f0Sbellard break; 5535ad6bb97Sblueswir1 case ESP_CFG1: 5549ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 5559ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 5564f6200f0Sbellard s->rregs[saddr] = val; 5574f6200f0Sbellard break; 5585ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 5594f6200f0Sbellard break; 5606f7e9aecSbellard default: 5613af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 5628dea1dd4Sblueswir1 return; 5636f7e9aecSbellard } 5642f275b8fSbellard s->wregs[saddr] = val; 5656f7e9aecSbellard } 5666f7e9aecSbellard 567a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 56867bb5314SAvi Kivity unsigned size, bool is_write) 56967bb5314SAvi Kivity { 57067bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 57167bb5314SAvi Kivity } 5726f7e9aecSbellard 5739c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 574cc9952f3SBlue Swirl .name ="esp", 575cc9952f3SBlue Swirl .version_id = 3, 576cc9952f3SBlue Swirl .minimum_version_id = 3, 577cc9952f3SBlue Swirl .fields = (VMStateField[]) { 578cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 579cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 580cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 581cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 582cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 583cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 5843944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 585cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 586cc9952f3SBlue Swirl VMSTATE_BUFFER(cmdbuf, ESPState), 587cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 588cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 589cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 590cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 5916f7e9aecSbellard } 592cc9952f3SBlue Swirl }; 5936f7e9aecSbellard 594a71c7ec5SHu Tao #define TYPE_ESP "esp" 595a71c7ec5SHu Tao #define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP) 596a71c7ec5SHu Tao 597a391fdbcSHervé Poussineau typedef struct { 598a71c7ec5SHu Tao /*< private >*/ 599a71c7ec5SHu Tao SysBusDevice parent_obj; 600a71c7ec5SHu Tao /*< public >*/ 601a71c7ec5SHu Tao 602a391fdbcSHervé Poussineau MemoryRegion iomem; 603a391fdbcSHervé Poussineau uint32_t it_shift; 604a391fdbcSHervé Poussineau ESPState esp; 605a391fdbcSHervé Poussineau } SysBusESPState; 606a391fdbcSHervé Poussineau 607a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 608a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 609a391fdbcSHervé Poussineau { 610a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 611a391fdbcSHervé Poussineau uint32_t saddr; 612a391fdbcSHervé Poussineau 613a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 614a391fdbcSHervé Poussineau esp_reg_write(&sysbus->esp, saddr, val); 615a391fdbcSHervé Poussineau } 616a391fdbcSHervé Poussineau 617a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 618a391fdbcSHervé Poussineau unsigned int size) 619a391fdbcSHervé Poussineau { 620a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 621a391fdbcSHervé Poussineau uint32_t saddr; 622a391fdbcSHervé Poussineau 623a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 624a391fdbcSHervé Poussineau return esp_reg_read(&sysbus->esp, saddr); 625a391fdbcSHervé Poussineau } 626a391fdbcSHervé Poussineau 627a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 628a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 629a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 630a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 631a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 632a391fdbcSHervé Poussineau }; 633a391fdbcSHervé Poussineau 634a8170e5eSAvi Kivity void esp_init(hwaddr espaddr, int it_shift, 635ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_read, 636ff9868ecSBlue Swirl ESPDMAMemoryReadWriteFunc dma_memory_write, 63773d74342SBlue Swirl void *dma_opaque, qemu_irq irq, qemu_irq *reset, 63873d74342SBlue Swirl qemu_irq *dma_enable) 6396f7e9aecSbellard { 640cfb9de9cSPaul Brook DeviceState *dev; 641cfb9de9cSPaul Brook SysBusDevice *s; 642a391fdbcSHervé Poussineau SysBusESPState *sysbus; 643ee6847d1SGerd Hoffmann ESPState *esp; 644cfb9de9cSPaul Brook 645a71c7ec5SHu Tao dev = qdev_create(NULL, TYPE_ESP); 646a71c7ec5SHu Tao sysbus = ESP(dev); 647a391fdbcSHervé Poussineau esp = &sysbus->esp; 648ee6847d1SGerd Hoffmann esp->dma_memory_read = dma_memory_read; 649ee6847d1SGerd Hoffmann esp->dma_memory_write = dma_memory_write; 650ee6847d1SGerd Hoffmann esp->dma_opaque = dma_opaque; 651a391fdbcSHervé Poussineau sysbus->it_shift = it_shift; 65273d74342SBlue Swirl /* XXX for now until rc4030 has been changed to use DMA enable signal */ 65373d74342SBlue Swirl esp->dma_enabled = 1; 654e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6551356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 656cfb9de9cSPaul Brook sysbus_connect_irq(s, 0, irq); 657cfb9de9cSPaul Brook sysbus_mmio_map(s, 0, espaddr); 65874ff8d90SBlue Swirl *reset = qdev_get_gpio_in(dev, 0); 65973d74342SBlue Swirl *dma_enable = qdev_get_gpio_in(dev, 1); 660cfb9de9cSPaul Brook } 661cfb9de9cSPaul Brook 662afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 663afd4030cSPaolo Bonzini .tcq = false, 6647e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 6657e0380b9SPaolo Bonzini .max_lun = 7, 666afd4030cSPaolo Bonzini 667c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 66894d3f98aSPaolo Bonzini .complete = esp_command_complete, 66994d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 670cfdc1bb0SPaolo Bonzini }; 671cfdc1bb0SPaolo Bonzini 672a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 673cfb9de9cSPaul Brook { 674a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(opaque); 675a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 676a391fdbcSHervé Poussineau 677a391fdbcSHervé Poussineau switch (irq) { 678a391fdbcSHervé Poussineau case 0: 679a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 680a391fdbcSHervé Poussineau break; 681a391fdbcSHervé Poussineau case 1: 682a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 683a391fdbcSHervé Poussineau break; 684a391fdbcSHervé Poussineau } 685a391fdbcSHervé Poussineau } 686a391fdbcSHervé Poussineau 687b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 688a391fdbcSHervé Poussineau { 689b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 690a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 691a391fdbcSHervé Poussineau ESPState *s = &sysbus->esp; 692caad4eb3SAndreas Färber Error *err = NULL; 6936f7e9aecSbellard 694b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 695a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 6966f7e9aecSbellard 697d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 69829776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 69929776739SPaolo Bonzini sysbus, "esp", ESP_REGS << sysbus->it_shift); 700b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 7016f7e9aecSbellard 702b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 7032d069babSblueswir1 704b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 705caad4eb3SAndreas Färber scsi_bus_legacy_handle_cmdline(&s->bus, &err); 706caad4eb3SAndreas Färber if (err != NULL) { 707caad4eb3SAndreas Färber error_propagate(errp, err); 708b09318caSHu Tao return; 709b09318caSHu Tao } 71067e999beSbellard } 711cfb9de9cSPaul Brook 712a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 713a391fdbcSHervé Poussineau { 714a71c7ec5SHu Tao SysBusESPState *sysbus = ESP(dev); 715a391fdbcSHervé Poussineau esp_hard_reset(&sysbus->esp); 716a391fdbcSHervé Poussineau } 717a391fdbcSHervé Poussineau 718a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 719a391fdbcSHervé Poussineau .name = "sysbusespscsi", 720a391fdbcSHervé Poussineau .version_id = 0, 721a391fdbcSHervé Poussineau .minimum_version_id = 0, 722a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 723a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 724a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 725a391fdbcSHervé Poussineau } 726999e12bbSAnthony Liguori }; 727999e12bbSAnthony Liguori 728a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 729999e12bbSAnthony Liguori { 73039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 731999e12bbSAnthony Liguori 732b09318caSHu Tao dc->realize = sysbus_esp_realize; 733a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 734a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 735125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 73663235df8SBlue Swirl } 737999e12bbSAnthony Liguori 7381f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 739a71c7ec5SHu Tao .name = TYPE_ESP, 74039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 741a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 742a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 74363235df8SBlue Swirl }; 74463235df8SBlue Swirl 74583f7d43aSAndreas Färber static void esp_register_types(void) 746cfb9de9cSPaul Brook { 747a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 748cfb9de9cSPaul Brook } 749cfb9de9cSPaul Brook 75083f7d43aSAndreas Färber type_init(esp_register_types) 751