xref: /qemu/hw/scsi/esp.c (revision 78d68f312aec905edcb1dc5549a2c3a6f716605a)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
6*78d68f31SMark Cave-Ayland  * Copyright (c) 2023 Mark Cave-Ayland
76f7e9aecSbellard  *
86f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
96f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
106f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
116f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
126f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
136f7e9aecSbellard  * furnished to do so, subject to the following conditions:
146f7e9aecSbellard  *
156f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
166f7e9aecSbellard  * all copies or substantial portions of the Software.
176f7e9aecSbellard  *
186f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
196f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
206f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
216f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
226f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
236f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
246f7e9aecSbellard  * THE SOFTWARE.
256f7e9aecSbellard  */
265d20fa6bSblueswir1 
27a4ab4792SPeter Maydell #include "qemu/osdep.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
3064552b6bSMarkus Armbruster #include "hw/irq.h"
310d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
32bf4b9889SBlue Swirl #include "trace.h"
331de7afc9SPaolo Bonzini #include "qemu/log.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
356f7e9aecSbellard 
3667e999beSbellard /*
375ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
385ad6bb97Sblueswir1  * also produced as NCR89C100. See
3967e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
4067e999beSbellard  * and
4167e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4274d71ea1SLaurent Vivier  *
4374d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4467e999beSbellard  */
4567e999beSbellard 
46c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
47c73f96fdSblueswir1 {
48c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
49c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
50c73f96fdSblueswir1         qemu_irq_raise(s->irq);
51bf4b9889SBlue Swirl         trace_esp_raise_irq();
52c73f96fdSblueswir1     }
53c73f96fdSblueswir1 }
54c73f96fdSblueswir1 
55c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
56c73f96fdSblueswir1 {
57c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
58c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
59c73f96fdSblueswir1         qemu_irq_lower(s->irq);
60bf4b9889SBlue Swirl         trace_esp_lower_irq();
61c73f96fdSblueswir1     }
62c73f96fdSblueswir1 }
63c73f96fdSblueswir1 
6474d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6574d71ea1SLaurent Vivier {
66442de89aSMark Cave-Ayland     if (!(s->drq_state)) {
676dec7c0dSMark Cave-Ayland         qemu_irq_raise(s->drq_irq);
68960ebfd9SMark Cave-Ayland         trace_esp_raise_drq();
69442de89aSMark Cave-Ayland         s->drq_state = true;
70442de89aSMark Cave-Ayland     }
7174d71ea1SLaurent Vivier }
7274d71ea1SLaurent Vivier 
7374d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7474d71ea1SLaurent Vivier {
75442de89aSMark Cave-Ayland     if (s->drq_state) {
766dec7c0dSMark Cave-Ayland         qemu_irq_lower(s->drq_irq);
77960ebfd9SMark Cave-Ayland         trace_esp_lower_drq();
78442de89aSMark Cave-Ayland         s->drq_state = false;
79442de89aSMark Cave-Ayland     }
8074d71ea1SLaurent Vivier }
8174d71ea1SLaurent Vivier 
829c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
8373d74342SBlue Swirl {
8473d74342SBlue Swirl     if (level) {
8573d74342SBlue Swirl         s->dma_enabled = 1;
86bf4b9889SBlue Swirl         trace_esp_dma_enable();
8773d74342SBlue Swirl         if (s->dma_cb) {
8873d74342SBlue Swirl             s->dma_cb(s);
8973d74342SBlue Swirl             s->dma_cb = NULL;
9073d74342SBlue Swirl         }
9173d74342SBlue Swirl     } else {
92bf4b9889SBlue Swirl         trace_esp_dma_disable();
9373d74342SBlue Swirl         s->dma_enabled = 0;
9473d74342SBlue Swirl     }
9573d74342SBlue Swirl }
9673d74342SBlue Swirl 
979c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9894d3f98aSPaolo Bonzini {
99e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
10094d3f98aSPaolo Bonzini 
10194d3f98aSPaolo Bonzini     if (req == s->current_req) {
10294d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
10394d3f98aSPaolo Bonzini         s->current_req = NULL;
10494d3f98aSPaolo Bonzini         s->current_dev = NULL;
105324c8809SMark Cave-Ayland         s->async_len = 0;
10694d3f98aSPaolo Bonzini     }
10794d3f98aSPaolo Bonzini }
10894d3f98aSPaolo Bonzini 
109e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
110042879fcSMark Cave-Ayland {
111e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
112042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
113042879fcSMark Cave-Ayland         return;
114042879fcSMark Cave-Ayland     }
115042879fcSMark Cave-Ayland 
116e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
117042879fcSMark Cave-Ayland }
118c5fef911SMark Cave-Ayland 
119c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
120042879fcSMark Cave-Ayland {
121c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
122042879fcSMark Cave-Ayland         return 0;
123042879fcSMark Cave-Ayland     }
124042879fcSMark Cave-Ayland 
125c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
126023666daSMark Cave-Ayland }
127023666daSMark Cave-Ayland 
1287b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1297b320a8eSMark Cave-Ayland {
1307b320a8eSMark Cave-Ayland     const uint8_t *buf;
13149c60d16SMark Cave-Ayland     uint32_t n, n2;
13249c60d16SMark Cave-Ayland     int len;
1337b320a8eSMark Cave-Ayland 
1347b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1357b320a8eSMark Cave-Ayland         return 0;
1367b320a8eSMark Cave-Ayland     }
1377b320a8eSMark Cave-Ayland 
13849c60d16SMark Cave-Ayland     len = maxlen;
13949c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1407b320a8eSMark Cave-Ayland     if (dest) {
1417b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1427b320a8eSMark Cave-Ayland     }
1437b320a8eSMark Cave-Ayland 
14449c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
14549c60d16SMark Cave-Ayland     len -= n;
14649c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14749c60d16SMark Cave-Ayland     if (len) {
14849c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14949c60d16SMark Cave-Ayland         if (dest) {
15049c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
15149c60d16SMark Cave-Ayland         }
15249c60d16SMark Cave-Ayland         n += n2;
15349c60d16SMark Cave-Ayland     }
15449c60d16SMark Cave-Ayland 
1557b320a8eSMark Cave-Ayland     return n;
1567b320a8eSMark Cave-Ayland }
1577b320a8eSMark Cave-Ayland 
158c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
159c47b5835SMark Cave-Ayland {
160c47b5835SMark Cave-Ayland     uint32_t dmalen;
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
163c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
164c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
165c47b5835SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     return dmalen;
167c47b5835SMark Cave-Ayland }
168c47b5835SMark Cave-Ayland 
169c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
170c47b5835SMark Cave-Ayland {
171c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
172c5d7df28SMark Cave-Ayland 
173c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
174c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
175c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
176c5d7df28SMark Cave-Ayland 
177c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
178c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
179c5d7df28SMark Cave-Ayland     }
180c47b5835SMark Cave-Ayland }
181c47b5835SMark Cave-Ayland 
182c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
183c04ed569SMark Cave-Ayland {
184c04ed569SMark Cave-Ayland     uint32_t dmalen;
185c04ed569SMark Cave-Ayland 
186c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
187c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
188c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
189c04ed569SMark Cave-Ayland 
190c04ed569SMark Cave-Ayland     return dmalen;
191c04ed569SMark Cave-Ayland }
192c04ed569SMark Cave-Ayland 
193abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
194abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
195abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
196abc139cdSMark Cave-Ayland };
197abc139cdSMark Cave-Ayland 
198abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
199abc139cdSMark Cave-Ayland {
200abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
201abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
202abc139cdSMark Cave-Ayland 
203abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
204abc139cdSMark Cave-Ayland }
205abc139cdSMark Cave-Ayland 
2065a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2075a83e83eSMark Cave-Ayland {
2085a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2095a83e83eSMark Cave-Ayland }
2105a83e83eSMark Cave-Ayland 
211761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
212761bef75SMark Cave-Ayland {
2138da90e81SMark Cave-Ayland     uint8_t val;
2148da90e81SMark Cave-Ayland 
215c5fef911SMark Cave-Ayland     val = esp_fifo_pop(&s->fifo);
2168da90e81SMark Cave-Ayland     return val;
217761bef75SMark Cave-Ayland }
218761bef75SMark Cave-Ayland 
219761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
220761bef75SMark Cave-Ayland {
2218da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2228da90e81SMark Cave-Ayland 
2233c421400SMark Cave-Ayland     if (dmalen == 0) {
2248da90e81SMark Cave-Ayland         return;
2258da90e81SMark Cave-Ayland     }
2268da90e81SMark Cave-Ayland 
227e5455b8cSMark Cave-Ayland     esp_fifo_push(&s->fifo, val);
2288da90e81SMark Cave-Ayland 
2298da90e81SMark Cave-Ayland     dmalen--;
2308da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
231761bef75SMark Cave-Ayland }
232761bef75SMark Cave-Ayland 
233c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2346130b188SLaurent Vivier {
2356130b188SLaurent Vivier     int target;
2366130b188SLaurent Vivier 
2376130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2386130b188SLaurent Vivier 
2396130b188SLaurent Vivier     s->ti_size = 0;
2409b2cdca2SMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_0;
2416130b188SLaurent Vivier 
242cf40a5e4SMark Cave-Ayland     if (s->current_req) {
243cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
244cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
245cf40a5e4SMark Cave-Ayland     }
246cf40a5e4SMark Cave-Ayland 
2476130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2486130b188SLaurent Vivier     if (!s->current_dev) {
2496130b188SLaurent Vivier         /* No such drive */
2506130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
251cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2526130b188SLaurent Vivier         esp_raise_irq(s);
2536130b188SLaurent Vivier         return -1;
2546130b188SLaurent Vivier     }
2554e78f3bfSMark Cave-Ayland 
2564e78f3bfSMark Cave-Ayland     /*
2574e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
258c90b2792SMark Cave-Ayland      * either in esp_transfer_data() or esp_command_complete()
2594e78f3bfSMark Cave-Ayland      */
2606130b188SLaurent Vivier     return 0;
2616130b188SLaurent Vivier }
2626130b188SLaurent Vivier 
2633ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
2643ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
2653ee9a475SMark Cave-Ayland 
2664eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2679f149aa9Spbrook {
2687b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2699f149aa9Spbrook     int32_t datalen;
270f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2717b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2729f149aa9Spbrook 
2734eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
274023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
27599545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
27699545751SMark Cave-Ayland         return;
27799545751SMark Cave-Ayland     }
2787b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
279023666daSMark Cave-Ayland 
2804eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
281b22f83d8SAlexandra Diupina     if (!current_lun) {
282b22f83d8SAlexandra Diupina         /* No such drive */
283b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
284b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
285b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
286b22f83d8SAlexandra Diupina         esp_raise_irq(s);
287b22f83d8SAlexandra Diupina         return;
288b22f83d8SAlexandra Diupina     }
289b22f83d8SAlexandra Diupina 
290fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
291c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
29267e999beSbellard     s->ti_size = datalen;
293023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
294c90b2792SMark Cave-Ayland     s->data_ready = false;
29567e999beSbellard     if (datalen != 0) {
2964e78f3bfSMark Cave-Ayland         /*
297c90b2792SMark Cave-Ayland          * Switch to DATA phase but wait until initial data xfer is
2984e78f3bfSMark Cave-Ayland          * complete before raising the command completion interrupt
2994e78f3bfSMark Cave-Ayland          */
300c90b2792SMark Cave-Ayland         if (datalen > 0) {
301abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
3024f6200f0Sbellard         } else {
303abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
3042f275b8fSbellard         }
3054e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3064e78f3bfSMark Cave-Ayland         return;
3074e78f3bfSMark Cave-Ayland     }
3084e78f3bfSMark Cave-Ayland }
3092f275b8fSbellard 
3104eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
311f2818f22SArtyom Tarasenko {
3124eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3134eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
314023666daSMark Cave-Ayland 
3154eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3164eb86065SPaolo Bonzini         s->lun = message & 7;
317023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3184eb86065SPaolo Bonzini     }
319f2818f22SArtyom Tarasenko 
320799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
321023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3224eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
323fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
324023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
325023666daSMark Cave-Ayland     }
3264eb86065SPaolo Bonzini }
327023666daSMark Cave-Ayland 
3284eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3294eb86065SPaolo Bonzini {
3304eb86065SPaolo Bonzini     do_message_phase(s);
3314eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3324eb86065SPaolo Bonzini     do_command_phase(s);
333f2818f22SArtyom Tarasenko }
334f2818f22SArtyom Tarasenko 
3359f149aa9Spbrook static void handle_satn(ESPState *s)
3369f149aa9Spbrook {
3371b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
33873d74342SBlue Swirl         s->dma_cb = handle_satn;
33973d74342SBlue Swirl         return;
34073d74342SBlue Swirl     }
341b46a43a2SMark Cave-Ayland 
3421bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3431bcaf71bSMark Cave-Ayland         return;
3441bcaf71bSMark Cave-Ayland     }
3453ee9a475SMark Cave-Ayland 
3463ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3473ee9a475SMark Cave-Ayland 
3483ee9a475SMark Cave-Ayland     if (s->dma) {
3493ee9a475SMark Cave-Ayland         esp_do_dma(s);
3503ee9a475SMark Cave-Ayland     } else {
351d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3529f149aa9Spbrook     }
35394d5c79dSMark Cave-Ayland }
3549f149aa9Spbrook 
355f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
356f2818f22SArtyom Tarasenko {
3571b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
35873d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
35973d74342SBlue Swirl         return;
36073d74342SBlue Swirl     }
361b46a43a2SMark Cave-Ayland 
3621bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3631bcaf71bSMark Cave-Ayland         return;
3641bcaf71bSMark Cave-Ayland     }
3659ff0fd12SMark Cave-Ayland 
366abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_CD);
3679ff0fd12SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
3689ff0fd12SMark Cave-Ayland 
3699ff0fd12SMark Cave-Ayland     if (s->dma) {
3709ff0fd12SMark Cave-Ayland         esp_do_dma(s);
3719ff0fd12SMark Cave-Ayland     } else {
372d39592ffSMark Cave-Ayland         esp_do_nodma(s);
373f2818f22SArtyom Tarasenko     }
374f2818f22SArtyom Tarasenko }
375f2818f22SArtyom Tarasenko 
3769f149aa9Spbrook static void handle_satn_stop(ESPState *s)
3779f149aa9Spbrook {
3781b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37973d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
38073d74342SBlue Swirl         return;
38173d74342SBlue Swirl     }
382b46a43a2SMark Cave-Ayland 
3831bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3841bcaf71bSMark Cave-Ayland         return;
3851bcaf71bSMark Cave-Ayland     }
386db4d4150SMark Cave-Ayland 
387abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3885d02add4SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
389db4d4150SMark Cave-Ayland 
390db4d4150SMark Cave-Ayland     if (s->dma) {
391db4d4150SMark Cave-Ayland         esp_do_dma(s);
392db4d4150SMark Cave-Ayland     } else {
393d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3949f149aa9Spbrook     }
3959f149aa9Spbrook }
3969f149aa9Spbrook 
397a6cad7cdSMark Cave-Ayland static void handle_pad(ESPState *s)
398a6cad7cdSMark Cave-Ayland {
399a6cad7cdSMark Cave-Ayland     if (s->dma) {
400a6cad7cdSMark Cave-Ayland         esp_do_dma(s);
401a6cad7cdSMark Cave-Ayland     } else {
402a6cad7cdSMark Cave-Ayland         esp_do_nodma(s);
403a6cad7cdSMark Cave-Ayland     }
404a6cad7cdSMark Cave-Ayland }
405a6cad7cdSMark Cave-Ayland 
4060fc5c15aSpbrook static void write_response(ESPState *s)
4072f275b8fSbellard {
408bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
409042879fcSMark Cave-Ayland 
4108baa1472SMark Cave-Ayland     if (s->dma) {
4118baa1472SMark Cave-Ayland         esp_do_dma(s);
4128baa1472SMark Cave-Ayland     } else {
41383428f7aSMark Cave-Ayland         esp_do_nodma(s);
4142f275b8fSbellard     }
4158baa1472SMark Cave-Ayland }
4164f6200f0Sbellard 
4175d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s)
4185d02add4SMark Cave-Ayland {
4195d02add4SMark Cave-Ayland     const uint8_t *pbuf;
4205d02add4SMark Cave-Ayland     int cmdlen, len;
4215d02add4SMark Cave-Ayland 
4225d02add4SMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
4235d02add4SMark Cave-Ayland     if (cmdlen < s->cmdfifo_cdb_offset) {
4245d02add4SMark Cave-Ayland         return 0;
4255d02add4SMark Cave-Ayland     }
4265d02add4SMark Cave-Ayland 
4275d02add4SMark Cave-Ayland     pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
4285d02add4SMark Cave-Ayland     len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
4295d02add4SMark Cave-Ayland 
4305d02add4SMark Cave-Ayland     return len;
4315d02add4SMark Cave-Ayland }
4325d02add4SMark Cave-Ayland 
433004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
4344d611c9aSpbrook {
435af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
436cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
437c73f96fdSblueswir1         esp_raise_irq(s);
438af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
439af74b3c1SMark Cave-Ayland     }
4404d611c9aSpbrook }
441a917d384Spbrook 
442a917d384Spbrook static void esp_do_dma(ESPState *s)
443a917d384Spbrook {
444023666daSMark Cave-Ayland     uint32_t len, cmdlen;
445023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
446a917d384Spbrook 
4476cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
448ad2725afSMark Cave-Ayland 
449ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
450ad2725afSMark Cave-Ayland     case STAT_MO:
45146b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
45246b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
45346b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
45446b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
45546b0c361SMark Cave-Ayland         } else {
45667ea170eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
45767ea170eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
45867ea170eSMark Cave-Ayland             esp_raise_drq(s);
45946b0c361SMark Cave-Ayland         }
46046b0c361SMark Cave-Ayland 
46167ea170eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, len);
46267ea170eSMark Cave-Ayland         s->cmdfifo_cdb_offset += len;
46346b0c361SMark Cave-Ayland 
4643ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
4653ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
4663ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
4673ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
4683ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
4699b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
4703ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
4713ee9a475SMark Cave-Ayland 
4723ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
4733ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
4743ee9a475SMark Cave-Ayland                     esp_do_dma(s);
4753ee9a475SMark Cave-Ayland                 }
4763ee9a475SMark Cave-Ayland             }
4773ee9a475SMark Cave-Ayland             break;
4783ee9a475SMark Cave-Ayland 
479db4d4150SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
480db4d4150SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) == 1) {
481db4d4150SMark Cave-Ayland                 /* First byte received, stop in message out phase */
4829b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
483db4d4150SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
484db4d4150SMark Cave-Ayland 
485db4d4150SMark Cave-Ayland                 /* Raise command completion interrupt */
486db4d4150SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
487db4d4150SMark Cave-Ayland                 esp_raise_irq(s);
488db4d4150SMark Cave-Ayland             }
489db4d4150SMark Cave-Ayland             break;
490db4d4150SMark Cave-Ayland 
4913fd325a2SMark Cave-Ayland         case CMD_TI | CMD_DMA:
49246b0c361SMark Cave-Ayland             /* ATN remains asserted until TC == 0 */
49346b0c361SMark Cave-Ayland             if (esp_get_tc(s) == 0) {
49446b0c361SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
495cb22ce50SMark Cave-Ayland                 s->rregs[ESP_CMD] = 0;
49646b0c361SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
49746b0c361SMark Cave-Ayland                 esp_raise_irq(s);
49846b0c361SMark Cave-Ayland             }
49946b0c361SMark Cave-Ayland             break;
5003fd325a2SMark Cave-Ayland         }
5013fd325a2SMark Cave-Ayland         break;
50246b0c361SMark Cave-Ayland 
503ad2725afSMark Cave-Ayland     case STAT_CD:
504023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
505023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
50674d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5070ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
508023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
509023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
510a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
51174d71ea1SLaurent Vivier         } else {
512406e8a3eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
513406e8a3eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
514406e8a3eSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
51574d71ea1SLaurent Vivier             esp_raise_drq(s);
5163c7f3c8bSMark Cave-Ayland         }
517023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
51815407433SLaurent Vivier         s->ti_size = 0;
51946b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
520799d90d8SMark Cave-Ayland             /* Command has been received */
521c959f218SMark Cave-Ayland             do_cmd(s);
522799d90d8SMark Cave-Ayland         }
523ad2725afSMark Cave-Ayland         break;
5241454dc76SMark Cave-Ayland 
5251454dc76SMark Cave-Ayland     case STAT_DO:
5260db89536SMark Cave-Ayland         if (!s->current_req) {
5270db89536SMark Cave-Ayland             return;
5280db89536SMark Cave-Ayland         }
5294460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
530a917d384Spbrook             /* Defer until data is available.  */
531a917d384Spbrook             return;
532a917d384Spbrook         }
533a917d384Spbrook         if (len > s->async_len) {
534a917d384Spbrook             len = s->async_len;
535a917d384Spbrook         }
5360d17ce82SMark Cave-Ayland 
537a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
538a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
53974d71ea1SLaurent Vivier             if (s->dma_memory_read) {
5408b17de88Sblueswir1                 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
541f3666223SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
5420d17ce82SMark Cave-Ayland             } else {
5430d17ce82SMark Cave-Ayland                 /* Copy FIFO data to device */
5440d17ce82SMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
5450d17ce82SMark Cave-Ayland                 len = MIN(len, fifo8_num_used(&s->fifo));
5460d17ce82SMark Cave-Ayland                 len = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5470d17ce82SMark Cave-Ayland                 esp_raise_drq(s);
5480d17ce82SMark Cave-Ayland             }
5490d17ce82SMark Cave-Ayland 
550f3666223SMark Cave-Ayland             s->async_buf += len;
551f3666223SMark Cave-Ayland             s->async_len -= len;
552f3666223SMark Cave-Ayland             s->ti_size += len;
553a6cad7cdSMark Cave-Ayland             break;
554a6cad7cdSMark Cave-Ayland 
555a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
556a6cad7cdSMark Cave-Ayland             /* Copy TC zero bytes into the incoming stream */
557a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_read) {
558a6cad7cdSMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
559a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
560a6cad7cdSMark Cave-Ayland             }
561a6cad7cdSMark Cave-Ayland 
562a6cad7cdSMark Cave-Ayland             memset(s->async_buf, 0, len);
563a6cad7cdSMark Cave-Ayland 
564a6cad7cdSMark Cave-Ayland             s->async_buf += len;
565a6cad7cdSMark Cave-Ayland             s->async_len -= len;
566a6cad7cdSMark Cave-Ayland             s->ti_size += len;
567a6cad7cdSMark Cave-Ayland             break;
568a6cad7cdSMark Cave-Ayland         }
569f3666223SMark Cave-Ayland 
570e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
571e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
572f3666223SMark Cave-Ayland             scsi_req_continue(s->current_req);
573f3666223SMark Cave-Ayland             return;
574f3666223SMark Cave-Ayland         }
575f3666223SMark Cave-Ayland 
576004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5771454dc76SMark Cave-Ayland         break;
5781454dc76SMark Cave-Ayland 
5791454dc76SMark Cave-Ayland     case STAT_DI:
5801454dc76SMark Cave-Ayland         if (!s->current_req) {
5811454dc76SMark Cave-Ayland             return;
5821454dc76SMark Cave-Ayland         }
5831454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
5841454dc76SMark Cave-Ayland             /* Defer until data is available.  */
5851454dc76SMark Cave-Ayland             return;
5861454dc76SMark Cave-Ayland         }
5871454dc76SMark Cave-Ayland         if (len > s->async_len) {
5881454dc76SMark Cave-Ayland             len = s->async_len;
5891454dc76SMark Cave-Ayland         }
590c37cc88eSMark Cave-Ayland 
591a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
592a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
59374d71ea1SLaurent Vivier             if (s->dma_memory_write) {
5948b17de88Sblueswir1                 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
59574d71ea1SLaurent Vivier             } else {
59682141c8bSMark Cave-Ayland                 /* Copy device data to FIFO */
597042879fcSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
598042879fcSMark Cave-Ayland                 fifo8_push_all(&s->fifo, s->async_buf, len);
599c37cc88eSMark Cave-Ayland                 esp_raise_drq(s);
600c37cc88eSMark Cave-Ayland             }
601c37cc88eSMark Cave-Ayland 
60282141c8bSMark Cave-Ayland             s->async_buf += len;
60382141c8bSMark Cave-Ayland             s->async_len -= len;
60482141c8bSMark Cave-Ayland             s->ti_size -= len;
60582141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
606a6cad7cdSMark Cave-Ayland             break;
607a6cad7cdSMark Cave-Ayland 
608a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
609a6cad7cdSMark Cave-Ayland             /* Drop TC bytes from the incoming stream */
610a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_write) {
611a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
612a6cad7cdSMark Cave-Ayland             }
613a6cad7cdSMark Cave-Ayland 
614a6cad7cdSMark Cave-Ayland             s->async_buf += len;
615a6cad7cdSMark Cave-Ayland             s->async_len -= len;
616a6cad7cdSMark Cave-Ayland             s->ti_size -= len;
617a6cad7cdSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
618a6cad7cdSMark Cave-Ayland             break;
619a6cad7cdSMark Cave-Ayland         }
620e4e166c8SMark Cave-Ayland 
62102a3ce56SMark Cave-Ayland         if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
62202a3ce56SMark Cave-Ayland             /* If the guest underflows TC then terminate SCSI request */
62302a3ce56SMark Cave-Ayland             scsi_req_continue(s->current_req);
62402a3ce56SMark Cave-Ayland             return;
62502a3ce56SMark Cave-Ayland         }
62602a3ce56SMark Cave-Ayland 
627e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
628e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
629e4e166c8SMark Cave-Ayland             scsi_req_continue(s->current_req);
630e4e166c8SMark Cave-Ayland             return;
631e4e166c8SMark Cave-Ayland         }
632e4e166c8SMark Cave-Ayland 
633004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
6341454dc76SMark Cave-Ayland         break;
6358baa1472SMark Cave-Ayland 
6368baa1472SMark Cave-Ayland     case STAT_ST:
6378baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6388baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6398baa1472SMark Cave-Ayland             len = MIN(len, 1);
6408baa1472SMark Cave-Ayland 
6418baa1472SMark Cave-Ayland             if (len) {
6428baa1472SMark Cave-Ayland                 buf[0] = s->status;
6438baa1472SMark Cave-Ayland 
6448baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6458baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6468baa1472SMark Cave-Ayland                 } else {
6478baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6488baa1472SMark Cave-Ayland                 }
6498baa1472SMark Cave-Ayland 
650421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
6518baa1472SMark Cave-Ayland                 esp_set_phase(s, STAT_MI);
6528baa1472SMark Cave-Ayland 
6538baa1472SMark Cave-Ayland                 if (esp_get_tc(s) > 0) {
6548baa1472SMark Cave-Ayland                     /* Process any message in phase data */
6558baa1472SMark Cave-Ayland                     esp_do_dma(s);
6568baa1472SMark Cave-Ayland                 }
6578baa1472SMark Cave-Ayland             }
6588baa1472SMark Cave-Ayland             break;
65902a3ce56SMark Cave-Ayland 
66002a3ce56SMark Cave-Ayland         default:
66102a3ce56SMark Cave-Ayland             /* Consume remaining data if the guest underflows TC */
66202a3ce56SMark Cave-Ayland             if (fifo8_num_used(&s->fifo) < 2) {
66302a3ce56SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
66402a3ce56SMark Cave-Ayland                 esp_raise_irq(s);
66502a3ce56SMark Cave-Ayland                 esp_lower_drq(s);
66602a3ce56SMark Cave-Ayland             }
66702a3ce56SMark Cave-Ayland             break;
6688baa1472SMark Cave-Ayland         }
6698baa1472SMark Cave-Ayland         break;
6708baa1472SMark Cave-Ayland 
6718baa1472SMark Cave-Ayland     case STAT_MI:
6728baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6738baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6748baa1472SMark Cave-Ayland             len = MIN(len, 1);
6758baa1472SMark Cave-Ayland 
6768baa1472SMark Cave-Ayland             if (len) {
6778baa1472SMark Cave-Ayland                 buf[0] = 0;
6788baa1472SMark Cave-Ayland 
6798baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6808baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6818baa1472SMark Cave-Ayland                 } else {
6828baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6838baa1472SMark Cave-Ayland                 }
6848baa1472SMark Cave-Ayland 
685421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
686421d1ca5SMark Cave-Ayland 
6878baa1472SMark Cave-Ayland                 /* Raise end of command interrupt */
6880ee71db4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_FC;
6898baa1472SMark Cave-Ayland                 esp_raise_irq(s);
6908baa1472SMark Cave-Ayland             }
6918baa1472SMark Cave-Ayland             break;
6928baa1472SMark Cave-Ayland         }
6938baa1472SMark Cave-Ayland         break;
69474d71ea1SLaurent Vivier     }
695a917d384Spbrook }
696a917d384Spbrook 
697a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s)
698a1b8d389SMark Cave-Ayland {
699a1b8d389SMark Cave-Ayland     int len;
700a1b8d389SMark Cave-Ayland 
701a1b8d389SMark Cave-Ayland     if (!s->current_req) {
702a1b8d389SMark Cave-Ayland         return;
703a1b8d389SMark Cave-Ayland     }
704a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
705a1b8d389SMark Cave-Ayland         /* Defer until data is available.  */
706a1b8d389SMark Cave-Ayland         return;
707a1b8d389SMark Cave-Ayland     }
708a1b8d389SMark Cave-Ayland     len = MIN(s->async_len, ESP_FIFO_SZ);
709a1b8d389SMark Cave-Ayland     len = MIN(len, fifo8_num_used(&s->fifo));
710a1b8d389SMark Cave-Ayland     esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
711a1b8d389SMark Cave-Ayland     s->async_buf += len;
712a1b8d389SMark Cave-Ayland     s->async_len -= len;
713a1b8d389SMark Cave-Ayland     s->ti_size += len;
714a1b8d389SMark Cave-Ayland 
715a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
716a1b8d389SMark Cave-Ayland         scsi_req_continue(s->current_req);
717a1b8d389SMark Cave-Ayland         return;
718a1b8d389SMark Cave-Ayland     }
719a1b8d389SMark Cave-Ayland 
720a1b8d389SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
721a1b8d389SMark Cave-Ayland     esp_raise_irq(s);
722a1b8d389SMark Cave-Ayland }
723a1b8d389SMark Cave-Ayland 
7241b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7251b9e48a5SMark Cave-Ayland {
7262572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
7277b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7285a857339SMark Cave-Ayland     int len;
7291b9e48a5SMark Cave-Ayland 
73083e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
73183e803deSMark Cave-Ayland     case STAT_MO:
732215d2579SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
733215d2579SMark Cave-Ayland         case CMD_SELATN:
7342572689bSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7355a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7365a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7375a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
7382572689bSMark Cave-Ayland 
7395d02add4SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7405d02add4SMark Cave-Ayland                 /* First byte received, switch to command phase */
7415d02add4SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
7429b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
7435d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7445d02add4SMark Cave-Ayland 
7455d02add4SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
7465d02add4SMark Cave-Ayland                     /* Process any additional command phase data */
7475d02add4SMark Cave-Ayland                     esp_do_nodma(s);
7485d02add4SMark Cave-Ayland                 }
7495d02add4SMark Cave-Ayland             }
7505d02add4SMark Cave-Ayland             break;
7515d02add4SMark Cave-Ayland 
7525d02add4SMark Cave-Ayland         case CMD_SELATNS:
753215d2579SMark Cave-Ayland             /* Copy one byte from FIFO into cmdfifo */
7545a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, 1);
7555a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7565a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
757215d2579SMark Cave-Ayland 
758d39592ffSMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7595d02add4SMark Cave-Ayland                 /* First byte received, stop in message out phase */
7609b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
7615d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7625d02add4SMark Cave-Ayland 
7635d02add4SMark Cave-Ayland                 /* Raise command completion interrupt */
7645d02add4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
7655d02add4SMark Cave-Ayland                 esp_raise_irq(s);
7665d02add4SMark Cave-Ayland             }
7675d02add4SMark Cave-Ayland             break;
7685d02add4SMark Cave-Ayland 
7695d02add4SMark Cave-Ayland         case CMD_TI:
770215d2579SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7715a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7725a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7735a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
774215d2579SMark Cave-Ayland 
7755d02add4SMark Cave-Ayland             /* ATN remains asserted until FIFO empty */
7761b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
777abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
778cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
7791b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7801b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
78179a6c7c6SMark Cave-Ayland             break;
7825d02add4SMark Cave-Ayland         }
7835d02add4SMark Cave-Ayland         break;
78479a6c7c6SMark Cave-Ayland 
78579a6c7c6SMark Cave-Ayland     case STAT_CD:
786acdee66dSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
787acdee66dSMark Cave-Ayland         case CMD_TI:
78879a6c7c6SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
7895a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
7905a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7915a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
79279a6c7c6SMark Cave-Ayland 
79379a6c7c6SMark Cave-Ayland             cmdlen = fifo8_num_used(&s->cmdfifo);
79479a6c7c6SMark Cave-Ayland             trace_esp_handle_ti_cmd(cmdlen);
79579a6c7c6SMark Cave-Ayland 
7965d02add4SMark Cave-Ayland             /* CDB may be transferred in one or more TI commands */
7975d02add4SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
7985d02add4SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
79979a6c7c6SMark Cave-Ayland                     /* Command has been received */
80079a6c7c6SMark Cave-Ayland                     do_cmd(s);
8015d02add4SMark Cave-Ayland             } else {
8025d02add4SMark Cave-Ayland                 /*
8035d02add4SMark Cave-Ayland                  * If data was transferred from the FIFO then raise bus
8045d02add4SMark Cave-Ayland                  * service interrupt to indicate transfer complete. Otherwise
8055d02add4SMark Cave-Ayland                  * defer until the next FIFO write.
8065d02add4SMark Cave-Ayland                  */
8075a857339SMark Cave-Ayland                 if (len) {
8085d02add4SMark Cave-Ayland                     /* Raise interrupt to indicate transfer complete */
8095d02add4SMark Cave-Ayland                     s->rregs[ESP_RINTR] |= INTR_BS;
8105d02add4SMark Cave-Ayland                     esp_raise_irq(s);
8115d02add4SMark Cave-Ayland                 }
8125d02add4SMark Cave-Ayland             }
8135d02add4SMark Cave-Ayland             break;
8145d02add4SMark Cave-Ayland 
8158ba32048SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
8168ba32048SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
817acdee66dSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
8185a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8195a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8205a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
821acdee66dSMark Cave-Ayland 
8228ba32048SMark Cave-Ayland             /* Handle when DMA transfer is terminated by non-DMA FIFO write */
8238ba32048SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8248ba32048SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
8258ba32048SMark Cave-Ayland                     /* Command has been received */
8268ba32048SMark Cave-Ayland                     do_cmd(s);
8278ba32048SMark Cave-Ayland             }
8288ba32048SMark Cave-Ayland             break;
8298ba32048SMark Cave-Ayland 
8305d02add4SMark Cave-Ayland         case CMD_SEL:
8315d02add4SMark Cave-Ayland         case CMD_SELATN:
832acdee66dSMark Cave-Ayland             /* FIFO already contain entire CDB: copy to cmdfifo and execute */
8335a857339SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8345a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8355a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
836acdee66dSMark Cave-Ayland 
8375d02add4SMark Cave-Ayland             do_cmd(s);
8385d02add4SMark Cave-Ayland             break;
8395d02add4SMark Cave-Ayland         }
84083e803deSMark Cave-Ayland         break;
8411b9e48a5SMark Cave-Ayland 
8429d1aa52bSMark Cave-Ayland     case STAT_DO:
8435d02add4SMark Cave-Ayland         /* Accumulate data in FIFO until non-DMA TI is executed */
8449d1aa52bSMark Cave-Ayland         break;
8459d1aa52bSMark Cave-Ayland 
8469d1aa52bSMark Cave-Ayland     case STAT_DI:
8479d1aa52bSMark Cave-Ayland         if (!s->current_req) {
8489d1aa52bSMark Cave-Ayland             return;
8499d1aa52bSMark Cave-Ayland         }
8509d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8519d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8529d1aa52bSMark Cave-Ayland             return;
8539d1aa52bSMark Cave-Ayland         }
8546ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8556ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8566ef2cabcSMark Cave-Ayland             s->async_buf++;
8576ef2cabcSMark Cave-Ayland             s->async_len--;
8586ef2cabcSMark Cave-Ayland             s->ti_size--;
8596ef2cabcSMark Cave-Ayland         }
8601b9e48a5SMark Cave-Ayland 
8611b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8621b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8631b9e48a5SMark Cave-Ayland             return;
8641b9e48a5SMark Cave-Ayland         }
8651b9e48a5SMark Cave-Ayland 
8669655f72cSMark Cave-Ayland         /* If preloading the FIFO, defer until TI command issued */
8679655f72cSMark Cave-Ayland         if (s->rregs[ESP_CMD] != CMD_TI) {
8689655f72cSMark Cave-Ayland             return;
8699655f72cSMark Cave-Ayland         }
8709655f72cSMark Cave-Ayland 
8711b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8721b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
8739d1aa52bSMark Cave-Ayland         break;
87483428f7aSMark Cave-Ayland 
87583428f7aSMark Cave-Ayland     case STAT_ST:
87683428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
87783428f7aSMark Cave-Ayland         case CMD_ICCS:
87883428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, s->status);
87983428f7aSMark Cave-Ayland             esp_set_phase(s, STAT_MI);
88083428f7aSMark Cave-Ayland 
88183428f7aSMark Cave-Ayland             /* Process any message in phase data */
88283428f7aSMark Cave-Ayland             esp_do_nodma(s);
88383428f7aSMark Cave-Ayland             break;
88483428f7aSMark Cave-Ayland         }
88583428f7aSMark Cave-Ayland         break;
88683428f7aSMark Cave-Ayland 
88783428f7aSMark Cave-Ayland     case STAT_MI:
88883428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
88983428f7aSMark Cave-Ayland         case CMD_ICCS:
89083428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, 0);
89183428f7aSMark Cave-Ayland 
8920ee71db4SMark Cave-Ayland             /* Raise end of command interrupt */
8930ee71db4SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
89483428f7aSMark Cave-Ayland             esp_raise_irq(s);
89583428f7aSMark Cave-Ayland             break;
89683428f7aSMark Cave-Ayland         }
89783428f7aSMark Cave-Ayland         break;
8989d1aa52bSMark Cave-Ayland     }
8991b9e48a5SMark Cave-Ayland }
9001b9e48a5SMark Cave-Ayland 
9014aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
902a917d384Spbrook {
9034aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
9045a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
9054aaa6ac3SMark Cave-Ayland 
906bf4b9889SBlue Swirl     trace_esp_command_complete();
9076ef2cabcSMark Cave-Ayland 
9086ef2cabcSMark Cave-Ayland     /*
9096ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
9106ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
9116ef2cabcSMark Cave-Ayland      */
9126ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
913c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
914bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
915c6df7102SPaolo Bonzini         }
9166ef2cabcSMark Cave-Ayland     }
9176ef2cabcSMark Cave-Ayland 
918a917d384Spbrook     s->async_len = 0;
9194aaa6ac3SMark Cave-Ayland     if (req->status) {
920bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
921c6df7102SPaolo Bonzini     }
9224aaa6ac3SMark Cave-Ayland     s->status = req->status;
9236ef2cabcSMark Cave-Ayland 
9246ef2cabcSMark Cave-Ayland     /*
925cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
926cb988199SMark Cave-Ayland      * byte is still in the FIFO
9276ef2cabcSMark Cave-Ayland      */
9288bb22495SMark Cave-Ayland     s->ti_size = 0;
9298bb22495SMark Cave-Ayland 
9308bb22495SMark Cave-Ayland     switch (s->rregs[ESP_CMD]) {
9318bb22495SMark Cave-Ayland     case CMD_SEL | CMD_DMA:
9328bb22495SMark Cave-Ayland     case CMD_SEL:
9338bb22495SMark Cave-Ayland     case CMD_SELATN | CMD_DMA:
9348bb22495SMark Cave-Ayland     case CMD_SELATN:
935cb988199SMark Cave-Ayland         /*
9368bb22495SMark Cave-Ayland          * No data phase for sequencer command so raise deferred bus service
937c90b2792SMark Cave-Ayland          * and function complete interrupt
938cb988199SMark Cave-Ayland          */
939c90b2792SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9409b2cdca2SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
9418bb22495SMark Cave-Ayland         break;
942cb22ce50SMark Cave-Ayland 
943cb22ce50SMark Cave-Ayland     case CMD_TI | CMD_DMA:
944cb22ce50SMark Cave-Ayland     case CMD_TI:
945cb22ce50SMark Cave-Ayland         s->rregs[ESP_CMD] = 0;
946cb22ce50SMark Cave-Ayland         break;
9476ef2cabcSMark Cave-Ayland     }
9486ef2cabcSMark Cave-Ayland 
9498bb22495SMark Cave-Ayland     /* Raise bus service interrupt to indicate change to STATUS phase */
9508bb22495SMark Cave-Ayland     esp_set_phase(s, STAT_ST);
9518bb22495SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
9528bb22495SMark Cave-Ayland     esp_raise_irq(s);
95302a3ce56SMark Cave-Ayland 
95402a3ce56SMark Cave-Ayland     /* Ensure DRQ is set correctly for TC underflow or normal completion */
95502a3ce56SMark Cave-Ayland     esp_dma_ti_check(s);
9568bb22495SMark Cave-Ayland 
9575c6c0e51SHannes Reinecke     if (s->current_req) {
9585c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9595c6c0e51SHannes Reinecke         s->current_req = NULL;
960a917d384Spbrook         s->current_dev = NULL;
9615c6c0e51SHannes Reinecke     }
962c6df7102SPaolo Bonzini }
963c6df7102SPaolo Bonzini 
9649c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
965c6df7102SPaolo Bonzini {
966e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9676cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
968c6df7102SPaolo Bonzini 
9696cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
970aba1f023SPaolo Bonzini     s->async_len = len;
9710c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9724e78f3bfSMark Cave-Ayland 
973c90b2792SMark Cave-Ayland     if (!s->data_ready) {
974a4608fa0SMark Cave-Ayland         s->data_ready = true;
975a4608fa0SMark Cave-Ayland 
976a4608fa0SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
977a4608fa0SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
978a4608fa0SMark Cave-Ayland         case CMD_SEL:
979a4608fa0SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
980a4608fa0SMark Cave-Ayland         case CMD_SELATN:
981c90b2792SMark Cave-Ayland             /*
982c90b2792SMark Cave-Ayland              * Initial incoming data xfer is complete for sequencer command
983c90b2792SMark Cave-Ayland              * so raise deferred bus service and function complete interrupt
984c90b2792SMark Cave-Ayland              */
985c90b2792SMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9869b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_CD;
987c90b2792SMark Cave-Ayland              break;
988c90b2792SMark Cave-Ayland 
989a4608fa0SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
990a4608fa0SMark Cave-Ayland         case CMD_SELATNS:
9914e78f3bfSMark Cave-Ayland             /*
9924e78f3bfSMark Cave-Ayland              * Initial incoming data xfer is complete so raise command
9934e78f3bfSMark Cave-Ayland              * completion interrupt
9944e78f3bfSMark Cave-Ayland              */
9954e78f3bfSMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS;
9969b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_MO;
997a4608fa0SMark Cave-Ayland              break;
998a4608fa0SMark Cave-Ayland 
999a4608fa0SMark Cave-Ayland         case CMD_TI | CMD_DMA:
1000a4608fa0SMark Cave-Ayland         case CMD_TI:
1001a4608fa0SMark Cave-Ayland             /*
1002a4608fa0SMark Cave-Ayland              * Bus service interrupt raised because of initial change to
1003a4608fa0SMark Cave-Ayland              * DATA phase
1004a4608fa0SMark Cave-Ayland              */
1005cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
1006a4608fa0SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
1007a4608fa0SMark Cave-Ayland             break;
1008a4608fa0SMark Cave-Ayland         }
1009c90b2792SMark Cave-Ayland 
1010c90b2792SMark Cave-Ayland         esp_raise_irq(s);
10114e78f3bfSMark Cave-Ayland     }
10124e78f3bfSMark Cave-Ayland 
10131b9e48a5SMark Cave-Ayland     /*
10141b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
10151b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
10161b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
10171b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
10181b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
10191b9e48a5SMark Cave-Ayland      */
10201b9e48a5SMark Cave-Ayland 
102182003450SMark Cave-Ayland     if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
1022a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
1023004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
1024a79e767aSMark Cave-Ayland 
1025a79e767aSMark Cave-Ayland         esp_do_dma(s);
102682003450SMark Cave-Ayland     } else if (s->rregs[ESP_CMD] == CMD_TI) {
10271b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10281b9e48a5SMark Cave-Ayland     }
1029a917d384Spbrook }
10302e5d83bbSpbrook 
10312f275b8fSbellard static void handle_ti(ESPState *s)
10322f275b8fSbellard {
10331b9e48a5SMark Cave-Ayland     uint32_t dmalen;
10342f275b8fSbellard 
10357246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
10367246e160SHervé Poussineau         s->dma_cb = handle_ti;
10377246e160SHervé Poussineau         return;
10387246e160SHervé Poussineau     }
10397246e160SHervé Poussineau 
10404f6200f0Sbellard     if (s->dma) {
10411b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
1042b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
10434d611c9aSpbrook         esp_do_dma(s);
1044799d90d8SMark Cave-Ayland     } else {
10451b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
10461b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10475d02add4SMark Cave-Ayland 
10485d02add4SMark Cave-Ayland         if (esp_get_phase(s) == STAT_DO) {
10495d02add4SMark Cave-Ayland             esp_nodma_ti_dataout(s);
10505d02add4SMark Cave-Ayland         }
10514f6200f0Sbellard     }
10522f275b8fSbellard }
10532f275b8fSbellard 
10549c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10556f7e9aecSbellard {
10565aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10575aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1058c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10594e9aec74Spbrook     s->ti_size = 0;
10603f26c975SMark Cave-Ayland     s->async_len = 0;
1061042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1062023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10634e9aec74Spbrook     s->dma = 0;
106473d74342SBlue Swirl     s->dma_cb = NULL;
10658dea1dd4Sblueswir1 
10668dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10676f7e9aecSbellard }
10686f7e9aecSbellard 
1069a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
107085948643SBlue Swirl {
107185948643SBlue Swirl     qemu_irq_lower(s->irq);
10726dec7c0dSMark Cave-Ayland     qemu_irq_lower(s->drq_irq);
1073a391fdbcSHervé Poussineau     esp_hard_reset(s);
107485948643SBlue Swirl }
107585948643SBlue Swirl 
1076c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1077c6e51f1bSJohn Millikin {
10784a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1079c6e51f1bSJohn Millikin }
1080c6e51f1bSJohn Millikin 
1081a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10822d069babSblueswir1 {
108385948643SBlue Swirl     if (level) {
1084a391fdbcSHervé Poussineau         esp_soft_reset(s);
108585948643SBlue Swirl     }
10862d069babSblueswir1 }
10872d069babSblueswir1 
1088f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1089f21fe39dSMark Cave-Ayland {
1090f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1091f21fe39dSMark Cave-Ayland 
1092f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1093f21fe39dSMark Cave-Ayland         s->dma = 1;
1094f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1095f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1096f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1097f21fe39dSMark Cave-Ayland         } else {
1098f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1099f21fe39dSMark Cave-Ayland         }
1100f21fe39dSMark Cave-Ayland     } else {
1101f21fe39dSMark Cave-Ayland         s->dma = 0;
1102f21fe39dSMark Cave-Ayland     }
1103f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1104f21fe39dSMark Cave-Ayland     case CMD_NOP:
1105f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1106f21fe39dSMark Cave-Ayland         break;
1107f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1108f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1109f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1110f21fe39dSMark Cave-Ayland         break;
1111f21fe39dSMark Cave-Ayland     case CMD_RESET:
1112f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1113f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1114f21fe39dSMark Cave-Ayland         break;
1115f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1116f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1117f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1118f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1119f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1120f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1121f21fe39dSMark Cave-Ayland         }
1122f21fe39dSMark Cave-Ayland         break;
1123f21fe39dSMark Cave-Ayland     case CMD_TI:
1124f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1125f21fe39dSMark Cave-Ayland         handle_ti(s);
1126f21fe39dSMark Cave-Ayland         break;
1127f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1128f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1129f21fe39dSMark Cave-Ayland         write_response(s);
1130f21fe39dSMark Cave-Ayland         break;
1131f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1132f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1133f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1134f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1135f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1136f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1137f21fe39dSMark Cave-Ayland         break;
1138f21fe39dSMark Cave-Ayland     case CMD_PAD:
1139f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1140a6cad7cdSMark Cave-Ayland         handle_pad(s);
1141f21fe39dSMark Cave-Ayland         break;
1142f21fe39dSMark Cave-Ayland     case CMD_SATN:
1143f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1144f21fe39dSMark Cave-Ayland         break;
1145f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1146f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1147f21fe39dSMark Cave-Ayland         break;
1148f21fe39dSMark Cave-Ayland     case CMD_SEL:
1149f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1150f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1151f21fe39dSMark Cave-Ayland         break;
1152f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1153f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1154f21fe39dSMark Cave-Ayland         handle_satn(s);
1155f21fe39dSMark Cave-Ayland         break;
1156f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1157f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1158f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1159f21fe39dSMark Cave-Ayland         break;
1160f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1161f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1162f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1163f21fe39dSMark Cave-Ayland         break;
1164f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1165f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1166f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1167f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1168f21fe39dSMark Cave-Ayland         break;
1169f21fe39dSMark Cave-Ayland     default:
1170f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1171f21fe39dSMark Cave-Ayland         break;
1172f21fe39dSMark Cave-Ayland     }
1173f21fe39dSMark Cave-Ayland }
1174f21fe39dSMark Cave-Ayland 
11759c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
117673d74342SBlue Swirl {
1177b630c075SMark Cave-Ayland     uint32_t val;
117873d74342SBlue Swirl 
11796f7e9aecSbellard     switch (saddr) {
11805ad6bb97Sblueswir1     case ESP_FIFO:
1181c5fef911SMark Cave-Ayland         s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
1182b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11834f6200f0Sbellard         break;
11845ad6bb97Sblueswir1     case ESP_RINTR:
118594d5c79dSMark Cave-Ayland         /*
118694d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
118794d5c79dSMark Cave-Ayland          * except TC
118894d5c79dSMark Cave-Ayland          */
1189b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11902814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
1191d294b77aSMark Cave-Ayland         esp_lower_irq(s);
1192d68212cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] &= STAT_TC | 7;
1193af947a3dSMark Cave-Ayland         /*
1194af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1195af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1196af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1197af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1198af947a3dSMark Cave-Ayland          * transition.
1199af947a3dSMark Cave-Ayland          *
1200af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1201af947a3dSMark Cave-Ayland          */
1202b630c075SMark Cave-Ayland         break;
1203c9cf45c1SHannes Reinecke     case ESP_TCHI:
1204c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1205c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1206b630c075SMark Cave-Ayland             val = s->chip_id;
1207b630c075SMark Cave-Ayland         } else {
1208b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1209c9cf45c1SHannes Reinecke         }
1210b630c075SMark Cave-Ayland         break;
1211238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1212238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1213238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1214238ec4d7SMark Cave-Ayland         break;
12156f7e9aecSbellard     default:
1216b630c075SMark Cave-Ayland         val = s->rregs[saddr];
12176f7e9aecSbellard         break;
12186f7e9aecSbellard     }
1219b630c075SMark Cave-Ayland 
1220b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1221b630c075SMark Cave-Ayland     return val;
12226f7e9aecSbellard }
12236f7e9aecSbellard 
12249c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
12256f7e9aecSbellard {
1226bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
12276f7e9aecSbellard     switch (saddr) {
1228c9cf45c1SHannes Reinecke     case ESP_TCHI:
1229c9cf45c1SHannes Reinecke         s->tchi_written = true;
1230c9cf45c1SHannes Reinecke         /* fall through */
12315ad6bb97Sblueswir1     case ESP_TCLO:
12325ad6bb97Sblueswir1     case ESP_TCMID:
12335ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
12344f6200f0Sbellard         break;
12355ad6bb97Sblueswir1     case ESP_FIFO:
12362572689bSMark Cave-Ayland         if (!fifo8_is_full(&s->fifo)) {
12372572689bSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
12382572689bSMark Cave-Ayland         }
12395d02add4SMark Cave-Ayland         esp_do_nodma(s);
12404f6200f0Sbellard         break;
12415ad6bb97Sblueswir1     case ESP_CMD:
12424f6200f0Sbellard         s->rregs[saddr] = val;
1243f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
12446f7e9aecSbellard         break;
12455ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
12464f6200f0Sbellard         break;
12475ad6bb97Sblueswir1     case ESP_CFG1:
12489ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12499ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12504f6200f0Sbellard         s->rregs[saddr] = val;
12514f6200f0Sbellard         break;
12525ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12534f6200f0Sbellard         break;
12546f7e9aecSbellard     default:
12553af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12568dea1dd4Sblueswir1         return;
12576f7e9aecSbellard     }
12582f275b8fSbellard     s->wregs[saddr] = val;
12596f7e9aecSbellard }
12606f7e9aecSbellard 
1261a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12628372d383SPeter Maydell                             unsigned size, bool is_write,
12638372d383SPeter Maydell                             MemTxAttrs attrs)
126467bb5314SAvi Kivity {
126567bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
126667bb5314SAvi Kivity }
12676f7e9aecSbellard 
12686cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12696cc88d6bSMark Cave-Ayland {
12706cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12716cc88d6bSMark Cave-Ayland 
12726cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12736cc88d6bSMark Cave-Ayland     return version_id < 5;
12746cc88d6bSMark Cave-Ayland }
12756cc88d6bSMark Cave-Ayland 
12764e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12774e78f3bfSMark Cave-Ayland {
12784e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12794e78f3bfSMark Cave-Ayland 
12804e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12810bcd5a18SMark Cave-Ayland     return version_id >= 5;
12824e78f3bfSMark Cave-Ayland }
12834e78f3bfSMark Cave-Ayland 
12844eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12854eb86065SPaolo Bonzini {
12864eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12874eb86065SPaolo Bonzini 
12884eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12894eb86065SPaolo Bonzini     return version_id >= 6;
12904eb86065SPaolo Bonzini }
12914eb86065SPaolo Bonzini 
129282003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
129382003450SMark Cave-Ayland {
129482003450SMark Cave-Ayland     ESPState *s = ESP(opaque);
129582003450SMark Cave-Ayland 
129682003450SMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
129782003450SMark Cave-Ayland     return version_id >= 5 && version_id <= 6;
129882003450SMark Cave-Ayland }
129982003450SMark Cave-Ayland 
1300ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
13010bd005beSMark Cave-Ayland {
1302ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1303ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
13040bd005beSMark Cave-Ayland 
13050bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13060bd005beSMark Cave-Ayland     return 0;
13070bd005beSMark Cave-Ayland }
13080bd005beSMark Cave-Ayland 
13090bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
13100bd005beSMark Cave-Ayland {
13110bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1312042879fcSMark Cave-Ayland     int len, i;
13130bd005beSMark Cave-Ayland 
13146cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
13156cc88d6bSMark Cave-Ayland 
13166cc88d6bSMark Cave-Ayland     if (version_id < 5) {
13176cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1318042879fcSMark Cave-Ayland 
1319042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1320042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1321042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1322042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1323042879fcSMark Cave-Ayland         }
1324023666daSMark Cave-Ayland 
1325023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1326023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1327023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1328023666daSMark Cave-Ayland         }
13296cc88d6bSMark Cave-Ayland     }
13306cc88d6bSMark Cave-Ayland 
13310bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13320bd005beSMark Cave-Ayland     return 0;
13330bd005beSMark Cave-Ayland }
13340bd005beSMark Cave-Ayland 
13359c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1336cc9952f3SBlue Swirl     .name = "esp",
133782003450SMark Cave-Ayland     .version_id = 7,
1338cc9952f3SBlue Swirl     .minimum_version_id = 3,
13390bd005beSMark Cave-Ayland     .post_load = esp_post_load,
13402d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1341cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1342cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1343cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1344042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1345042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1346042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13473944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13484aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13494aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13504aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13514aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1352cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1353023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1354023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1355023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1356023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1357023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1358023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1359cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13606cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13618dded6deSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
1362023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1363042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1364023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
136582003450SMark Cave-Ayland         VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
136682003450SMark Cave-Ayland                            esp_is_between_version_5_and_6),
13674eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1368442de89aSMark Cave-Ayland         VMSTATE_BOOL(drq_state, ESPState),
1369cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
137074d71ea1SLaurent Vivier     },
1371cc9952f3SBlue Swirl };
13726f7e9aecSbellard 
1373a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1374a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1375a391fdbcSHervé Poussineau {
1376a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1377eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1378a391fdbcSHervé Poussineau     uint32_t saddr;
1379a391fdbcSHervé Poussineau 
1380a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1381eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1382a391fdbcSHervé Poussineau }
1383a391fdbcSHervé Poussineau 
1384a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1385a391fdbcSHervé Poussineau                                     unsigned int size)
1386a391fdbcSHervé Poussineau {
1387a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1388eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1389a391fdbcSHervé Poussineau     uint32_t saddr;
1390a391fdbcSHervé Poussineau 
1391a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1392eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1393a391fdbcSHervé Poussineau }
1394a391fdbcSHervé Poussineau 
1395a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1396a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1397a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1398a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1399a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1400a391fdbcSHervé Poussineau };
1401a391fdbcSHervé Poussineau 
140274d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
140374d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
140474d71ea1SLaurent Vivier {
140574d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1406eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
140774d71ea1SLaurent Vivier 
1408960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1409960ebfd9SMark Cave-Ayland 
141074d71ea1SLaurent Vivier     switch (size) {
141174d71ea1SLaurent Vivier     case 1:
1412761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
141374d71ea1SLaurent Vivier         break;
141474d71ea1SLaurent Vivier     case 2:
1415761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1416761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
141774d71ea1SLaurent Vivier         break;
141874d71ea1SLaurent Vivier     }
1419b46a43a2SMark Cave-Ayland     esp_do_dma(s);
142074d71ea1SLaurent Vivier }
142174d71ea1SLaurent Vivier 
142274d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
142374d71ea1SLaurent Vivier                                      unsigned int size)
142474d71ea1SLaurent Vivier {
142574d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1426eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
142774d71ea1SLaurent Vivier     uint64_t val = 0;
142874d71ea1SLaurent Vivier 
1429960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1430960ebfd9SMark Cave-Ayland 
143174d71ea1SLaurent Vivier     switch (size) {
143274d71ea1SLaurent Vivier     case 1:
1433761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
143474d71ea1SLaurent Vivier         break;
143574d71ea1SLaurent Vivier     case 2:
1436761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1437761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
143874d71ea1SLaurent Vivier         break;
143974d71ea1SLaurent Vivier     }
1440b46a43a2SMark Cave-Ayland     esp_do_dma(s);
144174d71ea1SLaurent Vivier     return val;
144274d71ea1SLaurent Vivier }
144374d71ea1SLaurent Vivier 
1444a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1445a7a22088SMark Cave-Ayland {
1446a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1447a7a22088SMark Cave-Ayland 
1448a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1449a7a22088SMark Cave-Ayland     s->current_req = req;
1450a7a22088SMark Cave-Ayland     return s;
1451a7a22088SMark Cave-Ayland }
1452a7a22088SMark Cave-Ayland 
145374d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
145474d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
145574d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
145674d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
145774d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1458cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1459cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1460cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
146174d71ea1SLaurent Vivier };
146274d71ea1SLaurent Vivier 
1463afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1464afd4030cSPaolo Bonzini     .tcq = false,
14657e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14667e0380b9SPaolo Bonzini     .max_lun = 7,
1467afd4030cSPaolo Bonzini 
1468a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1469c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
147094d3f98aSPaolo Bonzini     .complete = esp_command_complete,
147194d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1472cfdc1bb0SPaolo Bonzini };
1473cfdc1bb0SPaolo Bonzini 
1474a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1475cfb9de9cSPaul Brook {
147684fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1477eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1478a391fdbcSHervé Poussineau 
1479a391fdbcSHervé Poussineau     switch (irq) {
1480a391fdbcSHervé Poussineau     case 0:
1481a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1482a391fdbcSHervé Poussineau         break;
1483a391fdbcSHervé Poussineau     case 1:
1484b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1485a391fdbcSHervé Poussineau         break;
1486a391fdbcSHervé Poussineau     }
1487a391fdbcSHervé Poussineau }
1488a391fdbcSHervé Poussineau 
1489b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1490a391fdbcSHervé Poussineau {
1491b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
149284fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1493eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1494eb169c76SMark Cave-Ayland 
1495eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1496eb169c76SMark Cave-Ayland         return;
1497eb169c76SMark Cave-Ayland     }
14986f7e9aecSbellard 
1499b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
15006dec7c0dSMark Cave-Ayland     sysbus_init_irq(sbd, &s->drq_irq);
1501a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
15026f7e9aecSbellard 
1503d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
150429776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
150574d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1506b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
150774d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1508cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
150974d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
15106f7e9aecSbellard 
1511b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
15122d069babSblueswir1 
1513739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
151467e999beSbellard }
1515cfb9de9cSPaul Brook 
1516a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1517a391fdbcSHervé Poussineau {
151884fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1519eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1520eb169c76SMark Cave-Ayland 
1521eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1522eb169c76SMark Cave-Ayland }
1523eb169c76SMark Cave-Ayland 
1524eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1525eb169c76SMark Cave-Ayland {
1526eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1527eb169c76SMark Cave-Ayland 
1528eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1529a391fdbcSHervé Poussineau }
1530a391fdbcSHervé Poussineau 
1531a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1532a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
15330bd005beSMark Cave-Ayland     .version_id = 2,
1534ea84a442SGuenter Roeck     .minimum_version_id = 1,
1535ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
15362d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15370bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1538a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1539a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1540a391fdbcSHervé Poussineau     }
1541999e12bbSAnthony Liguori };
1542999e12bbSAnthony Liguori 
1543a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1544999e12bbSAnthony Liguori {
154539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1546999e12bbSAnthony Liguori 
1547b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1548a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1549a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1550125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
155163235df8SBlue Swirl }
1552999e12bbSAnthony Liguori 
1553042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1554042879fcSMark Cave-Ayland {
1555042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1556042879fcSMark Cave-Ayland 
1557042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1558023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1559042879fcSMark Cave-Ayland }
1560042879fcSMark Cave-Ayland 
1561042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1562042879fcSMark Cave-Ayland {
1563042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1564042879fcSMark Cave-Ayland 
1565042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1566023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1567042879fcSMark Cave-Ayland }
1568042879fcSMark Cave-Ayland 
1569eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1570eb169c76SMark Cave-Ayland {
1571eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1572eb169c76SMark Cave-Ayland 
1573eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1574eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1575eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1576eb169c76SMark Cave-Ayland }
1577eb169c76SMark Cave-Ayland 
1578499f4089SMark Cave-Ayland static const TypeInfo esp_info_types[] = {
1579499f4089SMark Cave-Ayland     {
1580499f4089SMark Cave-Ayland         .name          = TYPE_SYSBUS_ESP,
1581499f4089SMark Cave-Ayland         .parent        = TYPE_SYS_BUS_DEVICE,
1582499f4089SMark Cave-Ayland         .instance_init = sysbus_esp_init,
1583499f4089SMark Cave-Ayland         .instance_size = sizeof(SysBusESPState),
1584499f4089SMark Cave-Ayland         .class_init    = sysbus_esp_class_init,
1585499f4089SMark Cave-Ayland     },
1586499f4089SMark Cave-Ayland     {
1587eb169c76SMark Cave-Ayland         .name = TYPE_ESP,
1588eb169c76SMark Cave-Ayland         .parent = TYPE_DEVICE,
1589042879fcSMark Cave-Ayland         .instance_init = esp_init,
1590042879fcSMark Cave-Ayland         .instance_finalize = esp_finalize,
1591eb169c76SMark Cave-Ayland         .instance_size = sizeof(ESPState),
1592eb169c76SMark Cave-Ayland         .class_init = esp_class_init,
1593499f4089SMark Cave-Ayland     },
1594eb169c76SMark Cave-Ayland };
1595eb169c76SMark Cave-Ayland 
1596499f4089SMark Cave-Ayland DEFINE_TYPES(esp_info_types)
1597