xref: /qemu/hw/scsi/esp.c (revision 64552b6be4758d3a774f7787b294543ccebd5358)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28*64552b6bSMarkus Armbruster #include "hw/irq.h"
290d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
30bf4b9889SBlue Swirl #include "trace.h"
311de7afc9SPaolo Bonzini #include "qemu/log.h"
320b8fa32fSMarkus Armbruster #include "qemu/module.h"
336f7e9aecSbellard 
3467e999beSbellard /*
355ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
365ad6bb97Sblueswir1  * also produced as NCR89C100. See
3767e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3867e999beSbellard  * and
3967e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4067e999beSbellard  */
4167e999beSbellard 
42c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
43c73f96fdSblueswir1 {
44c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
45c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
46c73f96fdSblueswir1         qemu_irq_raise(s->irq);
47bf4b9889SBlue Swirl         trace_esp_raise_irq();
48c73f96fdSblueswir1     }
49c73f96fdSblueswir1 }
50c73f96fdSblueswir1 
51c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
52c73f96fdSblueswir1 {
53c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
54c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
55c73f96fdSblueswir1         qemu_irq_lower(s->irq);
56bf4b9889SBlue Swirl         trace_esp_lower_irq();
57c73f96fdSblueswir1     }
58c73f96fdSblueswir1 }
59c73f96fdSblueswir1 
609c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
6173d74342SBlue Swirl {
6273d74342SBlue Swirl     if (level) {
6373d74342SBlue Swirl         s->dma_enabled = 1;
64bf4b9889SBlue Swirl         trace_esp_dma_enable();
6573d74342SBlue Swirl         if (s->dma_cb) {
6673d74342SBlue Swirl             s->dma_cb(s);
6773d74342SBlue Swirl             s->dma_cb = NULL;
6873d74342SBlue Swirl         }
6973d74342SBlue Swirl     } else {
70bf4b9889SBlue Swirl         trace_esp_dma_disable();
7173d74342SBlue Swirl         s->dma_enabled = 0;
7273d74342SBlue Swirl     }
7373d74342SBlue Swirl }
7473d74342SBlue Swirl 
759c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
7694d3f98aSPaolo Bonzini {
77e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
7894d3f98aSPaolo Bonzini 
7994d3f98aSPaolo Bonzini     if (req == s->current_req) {
8094d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
8194d3f98aSPaolo Bonzini         s->current_req = NULL;
8294d3f98aSPaolo Bonzini         s->current_dev = NULL;
8394d3f98aSPaolo Bonzini     }
8494d3f98aSPaolo Bonzini }
8594d3f98aSPaolo Bonzini 
866c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
872f275b8fSbellard {
88a917d384Spbrook     uint32_t dmalen;
892f275b8fSbellard     int target;
902f275b8fSbellard 
918dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
924f6200f0Sbellard     if (s->dma) {
939ea73f8bSPaolo Bonzini         dmalen = s->rregs[ESP_TCLO];
949ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCMID] << 8;
959ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCHI] << 16;
966c1fef6bSPrasad J Pandit         if (dmalen > buflen) {
976c1fef6bSPrasad J Pandit             return 0;
986c1fef6bSPrasad J Pandit         }
998b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, buf, dmalen);
1004f6200f0Sbellard     } else {
101fc4d65daSblueswir1         dmalen = s->ti_size;
102d3cdc491SPrasad J Pandit         if (dmalen > TI_BUFSZ) {
103d3cdc491SPrasad J Pandit             return 0;
104d3cdc491SPrasad J Pandit         }
105fc4d65daSblueswir1         memcpy(buf, s->ti_buf, dmalen);
10675ef8496SHervé Poussineau         buf[0] = buf[2] >> 5;
1074f6200f0Sbellard     }
108bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
1092e5d83bbSpbrook 
1102f275b8fSbellard     s->ti_size = 0;
1114f6200f0Sbellard     s->ti_rptr = 0;
1124f6200f0Sbellard     s->ti_wptr = 0;
1132f275b8fSbellard 
114429bef69SHervé Poussineau     if (s->current_req) {
115a917d384Spbrook         /* Started a new command before the old one finished.  Cancel it.  */
11694d3f98aSPaolo Bonzini         scsi_req_cancel(s->current_req);
117a917d384Spbrook         s->async_len = 0;
118a917d384Spbrook     }
119a917d384Spbrook 
1200d3545e7SPaolo Bonzini     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
121f48a7a6eSPaolo Bonzini     if (!s->current_dev) {
1222e5d83bbSpbrook         // No such drive
123c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = 0;
1245ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_DC;
1255ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_0;
126c73f96fdSblueswir1         esp_raise_irq(s);
1279f149aa9Spbrook         return 0;
1282f275b8fSbellard     }
1299f149aa9Spbrook     return dmalen;
1309f149aa9Spbrook }
1319f149aa9Spbrook 
132f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
1339f149aa9Spbrook {
1349f149aa9Spbrook     int32_t datalen;
1359f149aa9Spbrook     int lun;
136f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
1379f149aa9Spbrook 
138bf4b9889SBlue Swirl     trace_esp_do_busid_cmd(busid);
139f2818f22SArtyom Tarasenko     lun = busid & 7;
1400d3545e7SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
141e6810db8SHervé Poussineau     s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
142c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
14367e999beSbellard     s->ti_size = datalen;
14467e999beSbellard     if (datalen != 0) {
145c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
146a917d384Spbrook         s->dma_left = 0;
1476787f5faSpbrook         s->dma_counter = 0;
1482e5d83bbSpbrook         if (datalen > 0) {
1495ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
1504f6200f0Sbellard         } else {
1515ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
1524f6200f0Sbellard         }
153ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
1544e9aec74Spbrook     }
1555ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
1565ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = SEQ_CD;
157c73f96fdSblueswir1     esp_raise_irq(s);
1582f275b8fSbellard }
1592f275b8fSbellard 
160f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf)
161f2818f22SArtyom Tarasenko {
162f2818f22SArtyom Tarasenko     uint8_t busid = buf[0];
163f2818f22SArtyom Tarasenko 
164f2818f22SArtyom Tarasenko     do_busid_cmd(s, &buf[1], busid);
165f2818f22SArtyom Tarasenko }
166f2818f22SArtyom Tarasenko 
1679f149aa9Spbrook static void handle_satn(ESPState *s)
1689f149aa9Spbrook {
1699f149aa9Spbrook     uint8_t buf[32];
1709f149aa9Spbrook     int len;
1719f149aa9Spbrook 
1721b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
17373d74342SBlue Swirl         s->dma_cb = handle_satn;
17473d74342SBlue Swirl         return;
17573d74342SBlue Swirl     }
1766c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
1779f149aa9Spbrook     if (len)
1789f149aa9Spbrook         do_cmd(s, buf);
1799f149aa9Spbrook }
1809f149aa9Spbrook 
181f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
182f2818f22SArtyom Tarasenko {
183f2818f22SArtyom Tarasenko     uint8_t buf[32];
184f2818f22SArtyom Tarasenko     int len;
185f2818f22SArtyom Tarasenko 
1861b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
18773d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
18873d74342SBlue Swirl         return;
18973d74342SBlue Swirl     }
1906c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
191f2818f22SArtyom Tarasenko     if (len) {
192f2818f22SArtyom Tarasenko         do_busid_cmd(s, buf, 0);
193f2818f22SArtyom Tarasenko     }
194f2818f22SArtyom Tarasenko }
195f2818f22SArtyom Tarasenko 
1969f149aa9Spbrook static void handle_satn_stop(ESPState *s)
1979f149aa9Spbrook {
1981b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
19973d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
20073d74342SBlue Swirl         return;
20173d74342SBlue Swirl     }
2026c1fef6bSPrasad J Pandit     s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
2039f149aa9Spbrook     if (s->cmdlen) {
204bf4b9889SBlue Swirl         trace_esp_handle_satn_stop(s->cmdlen);
2059f149aa9Spbrook         s->do_cmd = 1;
206c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
2075ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2085ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
209c73f96fdSblueswir1         esp_raise_irq(s);
2109f149aa9Spbrook     }
2119f149aa9Spbrook }
2129f149aa9Spbrook 
2130fc5c15aSpbrook static void write_response(ESPState *s)
2142f275b8fSbellard {
215bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
2163944966dSPaolo Bonzini     s->ti_buf[0] = s->status;
2170fc5c15aSpbrook     s->ti_buf[1] = 0;
2184f6200f0Sbellard     if (s->dma) {
2198b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
220c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
2215ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2225ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
2234f6200f0Sbellard     } else {
2240fc5c15aSpbrook         s->ti_size = 2;
2254f6200f0Sbellard         s->ti_rptr = 0;
226d020aa50SPaolo Bonzini         s->ti_wptr = 2;
2275ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
2284f6200f0Sbellard     }
229c73f96fdSblueswir1     esp_raise_irq(s);
2302f275b8fSbellard }
2314f6200f0Sbellard 
232a917d384Spbrook static void esp_dma_done(ESPState *s)
2334d611c9aSpbrook {
234c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
2355ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS;
2365ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = 0;
2375ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
2385ad6bb97Sblueswir1     s->rregs[ESP_TCLO] = 0;
2395ad6bb97Sblueswir1     s->rregs[ESP_TCMID] = 0;
2409ea73f8bSPaolo Bonzini     s->rregs[ESP_TCHI] = 0;
241c73f96fdSblueswir1     esp_raise_irq(s);
2424d611c9aSpbrook }
243a917d384Spbrook 
244a917d384Spbrook static void esp_do_dma(ESPState *s)
245a917d384Spbrook {
24667e999beSbellard     uint32_t len;
247a917d384Spbrook     int to_device;
248a917d384Spbrook 
249a917d384Spbrook     len = s->dma_left;
250a917d384Spbrook     if (s->do_cmd) {
251bf4b9889SBlue Swirl         trace_esp_do_dma(s->cmdlen, len);
252926cde5fSPrasad J Pandit         assert (s->cmdlen <= sizeof(s->cmdbuf) &&
253926cde5fSPrasad J Pandit                 len <= sizeof(s->cmdbuf) - s->cmdlen);
2548b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
255a917d384Spbrook         return;
256a917d384Spbrook     }
257a917d384Spbrook     if (s->async_len == 0) {
258a917d384Spbrook         /* Defer until data is available.  */
259a917d384Spbrook         return;
260a917d384Spbrook     }
261a917d384Spbrook     if (len > s->async_len) {
262a917d384Spbrook         len = s->async_len;
263a917d384Spbrook     }
2647f0b6e11SPaolo Bonzini     to_device = (s->ti_size < 0);
265a917d384Spbrook     if (to_device) {
2668b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, s->async_buf, len);
267a917d384Spbrook     } else {
2688b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->async_buf, len);
269a917d384Spbrook     }
270a917d384Spbrook     s->dma_left -= len;
271a917d384Spbrook     s->async_buf += len;
272a917d384Spbrook     s->async_len -= len;
2736787f5faSpbrook     if (to_device)
2746787f5faSpbrook         s->ti_size += len;
2756787f5faSpbrook     else
2766787f5faSpbrook         s->ti_size -= len;
277a917d384Spbrook     if (s->async_len == 0) {
278ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
2796787f5faSpbrook         /* If there is still data to be read from the device then
2808dea1dd4Sblueswir1            complete the DMA operation immediately.  Otherwise defer
2816787f5faSpbrook            until the scsi layer has completed.  */
282ad3376ccSPaolo Bonzini         if (to_device || s->dma_left != 0 || s->ti_size == 0) {
283ad3376ccSPaolo Bonzini             return;
284a917d384Spbrook         }
285a917d384Spbrook     }
286ad3376ccSPaolo Bonzini 
2876787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
288a917d384Spbrook     esp_dma_done(s);
289a917d384Spbrook }
290a917d384Spbrook 
291ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status)
292a917d384Spbrook {
293bf4b9889SBlue Swirl     trace_esp_command_complete();
294c6df7102SPaolo Bonzini     if (s->ti_size != 0) {
295bf4b9889SBlue Swirl         trace_esp_command_complete_unexpected();
296c6df7102SPaolo Bonzini     }
297a917d384Spbrook     s->ti_size = 0;
298a917d384Spbrook     s->dma_left = 0;
299a917d384Spbrook     s->async_len = 0;
300aba1f023SPaolo Bonzini     if (status) {
301bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
302c6df7102SPaolo Bonzini     }
303aba1f023SPaolo Bonzini     s->status = status;
3045ad6bb97Sblueswir1     s->rregs[ESP_RSTAT] = STAT_ST;
305a917d384Spbrook     esp_dma_done(s);
3065c6c0e51SHannes Reinecke     if (s->current_req) {
3075c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
3085c6c0e51SHannes Reinecke         s->current_req = NULL;
309a917d384Spbrook         s->current_dev = NULL;
3105c6c0e51SHannes Reinecke     }
311c6df7102SPaolo Bonzini }
312c6df7102SPaolo Bonzini 
313ea84a442SGuenter Roeck void esp_command_complete(SCSIRequest *req, uint32_t status,
314ea84a442SGuenter Roeck                           size_t resid)
315ea84a442SGuenter Roeck {
316ea84a442SGuenter Roeck     ESPState *s = req->hba_private;
317ea84a442SGuenter Roeck 
318ea84a442SGuenter Roeck     if (s->rregs[ESP_RSTAT] & STAT_INT) {
319ea84a442SGuenter Roeck         /* Defer handling command complete until the previous
320ea84a442SGuenter Roeck          * interrupt has been handled.
321ea84a442SGuenter Roeck          */
322ea84a442SGuenter Roeck         trace_esp_command_complete_deferred();
323ea84a442SGuenter Roeck         s->deferred_status = status;
324ea84a442SGuenter Roeck         s->deferred_complete = true;
325ea84a442SGuenter Roeck         return;
326ea84a442SGuenter Roeck     }
327ea84a442SGuenter Roeck     esp_report_command_complete(s, status);
328ea84a442SGuenter Roeck }
329ea84a442SGuenter Roeck 
3309c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
331c6df7102SPaolo Bonzini {
332e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
333c6df7102SPaolo Bonzini 
3347f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
335bf4b9889SBlue Swirl     trace_esp_transfer_data(s->dma_left, s->ti_size);
336aba1f023SPaolo Bonzini     s->async_len = len;
3370c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
3386787f5faSpbrook     if (s->dma_left) {
339a917d384Spbrook         esp_do_dma(s);
3406787f5faSpbrook     } else if (s->dma_counter != 0 && s->ti_size <= 0) {
3416787f5faSpbrook         /* If this was the last part of a DMA transfer then the
3426787f5faSpbrook            completion interrupt is deferred to here.  */
3436787f5faSpbrook         esp_dma_done(s);
3446787f5faSpbrook     }
345a917d384Spbrook }
3462e5d83bbSpbrook 
3472f275b8fSbellard static void handle_ti(ESPState *s)
3482f275b8fSbellard {
3494d611c9aSpbrook     uint32_t dmalen, minlen;
3502f275b8fSbellard 
3517246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
3527246e160SHervé Poussineau         s->dma_cb = handle_ti;
3537246e160SHervé Poussineau         return;
3547246e160SHervé Poussineau     }
3557246e160SHervé Poussineau 
3569ea73f8bSPaolo Bonzini     dmalen = s->rregs[ESP_TCLO];
3579ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCMID] << 8;
3589ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCHI] << 16;
359db59203dSpbrook     if (dmalen==0) {
360db59203dSpbrook       dmalen=0x10000;
361db59203dSpbrook     }
3626787f5faSpbrook     s->dma_counter = dmalen;
363db59203dSpbrook 
3649f149aa9Spbrook     if (s->do_cmd)
365926cde5fSPrasad J Pandit         minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ;
36667e999beSbellard     else if (s->ti_size < 0)
36767e999beSbellard         minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
3689f149aa9Spbrook     else
369db59203dSpbrook         minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
370bf4b9889SBlue Swirl     trace_esp_handle_ti(minlen);
3714f6200f0Sbellard     if (s->dma) {
3724d611c9aSpbrook         s->dma_left = minlen;
3735ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
3744d611c9aSpbrook         esp_do_dma(s);
3757f0b6e11SPaolo Bonzini     }
3767f0b6e11SPaolo Bonzini     if (s->do_cmd) {
377bf4b9889SBlue Swirl         trace_esp_handle_ti_cmd(s->cmdlen);
3789f149aa9Spbrook         s->ti_size = 0;
3799f149aa9Spbrook         s->cmdlen = 0;
3809f149aa9Spbrook         s->do_cmd = 0;
3819f149aa9Spbrook         do_cmd(s, s->cmdbuf);
3824f6200f0Sbellard     }
3832f275b8fSbellard }
3842f275b8fSbellard 
3859c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
3866f7e9aecSbellard {
3875aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
3885aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
389c9cf45c1SHannes Reinecke     s->tchi_written = 0;
3904e9aec74Spbrook     s->ti_size = 0;
3914e9aec74Spbrook     s->ti_rptr = 0;
3924e9aec74Spbrook     s->ti_wptr = 0;
3934e9aec74Spbrook     s->dma = 0;
3949f149aa9Spbrook     s->do_cmd = 0;
39573d74342SBlue Swirl     s->dma_cb = NULL;
3968dea1dd4Sblueswir1 
3978dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
3986f7e9aecSbellard }
3996f7e9aecSbellard 
400a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
40185948643SBlue Swirl {
40285948643SBlue Swirl     qemu_irq_lower(s->irq);
403a391fdbcSHervé Poussineau     esp_hard_reset(s);
40485948643SBlue Swirl }
40585948643SBlue Swirl 
406a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
4072d069babSblueswir1 {
40885948643SBlue Swirl     if (level) {
409a391fdbcSHervé Poussineau         esp_soft_reset(s);
41085948643SBlue Swirl     }
4112d069babSblueswir1 }
4122d069babSblueswir1 
4139c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
41473d74342SBlue Swirl {
415a391fdbcSHervé Poussineau     uint32_t old_val;
41673d74342SBlue Swirl 
417bf4b9889SBlue Swirl     trace_esp_mem_readb(saddr, s->rregs[saddr]);
4186f7e9aecSbellard     switch (saddr) {
4195ad6bb97Sblueswir1     case ESP_FIFO:
4205ad6bb97Sblueswir1         if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
4218dea1dd4Sblueswir1             /* Data out.  */
422ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
4235ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
424ff589551SPrasad J Pandit         } else if (s->ti_rptr < s->ti_wptr) {
425ff589551SPrasad J Pandit             s->ti_size--;
4265ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
4274f6200f0Sbellard         }
428ff589551SPrasad J Pandit         if (s->ti_rptr == s->ti_wptr) {
4294f6200f0Sbellard             s->ti_rptr = 0;
4304f6200f0Sbellard             s->ti_wptr = 0;
4314f6200f0Sbellard         }
4324f6200f0Sbellard         break;
4335ad6bb97Sblueswir1     case ESP_RINTR:
4342814df28SBlue Swirl         /* Clear sequence step, interrupt register and all status bits
4352814df28SBlue Swirl            except TC */
4362814df28SBlue Swirl         old_val = s->rregs[ESP_RINTR];
4372814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
4382814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4392814df28SBlue Swirl         s->rregs[ESP_RSEQ] = SEQ_CD;
440c73f96fdSblueswir1         esp_lower_irq(s);
441ea84a442SGuenter Roeck         if (s->deferred_complete) {
442ea84a442SGuenter Roeck             esp_report_command_complete(s, s->deferred_status);
443ea84a442SGuenter Roeck             s->deferred_complete = false;
444ea84a442SGuenter Roeck         }
4452814df28SBlue Swirl         return old_val;
446c9cf45c1SHannes Reinecke     case ESP_TCHI:
447c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
448c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
449c9cf45c1SHannes Reinecke             return s->chip_id;
450c9cf45c1SHannes Reinecke         }
4516f7e9aecSbellard     default:
4526f7e9aecSbellard         break;
4536f7e9aecSbellard     }
4542f275b8fSbellard     return s->rregs[saddr];
4556f7e9aecSbellard }
4566f7e9aecSbellard 
4579c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
4586f7e9aecSbellard {
459bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
4606f7e9aecSbellard     switch (saddr) {
461c9cf45c1SHannes Reinecke     case ESP_TCHI:
462c9cf45c1SHannes Reinecke         s->tchi_written = true;
463c9cf45c1SHannes Reinecke         /* fall through */
4645ad6bb97Sblueswir1     case ESP_TCLO:
4655ad6bb97Sblueswir1     case ESP_TCMID:
4665ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4674f6200f0Sbellard         break;
4685ad6bb97Sblueswir1     case ESP_FIFO:
4699f149aa9Spbrook         if (s->do_cmd) {
470926cde5fSPrasad J Pandit             if (s->cmdlen < ESP_CMDBUF_SZ) {
4719f149aa9Spbrook                 s->cmdbuf[s->cmdlen++] = val & 0xff;
472c98c6c10SPrasad J Pandit             } else {
473c98c6c10SPrasad J Pandit                 trace_esp_error_fifo_overrun();
474c98c6c10SPrasad J Pandit             }
475ff589551SPrasad J Pandit         } else if (s->ti_wptr == TI_BUFSZ - 1) {
4763af4e9aaSHervé Poussineau             trace_esp_error_fifo_overrun();
4772e5d83bbSpbrook         } else {
4784f6200f0Sbellard             s->ti_size++;
4794f6200f0Sbellard             s->ti_buf[s->ti_wptr++] = val & 0xff;
4802e5d83bbSpbrook         }
4814f6200f0Sbellard         break;
4825ad6bb97Sblueswir1     case ESP_CMD:
4834f6200f0Sbellard         s->rregs[saddr] = val;
4845ad6bb97Sblueswir1         if (val & CMD_DMA) {
4854f6200f0Sbellard             s->dma = 1;
4866787f5faSpbrook             /* Reload DMA counter.  */
4875ad6bb97Sblueswir1             s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
4885ad6bb97Sblueswir1             s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
4899ea73f8bSPaolo Bonzini             s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
4904f6200f0Sbellard         } else {
4914f6200f0Sbellard             s->dma = 0;
4924f6200f0Sbellard         }
4935ad6bb97Sblueswir1         switch(val & CMD_CMD) {
4945ad6bb97Sblueswir1         case CMD_NOP:
495bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
4962f275b8fSbellard             break;
4975ad6bb97Sblueswir1         case CMD_FLUSH:
498bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
4999e61bde5Sbellard             //s->ti_size = 0;
5005ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
5015ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
502a214c598Sblueswir1             s->rregs[ESP_RFLAGS] = 0;
5036f7e9aecSbellard             break;
5045ad6bb97Sblueswir1         case CMD_RESET:
505bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
506a391fdbcSHervé Poussineau             esp_soft_reset(s);
5076f7e9aecSbellard             break;
5085ad6bb97Sblueswir1         case CMD_BUSRESET:
509bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
5105ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_RST;
5115ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
512c73f96fdSblueswir1                 esp_raise_irq(s);
5139e61bde5Sbellard             }
5142f275b8fSbellard             break;
5155ad6bb97Sblueswir1         case CMD_TI:
5162f275b8fSbellard             handle_ti(s);
5172f275b8fSbellard             break;
5185ad6bb97Sblueswir1         case CMD_ICCS:
519bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
5200fc5c15aSpbrook             write_response(s);
5214bf5801dSblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
5224bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
5232f275b8fSbellard             break;
5245ad6bb97Sblueswir1         case CMD_MSGACC:
525bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
5265ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_DC;
5275ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
5284e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
5294e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
5306f7e9aecSbellard             break;
5310fd0eb21SBlue Swirl         case CMD_PAD:
532bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
5330fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
5340fd0eb21SBlue Swirl             s->rregs[ESP_RINTR] = INTR_FC;
5350fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
5360fd0eb21SBlue Swirl             break;
5375ad6bb97Sblueswir1         case CMD_SATN:
538bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
5396f7e9aecSbellard             break;
5406915bff1SHervé Poussineau         case CMD_RSTATN:
5416915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
5426915bff1SHervé Poussineau             break;
5435e1e0a3bSBlue Swirl         case CMD_SEL:
544bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
545f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
5465e1e0a3bSBlue Swirl             break;
5475ad6bb97Sblueswir1         case CMD_SELATN:
548bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
5492f275b8fSbellard             handle_satn(s);
5502f275b8fSbellard             break;
5515ad6bb97Sblueswir1         case CMD_SELATNS:
552bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
5539f149aa9Spbrook             handle_satn_stop(s);
5542f275b8fSbellard             break;
5555ad6bb97Sblueswir1         case CMD_ENSEL:
556bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
557e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
55874ec6048Sblueswir1             break;
5596fe84c18SHervé Poussineau         case CMD_DISSEL:
5606fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
5616fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
5626fe84c18SHervé Poussineau             esp_raise_irq(s);
5636fe84c18SHervé Poussineau             break;
5642f275b8fSbellard         default:
5653af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
5666f7e9aecSbellard             break;
5676f7e9aecSbellard         }
5686f7e9aecSbellard         break;
5695ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
5704f6200f0Sbellard         break;
5715ad6bb97Sblueswir1     case ESP_CFG1:
5729ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
5739ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
5744f6200f0Sbellard         s->rregs[saddr] = val;
5754f6200f0Sbellard         break;
5765ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
5774f6200f0Sbellard         break;
5786f7e9aecSbellard     default:
5793af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
5808dea1dd4Sblueswir1         return;
5816f7e9aecSbellard     }
5822f275b8fSbellard     s->wregs[saddr] = val;
5836f7e9aecSbellard }
5846f7e9aecSbellard 
585a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
5868372d383SPeter Maydell                             unsigned size, bool is_write,
5878372d383SPeter Maydell                             MemTxAttrs attrs)
58867bb5314SAvi Kivity {
58967bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
59067bb5314SAvi Kivity }
5916f7e9aecSbellard 
5929c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
593cc9952f3SBlue Swirl     .name ="esp",
594cc966774SPaolo Bonzini     .version_id = 4,
595cc9952f3SBlue Swirl     .minimum_version_id = 3,
596cc9952f3SBlue Swirl     .fields = (VMStateField[]) {
597cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
598cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
599cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
600cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_rptr, ESPState),
601cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_wptr, ESPState),
602cc9952f3SBlue Swirl         VMSTATE_BUFFER(ti_buf, ESPState),
6033944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
604ea84a442SGuenter Roeck         VMSTATE_UINT32(deferred_status, ESPState),
605ea84a442SGuenter Roeck         VMSTATE_BOOL(deferred_complete, ESPState),
606cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
607cc966774SPaolo Bonzini         VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
608cc966774SPaolo Bonzini         VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
609cc9952f3SBlue Swirl         VMSTATE_UINT32(cmdlen, ESPState),
610cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
611cc9952f3SBlue Swirl         VMSTATE_UINT32(dma_left, ESPState),
612cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
6136f7e9aecSbellard     }
614cc9952f3SBlue Swirl };
6156f7e9aecSbellard 
616a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
617a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
618a391fdbcSHervé Poussineau {
619a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
620a391fdbcSHervé Poussineau     uint32_t saddr;
621a391fdbcSHervé Poussineau 
622a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
623a391fdbcSHervé Poussineau     esp_reg_write(&sysbus->esp, saddr, val);
624a391fdbcSHervé Poussineau }
625a391fdbcSHervé Poussineau 
626a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
627a391fdbcSHervé Poussineau                                     unsigned int size)
628a391fdbcSHervé Poussineau {
629a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
630a391fdbcSHervé Poussineau     uint32_t saddr;
631a391fdbcSHervé Poussineau 
632a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
633a391fdbcSHervé Poussineau     return esp_reg_read(&sysbus->esp, saddr);
634a391fdbcSHervé Poussineau }
635a391fdbcSHervé Poussineau 
636a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
637a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
638a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
639a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
640a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
641a391fdbcSHervé Poussineau };
642a391fdbcSHervé Poussineau 
643afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
644afd4030cSPaolo Bonzini     .tcq = false,
6457e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
6467e0380b9SPaolo Bonzini     .max_lun = 7,
647afd4030cSPaolo Bonzini 
648c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
64994d3f98aSPaolo Bonzini     .complete = esp_command_complete,
65094d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
651cfdc1bb0SPaolo Bonzini };
652cfdc1bb0SPaolo Bonzini 
653a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
654cfb9de9cSPaul Brook {
65580cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(opaque);
656a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
657a391fdbcSHervé Poussineau 
658a391fdbcSHervé Poussineau     switch (irq) {
659a391fdbcSHervé Poussineau     case 0:
660a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
661a391fdbcSHervé Poussineau         break;
662a391fdbcSHervé Poussineau     case 1:
663a391fdbcSHervé Poussineau         esp_dma_enable(opaque, irq, level);
664a391fdbcSHervé Poussineau         break;
665a391fdbcSHervé Poussineau     }
666a391fdbcSHervé Poussineau }
667a391fdbcSHervé Poussineau 
668b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
669a391fdbcSHervé Poussineau {
670b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
67180cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
672a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
6736f7e9aecSbellard 
674b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
675a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
6766f7e9aecSbellard 
677d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
67829776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
67929776739SPaolo Bonzini                           sysbus, "esp", ESP_REGS << sysbus->it_shift);
680b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
6816f7e9aecSbellard 
682b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
6832d069babSblueswir1 
684b1187b51SAndreas Färber     scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
68567e999beSbellard }
686cfb9de9cSPaul Brook 
687a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
688a391fdbcSHervé Poussineau {
68980cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
690a391fdbcSHervé Poussineau     esp_hard_reset(&sysbus->esp);
691a391fdbcSHervé Poussineau }
692a391fdbcSHervé Poussineau 
693a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
694a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
695ea84a442SGuenter Roeck     .version_id = 1,
696ea84a442SGuenter Roeck     .minimum_version_id = 1,
697a391fdbcSHervé Poussineau     .fields = (VMStateField[]) {
698a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
699a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
700a391fdbcSHervé Poussineau     }
701999e12bbSAnthony Liguori };
702999e12bbSAnthony Liguori 
703a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
704999e12bbSAnthony Liguori {
70539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
706999e12bbSAnthony Liguori 
707b09318caSHu Tao     dc->realize = sysbus_esp_realize;
708a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
709a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
710125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
71163235df8SBlue Swirl }
712999e12bbSAnthony Liguori 
7131f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
714a71c7ec5SHu Tao     .name          = TYPE_ESP,
71539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
716a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
717a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
71863235df8SBlue Swirl };
71963235df8SBlue Swirl 
72083f7d43aSAndreas Färber static void esp_register_types(void)
721cfb9de9cSPaul Brook {
722a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
723cfb9de9cSPaul Brook }
724cfb9de9cSPaul Brook 
72583f7d43aSAndreas Färber type_init(esp_register_types)
726