16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 9894d3f98aSPaolo Bonzini } 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini 101c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 102c47b5835SMark Cave-Ayland { 103c47b5835SMark Cave-Ayland uint32_t dmalen; 104c47b5835SMark Cave-Ayland 105c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 106c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 107c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 108c47b5835SMark Cave-Ayland 109c47b5835SMark Cave-Ayland return dmalen; 110c47b5835SMark Cave-Ayland } 111c47b5835SMark Cave-Ayland 112c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 113c47b5835SMark Cave-Ayland { 114c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 115c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 116c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 117c47b5835SMark Cave-Ayland } 118c47b5835SMark Cave-Ayland 119c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 120c04ed569SMark Cave-Ayland { 121c04ed569SMark Cave-Ayland uint32_t dmalen; 122c04ed569SMark Cave-Ayland 123c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 124c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 125c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 126c04ed569SMark Cave-Ayland 127c04ed569SMark Cave-Ayland return dmalen; 128c04ed569SMark Cave-Ayland } 129c04ed569SMark Cave-Ayland 13074d71ea1SLaurent Vivier static void set_pdma(ESPState *s, enum pdma_origin_id origin, 13174d71ea1SLaurent Vivier uint32_t index, uint32_t len) 13274d71ea1SLaurent Vivier { 13374d71ea1SLaurent Vivier s->pdma_origin = origin; 13474d71ea1SLaurent Vivier s->pdma_start = index; 13574d71ea1SLaurent Vivier s->pdma_cur = index; 13674d71ea1SLaurent Vivier s->pdma_len = len; 13774d71ea1SLaurent Vivier } 13874d71ea1SLaurent Vivier 13974d71ea1SLaurent Vivier static uint8_t *get_pdma_buf(ESPState *s) 14074d71ea1SLaurent Vivier { 14174d71ea1SLaurent Vivier switch (s->pdma_origin) { 14274d71ea1SLaurent Vivier case PDMA: 14374d71ea1SLaurent Vivier return s->pdma_buf; 14474d71ea1SLaurent Vivier case TI: 14574d71ea1SLaurent Vivier return s->ti_buf; 14674d71ea1SLaurent Vivier case CMD: 14774d71ea1SLaurent Vivier return s->cmdbuf; 14874d71ea1SLaurent Vivier case ASYNC: 14974d71ea1SLaurent Vivier return s->async_buf; 15074d71ea1SLaurent Vivier } 15174d71ea1SLaurent Vivier return NULL; 15274d71ea1SLaurent Vivier } 15374d71ea1SLaurent Vivier 1546130b188SLaurent Vivier static int get_cmd_cb(ESPState *s) 1556130b188SLaurent Vivier { 1566130b188SLaurent Vivier int target; 1576130b188SLaurent Vivier 1586130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 1596130b188SLaurent Vivier 1606130b188SLaurent Vivier s->ti_size = 0; 1616130b188SLaurent Vivier s->ti_rptr = 0; 1626130b188SLaurent Vivier s->ti_wptr = 0; 1636130b188SLaurent Vivier 1646130b188SLaurent Vivier if (s->current_req) { 1656130b188SLaurent Vivier /* Started a new command before the old one finished. Cancel it. */ 1666130b188SLaurent Vivier scsi_req_cancel(s->current_req); 1676130b188SLaurent Vivier s->async_len = 0; 1686130b188SLaurent Vivier } 1696130b188SLaurent Vivier 1706130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 1716130b188SLaurent Vivier if (!s->current_dev) { 1726130b188SLaurent Vivier /* No such drive */ 1736130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 1746130b188SLaurent Vivier s->rregs[ESP_RINTR] = INTR_DC; 1756130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 1766130b188SLaurent Vivier esp_raise_irq(s); 1776130b188SLaurent Vivier return -1; 1786130b188SLaurent Vivier } 1796130b188SLaurent Vivier return 0; 1806130b188SLaurent Vivier } 1816130b188SLaurent Vivier 1826c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) 1832f275b8fSbellard { 184a917d384Spbrook uint32_t dmalen; 1852f275b8fSbellard int target; 1862f275b8fSbellard 1878dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 1884f6200f0Sbellard if (s->dma) { 189c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 1906c1fef6bSPrasad J Pandit if (dmalen > buflen) { 1916c1fef6bSPrasad J Pandit return 0; 1926c1fef6bSPrasad J Pandit } 19374d71ea1SLaurent Vivier if (s->dma_memory_read) { 1948b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 1954f6200f0Sbellard } else { 19674d71ea1SLaurent Vivier memcpy(s->pdma_buf, buf, dmalen); 19774d71ea1SLaurent Vivier set_pdma(s, PDMA, 0, dmalen); 19874d71ea1SLaurent Vivier esp_raise_drq(s); 19974d71ea1SLaurent Vivier return 0; 20074d71ea1SLaurent Vivier } 20174d71ea1SLaurent Vivier } else { 202fc4d65daSblueswir1 dmalen = s->ti_size; 203d3cdc491SPrasad J Pandit if (dmalen > TI_BUFSZ) { 204d3cdc491SPrasad J Pandit return 0; 205d3cdc491SPrasad J Pandit } 206fc4d65daSblueswir1 memcpy(buf, s->ti_buf, dmalen); 20775ef8496SHervé Poussineau buf[0] = buf[2] >> 5; 2084f6200f0Sbellard } 209bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2102e5d83bbSpbrook 2116130b188SLaurent Vivier if (get_cmd_cb(s) < 0) { 2129f149aa9Spbrook return 0; 2132f275b8fSbellard } 2149f149aa9Spbrook return dmalen; 2159f149aa9Spbrook } 2169f149aa9Spbrook 217f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) 2189f149aa9Spbrook { 2199f149aa9Spbrook int32_t datalen; 2209f149aa9Spbrook int lun; 221f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2229f149aa9Spbrook 223bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 224f2818f22SArtyom Tarasenko lun = busid & 7; 2250d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 226e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 227c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 22867e999beSbellard s->ti_size = datalen; 22967e999beSbellard if (datalen != 0) { 230c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 231a917d384Spbrook s->dma_left = 0; 2322e5d83bbSpbrook if (datalen > 0) { 2335ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 2344f6200f0Sbellard } else { 2355ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 2364f6200f0Sbellard } 237ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 2384e9aec74Spbrook } 2395ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 2405ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 241c73f96fdSblueswir1 esp_raise_irq(s); 2422f275b8fSbellard } 2432f275b8fSbellard 244f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf) 245f2818f22SArtyom Tarasenko { 246f2818f22SArtyom Tarasenko uint8_t busid = buf[0]; 247f2818f22SArtyom Tarasenko 248f2818f22SArtyom Tarasenko do_busid_cmd(s, &buf[1], busid); 249f2818f22SArtyom Tarasenko } 250f2818f22SArtyom Tarasenko 25174d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 25274d71ea1SLaurent Vivier { 25374d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 25474d71ea1SLaurent Vivier return; 25574d71ea1SLaurent Vivier } 25674d71ea1SLaurent Vivier if (s->pdma_cur != s->pdma_start) { 25774d71ea1SLaurent Vivier do_cmd(s, get_pdma_buf(s) + s->pdma_start); 25874d71ea1SLaurent Vivier } 25974d71ea1SLaurent Vivier } 26074d71ea1SLaurent Vivier 2619f149aa9Spbrook static void handle_satn(ESPState *s) 2629f149aa9Spbrook { 2639f149aa9Spbrook uint8_t buf[32]; 2649f149aa9Spbrook int len; 2659f149aa9Spbrook 2661b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 26773d74342SBlue Swirl s->dma_cb = handle_satn; 26873d74342SBlue Swirl return; 26973d74342SBlue Swirl } 27074d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 2716c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 27294d5c79dSMark Cave-Ayland if (len) { 2739f149aa9Spbrook do_cmd(s, buf); 2749f149aa9Spbrook } 27594d5c79dSMark Cave-Ayland } 2769f149aa9Spbrook 27774d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 27874d71ea1SLaurent Vivier { 27974d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 28074d71ea1SLaurent Vivier return; 28174d71ea1SLaurent Vivier } 28274d71ea1SLaurent Vivier if (s->pdma_cur != s->pdma_start) { 28374d71ea1SLaurent Vivier do_busid_cmd(s, get_pdma_buf(s) + s->pdma_start, 0); 28474d71ea1SLaurent Vivier } 28574d71ea1SLaurent Vivier } 28674d71ea1SLaurent Vivier 287f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 288f2818f22SArtyom Tarasenko { 289f2818f22SArtyom Tarasenko uint8_t buf[32]; 290f2818f22SArtyom Tarasenko int len; 291f2818f22SArtyom Tarasenko 2921b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 29373d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 29473d74342SBlue Swirl return; 29573d74342SBlue Swirl } 29674d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 2976c1fef6bSPrasad J Pandit len = get_cmd(s, buf, sizeof(buf)); 298f2818f22SArtyom Tarasenko if (len) { 299f2818f22SArtyom Tarasenko do_busid_cmd(s, buf, 0); 300f2818f22SArtyom Tarasenko } 301f2818f22SArtyom Tarasenko } 302f2818f22SArtyom Tarasenko 30374d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 30474d71ea1SLaurent Vivier { 30574d71ea1SLaurent Vivier if (get_cmd_cb(s) < 0) { 30674d71ea1SLaurent Vivier return; 30774d71ea1SLaurent Vivier } 30874d71ea1SLaurent Vivier s->cmdlen = s->pdma_cur - s->pdma_start; 30974d71ea1SLaurent Vivier if (s->cmdlen) { 31074d71ea1SLaurent Vivier trace_esp_handle_satn_stop(s->cmdlen); 31174d71ea1SLaurent Vivier s->do_cmd = 1; 31274d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 31374d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 31474d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 31574d71ea1SLaurent Vivier esp_raise_irq(s); 31674d71ea1SLaurent Vivier } 31774d71ea1SLaurent Vivier } 31874d71ea1SLaurent Vivier 3199f149aa9Spbrook static void handle_satn_stop(ESPState *s) 3209f149aa9Spbrook { 3211b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 32273d74342SBlue Swirl s->dma_cb = handle_satn_stop; 32373d74342SBlue Swirl return; 32473d74342SBlue Swirl } 325c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 3266c1fef6bSPrasad J Pandit s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); 3279f149aa9Spbrook if (s->cmdlen) { 328bf4b9889SBlue Swirl trace_esp_handle_satn_stop(s->cmdlen); 3299f149aa9Spbrook s->do_cmd = 1; 330c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 3315ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3325ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 333c73f96fdSblueswir1 esp_raise_irq(s); 3349f149aa9Spbrook } 3359f149aa9Spbrook } 3369f149aa9Spbrook 33774d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 33874d71ea1SLaurent Vivier { 33974d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 34074d71ea1SLaurent Vivier s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 34174d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 34274d71ea1SLaurent Vivier esp_raise_irq(s); 34374d71ea1SLaurent Vivier } 34474d71ea1SLaurent Vivier 3450fc5c15aSpbrook static void write_response(ESPState *s) 3462f275b8fSbellard { 347bf4b9889SBlue Swirl trace_esp_write_response(s->status); 3483944966dSPaolo Bonzini s->ti_buf[0] = s->status; 3490fc5c15aSpbrook s->ti_buf[1] = 0; 3504f6200f0Sbellard if (s->dma) { 35174d71ea1SLaurent Vivier if (s->dma_memory_write) { 3528b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); 353c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 3545ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; 3555ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 3564f6200f0Sbellard } else { 35774d71ea1SLaurent Vivier set_pdma(s, TI, 0, 2); 35874d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 35974d71ea1SLaurent Vivier esp_raise_drq(s); 36074d71ea1SLaurent Vivier return; 36174d71ea1SLaurent Vivier } 36274d71ea1SLaurent Vivier } else { 3630fc5c15aSpbrook s->ti_size = 2; 3644f6200f0Sbellard s->ti_rptr = 0; 365d020aa50SPaolo Bonzini s->ti_wptr = 2; 3665ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 3674f6200f0Sbellard } 368c73f96fdSblueswir1 esp_raise_irq(s); 3692f275b8fSbellard } 3704f6200f0Sbellard 371a917d384Spbrook static void esp_dma_done(ESPState *s) 3724d611c9aSpbrook { 373c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 3745ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_BS; 3755ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 3765ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 377c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 378c73f96fdSblueswir1 esp_raise_irq(s); 3794d611c9aSpbrook } 380a917d384Spbrook 38174d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 38274d71ea1SLaurent Vivier { 3834ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 38474d71ea1SLaurent Vivier int len = s->pdma_cur - s->pdma_start; 38574d71ea1SLaurent Vivier if (s->do_cmd) { 38674d71ea1SLaurent Vivier s->ti_size = 0; 38774d71ea1SLaurent Vivier s->cmdlen = 0; 38874d71ea1SLaurent Vivier s->do_cmd = 0; 38974d71ea1SLaurent Vivier do_cmd(s, s->cmdbuf); 39074d71ea1SLaurent Vivier return; 39174d71ea1SLaurent Vivier } 39274d71ea1SLaurent Vivier s->dma_left -= len; 39374d71ea1SLaurent Vivier s->async_buf += len; 39474d71ea1SLaurent Vivier s->async_len -= len; 39574d71ea1SLaurent Vivier if (to_device) { 39674d71ea1SLaurent Vivier s->ti_size += len; 39774d71ea1SLaurent Vivier } else { 39874d71ea1SLaurent Vivier s->ti_size -= len; 39974d71ea1SLaurent Vivier } 40074d71ea1SLaurent Vivier if (s->async_len == 0) { 40174d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 40274d71ea1SLaurent Vivier /* 40374d71ea1SLaurent Vivier * If there is still data to be read from the device then 40474d71ea1SLaurent Vivier * complete the DMA operation immediately. Otherwise defer 40574d71ea1SLaurent Vivier * until the scsi layer has completed. 40674d71ea1SLaurent Vivier */ 40774d71ea1SLaurent Vivier if (to_device || s->dma_left != 0 || s->ti_size == 0) { 40874d71ea1SLaurent Vivier return; 40974d71ea1SLaurent Vivier } 41074d71ea1SLaurent Vivier } 41174d71ea1SLaurent Vivier 41274d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 41374d71ea1SLaurent Vivier esp_dma_done(s); 41474d71ea1SLaurent Vivier } 41574d71ea1SLaurent Vivier 416a917d384Spbrook static void esp_do_dma(ESPState *s) 417a917d384Spbrook { 41867e999beSbellard uint32_t len; 4194ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 420a917d384Spbrook 421a917d384Spbrook len = s->dma_left; 422a917d384Spbrook if (s->do_cmd) { 42315407433SLaurent Vivier /* 42415407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 42515407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 42615407433SLaurent Vivier */ 427bf4b9889SBlue Swirl trace_esp_do_dma(s->cmdlen, len); 428926cde5fSPrasad J Pandit assert(s->cmdlen <= sizeof(s->cmdbuf) && 429926cde5fSPrasad J Pandit len <= sizeof(s->cmdbuf) - s->cmdlen); 43074d71ea1SLaurent Vivier if (s->dma_memory_read) { 4318b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); 43274d71ea1SLaurent Vivier } else { 43374d71ea1SLaurent Vivier set_pdma(s, CMD, s->cmdlen, len); 43474d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 43574d71ea1SLaurent Vivier esp_raise_drq(s); 43674d71ea1SLaurent Vivier return; 43774d71ea1SLaurent Vivier } 43815407433SLaurent Vivier trace_esp_handle_ti_cmd(s->cmdlen); 43915407433SLaurent Vivier s->ti_size = 0; 44015407433SLaurent Vivier s->cmdlen = 0; 44115407433SLaurent Vivier s->do_cmd = 0; 44215407433SLaurent Vivier do_cmd(s, s->cmdbuf); 443a917d384Spbrook return; 444a917d384Spbrook } 445a917d384Spbrook if (s->async_len == 0) { 446a917d384Spbrook /* Defer until data is available. */ 447a917d384Spbrook return; 448a917d384Spbrook } 449a917d384Spbrook if (len > s->async_len) { 450a917d384Spbrook len = s->async_len; 451a917d384Spbrook } 452a917d384Spbrook if (to_device) { 45374d71ea1SLaurent Vivier if (s->dma_memory_read) { 4548b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 455a917d384Spbrook } else { 45674d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 45774d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 45874d71ea1SLaurent Vivier esp_raise_drq(s); 45974d71ea1SLaurent Vivier return; 46074d71ea1SLaurent Vivier } 46174d71ea1SLaurent Vivier } else { 46274d71ea1SLaurent Vivier if (s->dma_memory_write) { 4638b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 46474d71ea1SLaurent Vivier } else { 46574d71ea1SLaurent Vivier set_pdma(s, ASYNC, 0, len); 46674d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 46774d71ea1SLaurent Vivier esp_raise_drq(s); 46874d71ea1SLaurent Vivier return; 46974d71ea1SLaurent Vivier } 470a917d384Spbrook } 471a917d384Spbrook s->dma_left -= len; 472a917d384Spbrook s->async_buf += len; 473a917d384Spbrook s->async_len -= len; 47494d5c79dSMark Cave-Ayland if (to_device) { 4756787f5faSpbrook s->ti_size += len; 47694d5c79dSMark Cave-Ayland } else { 4776787f5faSpbrook s->ti_size -= len; 47894d5c79dSMark Cave-Ayland } 479a917d384Spbrook if (s->async_len == 0) { 480ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 48194d5c79dSMark Cave-Ayland /* 48294d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 48394d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 48494d5c79dSMark Cave-Ayland * until the scsi layer has completed. 48594d5c79dSMark Cave-Ayland */ 486ad3376ccSPaolo Bonzini if (to_device || s->dma_left != 0 || s->ti_size == 0) { 487ad3376ccSPaolo Bonzini return; 488a917d384Spbrook } 489a917d384Spbrook } 490ad3376ccSPaolo Bonzini 4916787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 492a917d384Spbrook esp_dma_done(s); 493a917d384Spbrook } 494a917d384Spbrook 495ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status) 496a917d384Spbrook { 497bf4b9889SBlue Swirl trace_esp_command_complete(); 498c6df7102SPaolo Bonzini if (s->ti_size != 0) { 499bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 500c6df7102SPaolo Bonzini } 501a917d384Spbrook s->ti_size = 0; 502a917d384Spbrook s->dma_left = 0; 503a917d384Spbrook s->async_len = 0; 504aba1f023SPaolo Bonzini if (status) { 505bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 506c6df7102SPaolo Bonzini } 507aba1f023SPaolo Bonzini s->status = status; 5085ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] = STAT_ST; 509a917d384Spbrook esp_dma_done(s); 5105c6c0e51SHannes Reinecke if (s->current_req) { 5115c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 5125c6c0e51SHannes Reinecke s->current_req = NULL; 513a917d384Spbrook s->current_dev = NULL; 5145c6c0e51SHannes Reinecke } 515c6df7102SPaolo Bonzini } 516c6df7102SPaolo Bonzini 51717ea26c2SHannes Reinecke void esp_command_complete(SCSIRequest *req, size_t resid) 518ea84a442SGuenter Roeck { 519ea84a442SGuenter Roeck ESPState *s = req->hba_private; 520ea84a442SGuenter Roeck 521ea84a442SGuenter Roeck if (s->rregs[ESP_RSTAT] & STAT_INT) { 52294d5c79dSMark Cave-Ayland /* 52394d5c79dSMark Cave-Ayland * Defer handling command complete until the previous 524ea84a442SGuenter Roeck * interrupt has been handled. 525ea84a442SGuenter Roeck */ 526ea84a442SGuenter Roeck trace_esp_command_complete_deferred(); 52717ea26c2SHannes Reinecke s->deferred_status = req->status; 528ea84a442SGuenter Roeck s->deferred_complete = true; 529ea84a442SGuenter Roeck return; 530ea84a442SGuenter Roeck } 53117ea26c2SHannes Reinecke esp_report_command_complete(s, req->status); 532ea84a442SGuenter Roeck } 533ea84a442SGuenter Roeck 5349c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 535c6df7102SPaolo Bonzini { 536e6810db8SHervé Poussineau ESPState *s = req->hba_private; 537c6df7102SPaolo Bonzini 5387f0b6e11SPaolo Bonzini assert(!s->do_cmd); 539bf4b9889SBlue Swirl trace_esp_transfer_data(s->dma_left, s->ti_size); 540aba1f023SPaolo Bonzini s->async_len = len; 5410c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 5426787f5faSpbrook if (s->dma_left) { 543a917d384Spbrook esp_do_dma(s); 544*5eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 54594d5c79dSMark Cave-Ayland /* 54694d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 54794d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 54894d5c79dSMark Cave-Ayland */ 5496787f5faSpbrook esp_dma_done(s); 5506787f5faSpbrook } 551a917d384Spbrook } 5522e5d83bbSpbrook 5532f275b8fSbellard static void handle_ti(ESPState *s) 5542f275b8fSbellard { 5554d611c9aSpbrook uint32_t dmalen, minlen; 5562f275b8fSbellard 5577246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 5587246e160SHervé Poussineau s->dma_cb = handle_ti; 5597246e160SHervé Poussineau return; 5607246e160SHervé Poussineau } 5617246e160SHervé Poussineau 562c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 563db59203dSpbrook 56494d5c79dSMark Cave-Ayland if (s->do_cmd) { 565926cde5fSPrasad J Pandit minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; 56694d5c79dSMark Cave-Ayland } else if (s->ti_size < 0) { 56767e999beSbellard minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; 56894d5c79dSMark Cave-Ayland } else { 569db59203dSpbrook minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; 57094d5c79dSMark Cave-Ayland } 571bf4b9889SBlue Swirl trace_esp_handle_ti(minlen); 5724f6200f0Sbellard if (s->dma) { 5734d611c9aSpbrook s->dma_left = minlen; 5745ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 5754d611c9aSpbrook esp_do_dma(s); 57615407433SLaurent Vivier } else if (s->do_cmd) { 577bf4b9889SBlue Swirl trace_esp_handle_ti_cmd(s->cmdlen); 5789f149aa9Spbrook s->ti_size = 0; 5799f149aa9Spbrook s->cmdlen = 0; 5809f149aa9Spbrook s->do_cmd = 0; 5819f149aa9Spbrook do_cmd(s, s->cmdbuf); 5824f6200f0Sbellard } 5832f275b8fSbellard } 5842f275b8fSbellard 5859c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 5866f7e9aecSbellard { 5875aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 5885aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 589c9cf45c1SHannes Reinecke s->tchi_written = 0; 5904e9aec74Spbrook s->ti_size = 0; 5914e9aec74Spbrook s->ti_rptr = 0; 5924e9aec74Spbrook s->ti_wptr = 0; 5934e9aec74Spbrook s->dma = 0; 5949f149aa9Spbrook s->do_cmd = 0; 59573d74342SBlue Swirl s->dma_cb = NULL; 5968dea1dd4Sblueswir1 5978dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 5986f7e9aecSbellard } 5996f7e9aecSbellard 600a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 60185948643SBlue Swirl { 60285948643SBlue Swirl qemu_irq_lower(s->irq); 60374d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 604a391fdbcSHervé Poussineau esp_hard_reset(s); 60585948643SBlue Swirl } 60685948643SBlue Swirl 607a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 6082d069babSblueswir1 { 60985948643SBlue Swirl if (level) { 610a391fdbcSHervé Poussineau esp_soft_reset(s); 61185948643SBlue Swirl } 6122d069babSblueswir1 } 6132d069babSblueswir1 6149c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 61573d74342SBlue Swirl { 616b630c075SMark Cave-Ayland uint32_t val; 61773d74342SBlue Swirl 6186f7e9aecSbellard switch (saddr) { 6195ad6bb97Sblueswir1 case ESP_FIFO: 6205ad6bb97Sblueswir1 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 6218dea1dd4Sblueswir1 /* Data out. */ 622ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 6235ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 624ff589551SPrasad J Pandit } else if (s->ti_rptr < s->ti_wptr) { 625ff589551SPrasad J Pandit s->ti_size--; 6265ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; 6274f6200f0Sbellard } 628ff589551SPrasad J Pandit if (s->ti_rptr == s->ti_wptr) { 6294f6200f0Sbellard s->ti_rptr = 0; 6304f6200f0Sbellard s->ti_wptr = 0; 6314f6200f0Sbellard } 632b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 6334f6200f0Sbellard break; 6345ad6bb97Sblueswir1 case ESP_RINTR: 63594d5c79dSMark Cave-Ayland /* 63694d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 63794d5c79dSMark Cave-Ayland * except TC 63894d5c79dSMark Cave-Ayland */ 639b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 6402814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 6412814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 6422814df28SBlue Swirl s->rregs[ESP_RSEQ] = SEQ_CD; 643c73f96fdSblueswir1 esp_lower_irq(s); 644ea84a442SGuenter Roeck if (s->deferred_complete) { 645ea84a442SGuenter Roeck esp_report_command_complete(s, s->deferred_status); 646ea84a442SGuenter Roeck s->deferred_complete = false; 647ea84a442SGuenter Roeck } 648b630c075SMark Cave-Ayland break; 649c9cf45c1SHannes Reinecke case ESP_TCHI: 650c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 651c9cf45c1SHannes Reinecke if (!s->tchi_written) { 652b630c075SMark Cave-Ayland val = s->chip_id; 653b630c075SMark Cave-Ayland } else { 654b630c075SMark Cave-Ayland val = s->rregs[saddr]; 655c9cf45c1SHannes Reinecke } 656b630c075SMark Cave-Ayland break; 6576f7e9aecSbellard default: 658b630c075SMark Cave-Ayland val = s->rregs[saddr]; 6596f7e9aecSbellard break; 6606f7e9aecSbellard } 661b630c075SMark Cave-Ayland 662b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 663b630c075SMark Cave-Ayland return val; 6646f7e9aecSbellard } 6656f7e9aecSbellard 6669c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 6676f7e9aecSbellard { 668bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 6696f7e9aecSbellard switch (saddr) { 670c9cf45c1SHannes Reinecke case ESP_TCHI: 671c9cf45c1SHannes Reinecke s->tchi_written = true; 672c9cf45c1SHannes Reinecke /* fall through */ 6735ad6bb97Sblueswir1 case ESP_TCLO: 6745ad6bb97Sblueswir1 case ESP_TCMID: 6755ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 6764f6200f0Sbellard break; 6775ad6bb97Sblueswir1 case ESP_FIFO: 6789f149aa9Spbrook if (s->do_cmd) { 679926cde5fSPrasad J Pandit if (s->cmdlen < ESP_CMDBUF_SZ) { 6809f149aa9Spbrook s->cmdbuf[s->cmdlen++] = val & 0xff; 681c98c6c10SPrasad J Pandit } else { 682c98c6c10SPrasad J Pandit trace_esp_error_fifo_overrun(); 683c98c6c10SPrasad J Pandit } 684ff589551SPrasad J Pandit } else if (s->ti_wptr == TI_BUFSZ - 1) { 6853af4e9aaSHervé Poussineau trace_esp_error_fifo_overrun(); 6862e5d83bbSpbrook } else { 6874f6200f0Sbellard s->ti_size++; 6884f6200f0Sbellard s->ti_buf[s->ti_wptr++] = val & 0xff; 6892e5d83bbSpbrook } 6904f6200f0Sbellard break; 6915ad6bb97Sblueswir1 case ESP_CMD: 6924f6200f0Sbellard s->rregs[saddr] = val; 6935ad6bb97Sblueswir1 if (val & CMD_DMA) { 6944f6200f0Sbellard s->dma = 1; 6956787f5faSpbrook /* Reload DMA counter. */ 69696676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 69796676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 69896676c2fSMark Cave-Ayland } else { 699c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 70096676c2fSMark Cave-Ayland } 7014f6200f0Sbellard } else { 7024f6200f0Sbellard s->dma = 0; 7034f6200f0Sbellard } 7045ad6bb97Sblueswir1 switch (val & CMD_CMD) { 7055ad6bb97Sblueswir1 case CMD_NOP: 706bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 7072f275b8fSbellard break; 7085ad6bb97Sblueswir1 case CMD_FLUSH: 709bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 71094d5c79dSMark Cave-Ayland /*s->ti_size = 0;*/ 7115ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7125ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 713a214c598Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 7146f7e9aecSbellard break; 7155ad6bb97Sblueswir1 case CMD_RESET: 716bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 717a391fdbcSHervé Poussineau esp_soft_reset(s); 7186f7e9aecSbellard break; 7195ad6bb97Sblueswir1 case CMD_BUSRESET: 720bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 7215ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_RST; 7225ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 723c73f96fdSblueswir1 esp_raise_irq(s); 7249e61bde5Sbellard } 7252f275b8fSbellard break; 7265ad6bb97Sblueswir1 case CMD_TI: 7270097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 7282f275b8fSbellard handle_ti(s); 7292f275b8fSbellard break; 7305ad6bb97Sblueswir1 case CMD_ICCS: 731bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 7320fc5c15aSpbrook write_response(s); 7334bf5801dSblueswir1 s->rregs[ESP_RINTR] = INTR_FC; 7344bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 7352f275b8fSbellard break; 7365ad6bb97Sblueswir1 case CMD_MSGACC: 737bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 7385ad6bb97Sblueswir1 s->rregs[ESP_RINTR] = INTR_DC; 7395ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 7404e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 7414e2a68c1SArtyom Tarasenko esp_raise_irq(s); 7426f7e9aecSbellard break; 7430fd0eb21SBlue Swirl case CMD_PAD: 744bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 7450fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 7460fd0eb21SBlue Swirl s->rregs[ESP_RINTR] = INTR_FC; 7470fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 7480fd0eb21SBlue Swirl break; 7495ad6bb97Sblueswir1 case CMD_SATN: 750bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 7516f7e9aecSbellard break; 7526915bff1SHervé Poussineau case CMD_RSTATN: 7536915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 7546915bff1SHervé Poussineau break; 7555e1e0a3bSBlue Swirl case CMD_SEL: 756bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 757f2818f22SArtyom Tarasenko handle_s_without_atn(s); 7585e1e0a3bSBlue Swirl break; 7595ad6bb97Sblueswir1 case CMD_SELATN: 760bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 7612f275b8fSbellard handle_satn(s); 7622f275b8fSbellard break; 7635ad6bb97Sblueswir1 case CMD_SELATNS: 764bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 7659f149aa9Spbrook handle_satn_stop(s); 7662f275b8fSbellard break; 7675ad6bb97Sblueswir1 case CMD_ENSEL: 768bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 769e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 77074ec6048Sblueswir1 break; 7716fe84c18SHervé Poussineau case CMD_DISSEL: 7726fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 7736fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 7746fe84c18SHervé Poussineau esp_raise_irq(s); 7756fe84c18SHervé Poussineau break; 7762f275b8fSbellard default: 7773af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 7786f7e9aecSbellard break; 7796f7e9aecSbellard } 7806f7e9aecSbellard break; 7815ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 7824f6200f0Sbellard break; 7835ad6bb97Sblueswir1 case ESP_CFG1: 7849ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 7859ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 7864f6200f0Sbellard s->rregs[saddr] = val; 7874f6200f0Sbellard break; 7885ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 7894f6200f0Sbellard break; 7906f7e9aecSbellard default: 7913af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 7928dea1dd4Sblueswir1 return; 7936f7e9aecSbellard } 7942f275b8fSbellard s->wregs[saddr] = val; 7956f7e9aecSbellard } 7966f7e9aecSbellard 797a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 7988372d383SPeter Maydell unsigned size, bool is_write, 7998372d383SPeter Maydell MemTxAttrs attrs) 80067bb5314SAvi Kivity { 80167bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 80267bb5314SAvi Kivity } 8036f7e9aecSbellard 80474d71ea1SLaurent Vivier static bool esp_pdma_needed(void *opaque) 80574d71ea1SLaurent Vivier { 80674d71ea1SLaurent Vivier ESPState *s = opaque; 80774d71ea1SLaurent Vivier return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 80874d71ea1SLaurent Vivier s->dma_enabled; 80974d71ea1SLaurent Vivier } 81074d71ea1SLaurent Vivier 81174d71ea1SLaurent Vivier static const VMStateDescription vmstate_esp_pdma = { 81274d71ea1SLaurent Vivier .name = "esp/pdma", 81374d71ea1SLaurent Vivier .version_id = 1, 81474d71ea1SLaurent Vivier .minimum_version_id = 1, 81574d71ea1SLaurent Vivier .needed = esp_pdma_needed, 81674d71ea1SLaurent Vivier .fields = (VMStateField[]) { 81774d71ea1SLaurent Vivier VMSTATE_BUFFER(pdma_buf, ESPState), 81874d71ea1SLaurent Vivier VMSTATE_INT32(pdma_origin, ESPState), 81974d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_len, ESPState), 82074d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_start, ESPState), 82174d71ea1SLaurent Vivier VMSTATE_UINT32(pdma_cur, ESPState), 82274d71ea1SLaurent Vivier VMSTATE_END_OF_LIST() 82374d71ea1SLaurent Vivier } 82474d71ea1SLaurent Vivier }; 82574d71ea1SLaurent Vivier 8260bd005beSMark Cave-Ayland static int esp_pre_save(void *opaque) 8270bd005beSMark Cave-Ayland { 8280bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8290bd005beSMark Cave-Ayland 8300bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 8310bd005beSMark Cave-Ayland return 0; 8320bd005beSMark Cave-Ayland } 8330bd005beSMark Cave-Ayland 8340bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 8350bd005beSMark Cave-Ayland { 8360bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 8370bd005beSMark Cave-Ayland 8380bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 8390bd005beSMark Cave-Ayland return 0; 8400bd005beSMark Cave-Ayland } 8410bd005beSMark Cave-Ayland 8429c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 843cc9952f3SBlue Swirl .name = "esp", 8440bd005beSMark Cave-Ayland .version_id = 5, 845cc9952f3SBlue Swirl .minimum_version_id = 3, 8460bd005beSMark Cave-Ayland .pre_save = esp_pre_save, 8470bd005beSMark Cave-Ayland .post_load = esp_post_load, 848cc9952f3SBlue Swirl .fields = (VMStateField[]) { 849cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 850cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 851cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 852cc9952f3SBlue Swirl VMSTATE_UINT32(ti_rptr, ESPState), 853cc9952f3SBlue Swirl VMSTATE_UINT32(ti_wptr, ESPState), 854cc9952f3SBlue Swirl VMSTATE_BUFFER(ti_buf, ESPState), 8553944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 856ea84a442SGuenter Roeck VMSTATE_UINT32(deferred_status, ESPState), 857ea84a442SGuenter Roeck VMSTATE_BOOL(deferred_complete, ESPState), 858cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 859cc966774SPaolo Bonzini VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), 860cc966774SPaolo Bonzini VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), 861cc9952f3SBlue Swirl VMSTATE_UINT32(cmdlen, ESPState), 862cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 863cc9952f3SBlue Swirl VMSTATE_UINT32(dma_left, ESPState), 864cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 86574d71ea1SLaurent Vivier }, 86674d71ea1SLaurent Vivier .subsections = (const VMStateDescription * []) { 86774d71ea1SLaurent Vivier &vmstate_esp_pdma, 86874d71ea1SLaurent Vivier NULL 8696f7e9aecSbellard } 870cc9952f3SBlue Swirl }; 8716f7e9aecSbellard 872a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 873a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 874a391fdbcSHervé Poussineau { 875a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 876eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 877a391fdbcSHervé Poussineau uint32_t saddr; 878a391fdbcSHervé Poussineau 879a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 880eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 881a391fdbcSHervé Poussineau } 882a391fdbcSHervé Poussineau 883a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 884a391fdbcSHervé Poussineau unsigned int size) 885a391fdbcSHervé Poussineau { 886a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 887eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 888a391fdbcSHervé Poussineau uint32_t saddr; 889a391fdbcSHervé Poussineau 890a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 891eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 892a391fdbcSHervé Poussineau } 893a391fdbcSHervé Poussineau 894a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 895a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 896a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 897a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 898a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 899a391fdbcSHervé Poussineau }; 900a391fdbcSHervé Poussineau 90174d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 90274d71ea1SLaurent Vivier uint64_t val, unsigned int size) 90374d71ea1SLaurent Vivier { 90474d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 905eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 90674d71ea1SLaurent Vivier uint32_t dmalen; 90774d71ea1SLaurent Vivier uint8_t *buf = get_pdma_buf(s); 90874d71ea1SLaurent Vivier 909960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 910960ebfd9SMark Cave-Ayland 911c47b5835SMark Cave-Ayland dmalen = esp_get_tc(s); 91274d71ea1SLaurent Vivier if (dmalen == 0 || s->pdma_len == 0) { 91374d71ea1SLaurent Vivier return; 91474d71ea1SLaurent Vivier } 91574d71ea1SLaurent Vivier switch (size) { 91674d71ea1SLaurent Vivier case 1: 91774d71ea1SLaurent Vivier buf[s->pdma_cur++] = val; 91874d71ea1SLaurent Vivier s->pdma_len--; 91974d71ea1SLaurent Vivier dmalen--; 92074d71ea1SLaurent Vivier break; 92174d71ea1SLaurent Vivier case 2: 92274d71ea1SLaurent Vivier buf[s->pdma_cur++] = val >> 8; 92374d71ea1SLaurent Vivier buf[s->pdma_cur++] = val; 92474d71ea1SLaurent Vivier s->pdma_len -= 2; 92574d71ea1SLaurent Vivier dmalen -= 2; 92674d71ea1SLaurent Vivier break; 92774d71ea1SLaurent Vivier } 928c47b5835SMark Cave-Ayland esp_set_tc(s, dmalen); 92974d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 93074d71ea1SLaurent Vivier esp_lower_drq(s); 93174d71ea1SLaurent Vivier s->pdma_cb(s); 93274d71ea1SLaurent Vivier s->pdma_cb = NULL; 93374d71ea1SLaurent Vivier } 93474d71ea1SLaurent Vivier } 93574d71ea1SLaurent Vivier 93674d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 93774d71ea1SLaurent Vivier unsigned int size) 93874d71ea1SLaurent Vivier { 93974d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 940eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 94174d71ea1SLaurent Vivier uint8_t *buf = get_pdma_buf(s); 94274d71ea1SLaurent Vivier uint64_t val = 0; 94374d71ea1SLaurent Vivier 944960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 945960ebfd9SMark Cave-Ayland 94674d71ea1SLaurent Vivier if (s->pdma_len == 0) { 94774d71ea1SLaurent Vivier return 0; 94874d71ea1SLaurent Vivier } 94974d71ea1SLaurent Vivier switch (size) { 95074d71ea1SLaurent Vivier case 1: 95174d71ea1SLaurent Vivier val = buf[s->pdma_cur++]; 95274d71ea1SLaurent Vivier s->pdma_len--; 95374d71ea1SLaurent Vivier break; 95474d71ea1SLaurent Vivier case 2: 95574d71ea1SLaurent Vivier val = buf[s->pdma_cur++]; 95674d71ea1SLaurent Vivier val = (val << 8) | buf[s->pdma_cur++]; 95774d71ea1SLaurent Vivier s->pdma_len -= 2; 95874d71ea1SLaurent Vivier break; 95974d71ea1SLaurent Vivier } 96074d71ea1SLaurent Vivier 96174d71ea1SLaurent Vivier if (s->pdma_len == 0 && s->pdma_cb) { 96274d71ea1SLaurent Vivier esp_lower_drq(s); 96374d71ea1SLaurent Vivier s->pdma_cb(s); 96474d71ea1SLaurent Vivier s->pdma_cb = NULL; 96574d71ea1SLaurent Vivier } 96674d71ea1SLaurent Vivier return val; 96774d71ea1SLaurent Vivier } 96874d71ea1SLaurent Vivier 96974d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 97074d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 97174d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 97274d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 97374d71ea1SLaurent Vivier .valid.min_access_size = 1, 97474d71ea1SLaurent Vivier .valid.max_access_size = 2, 97574d71ea1SLaurent Vivier }; 97674d71ea1SLaurent Vivier 977afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 978afd4030cSPaolo Bonzini .tcq = false, 9797e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 9807e0380b9SPaolo Bonzini .max_lun = 7, 981afd4030cSPaolo Bonzini 982c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 98394d3f98aSPaolo Bonzini .complete = esp_command_complete, 98494d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 985cfdc1bb0SPaolo Bonzini }; 986cfdc1bb0SPaolo Bonzini 987a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 988cfb9de9cSPaul Brook { 98984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 990eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 991a391fdbcSHervé Poussineau 992a391fdbcSHervé Poussineau switch (irq) { 993a391fdbcSHervé Poussineau case 0: 994a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 995a391fdbcSHervé Poussineau break; 996a391fdbcSHervé Poussineau case 1: 997a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 998a391fdbcSHervé Poussineau break; 999a391fdbcSHervé Poussineau } 1000a391fdbcSHervé Poussineau } 1001a391fdbcSHervé Poussineau 1002b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1003a391fdbcSHervé Poussineau { 1004b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 100584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1006eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1007eb169c76SMark Cave-Ayland 1008eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1009eb169c76SMark Cave-Ayland return; 1010eb169c76SMark Cave-Ayland } 10116f7e9aecSbellard 1012b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 101374d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1014a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 10156f7e9aecSbellard 1016d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 101729776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 101874d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1019b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 102074d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 102174d71ea1SLaurent Vivier sysbus, "esp-pdma", 2); 102274d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 10236f7e9aecSbellard 1024b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 10252d069babSblueswir1 1026b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 102767e999beSbellard } 1028cfb9de9cSPaul Brook 1029a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1030a391fdbcSHervé Poussineau { 103184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1032eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1033eb169c76SMark Cave-Ayland 1034eb169c76SMark Cave-Ayland esp_hard_reset(s); 1035eb169c76SMark Cave-Ayland } 1036eb169c76SMark Cave-Ayland 1037eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1038eb169c76SMark Cave-Ayland { 1039eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1040eb169c76SMark Cave-Ayland 1041eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1042a391fdbcSHervé Poussineau } 1043a391fdbcSHervé Poussineau 1044a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1045a391fdbcSHervé Poussineau .name = "sysbusespscsi", 10460bd005beSMark Cave-Ayland .version_id = 2, 1047ea84a442SGuenter Roeck .minimum_version_id = 1, 1048a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 10490bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1050a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1051a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1052a391fdbcSHervé Poussineau } 1053999e12bbSAnthony Liguori }; 1054999e12bbSAnthony Liguori 1055a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1056999e12bbSAnthony Liguori { 105739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1058999e12bbSAnthony Liguori 1059b09318caSHu Tao dc->realize = sysbus_esp_realize; 1060a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1061a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1062125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 106363235df8SBlue Swirl } 1064999e12bbSAnthony Liguori 10651f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 106684fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 106739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1068eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1069a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1070a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 107163235df8SBlue Swirl }; 107263235df8SBlue Swirl 1073eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1074eb169c76SMark Cave-Ayland { 1075eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1076eb169c76SMark Cave-Ayland 1077eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1078eb169c76SMark Cave-Ayland dc->user_creatable = false; 1079eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1080eb169c76SMark Cave-Ayland } 1081eb169c76SMark Cave-Ayland 1082eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1083eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1084eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1085eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1086eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1087eb169c76SMark Cave-Ayland }; 1088eb169c76SMark Cave-Ayland 108983f7d43aSAndreas Färber static void esp_register_types(void) 1090cfb9de9cSPaul Brook { 1091a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1092eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1093cfb9de9cSPaul Brook } 1094cfb9de9cSPaul Brook 109583f7d43aSAndreas Färber type_init(esp_register_types) 1096