xref: /qemu/hw/scsi/esp.c (revision 421d1ca509eec29b07e3e5113b1ed9f6e8ef3e4b)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
12449c60d16SMark Cave-Ayland     uint32_t n, n2;
12549c60d16SMark Cave-Ayland     int len;
1267b320a8eSMark Cave-Ayland 
1277b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1287b320a8eSMark Cave-Ayland         return 0;
1297b320a8eSMark Cave-Ayland     }
1307b320a8eSMark Cave-Ayland 
13149c60d16SMark Cave-Ayland     len = maxlen;
13249c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1337b320a8eSMark Cave-Ayland     if (dest) {
1347b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1357b320a8eSMark Cave-Ayland     }
1367b320a8eSMark Cave-Ayland 
13749c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
13849c60d16SMark Cave-Ayland     len -= n;
13949c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14049c60d16SMark Cave-Ayland     if (len) {
14149c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14249c60d16SMark Cave-Ayland         if (dest) {
14349c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
14449c60d16SMark Cave-Ayland         }
14549c60d16SMark Cave-Ayland         n += n2;
14649c60d16SMark Cave-Ayland     }
14749c60d16SMark Cave-Ayland 
1487b320a8eSMark Cave-Ayland     return n;
1497b320a8eSMark Cave-Ayland }
1507b320a8eSMark Cave-Ayland 
151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
152c47b5835SMark Cave-Ayland {
153c47b5835SMark Cave-Ayland     uint32_t dmalen;
154c47b5835SMark Cave-Ayland 
155c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
156c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
157c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
158c47b5835SMark Cave-Ayland 
159c47b5835SMark Cave-Ayland     return dmalen;
160c47b5835SMark Cave-Ayland }
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
163c47b5835SMark Cave-Ayland {
164c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
165c5d7df28SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
167c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
168c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
169c5d7df28SMark Cave-Ayland 
170c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
171c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
172c5d7df28SMark Cave-Ayland     }
173c47b5835SMark Cave-Ayland }
174c47b5835SMark Cave-Ayland 
175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
176c04ed569SMark Cave-Ayland {
177c04ed569SMark Cave-Ayland     uint32_t dmalen;
178c04ed569SMark Cave-Ayland 
179c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
180c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
181c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
182c04ed569SMark Cave-Ayland 
183c04ed569SMark Cave-Ayland     return dmalen;
184c04ed569SMark Cave-Ayland }
185c04ed569SMark Cave-Ayland 
186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
187abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
188abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
189abc139cdSMark Cave-Ayland };
190abc139cdSMark Cave-Ayland 
191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
192abc139cdSMark Cave-Ayland {
193abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
194abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
195abc139cdSMark Cave-Ayland 
196abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
197abc139cdSMark Cave-Ayland }
198abc139cdSMark Cave-Ayland 
1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2005a83e83eSMark Cave-Ayland {
2015a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2025a83e83eSMark Cave-Ayland }
2035a83e83eSMark Cave-Ayland 
204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
205761bef75SMark Cave-Ayland {
2068da90e81SMark Cave-Ayland     uint8_t val;
2078da90e81SMark Cave-Ayland 
208c5fef911SMark Cave-Ayland     val = esp_fifo_pop(&s->fifo);
2098da90e81SMark Cave-Ayland     return val;
210761bef75SMark Cave-Ayland }
211761bef75SMark Cave-Ayland 
212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
213761bef75SMark Cave-Ayland {
2148da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2158da90e81SMark Cave-Ayland 
2163c421400SMark Cave-Ayland     if (dmalen == 0) {
2178da90e81SMark Cave-Ayland         return;
2188da90e81SMark Cave-Ayland     }
2198da90e81SMark Cave-Ayland 
220e5455b8cSMark Cave-Ayland     esp_fifo_push(&s->fifo, val);
2218da90e81SMark Cave-Ayland 
2228da90e81SMark Cave-Ayland     dmalen--;
2238da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
224761bef75SMark Cave-Ayland }
225761bef75SMark Cave-Ayland 
226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2276130b188SLaurent Vivier {
2286130b188SLaurent Vivier     int target;
2296130b188SLaurent Vivier 
2306130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2316130b188SLaurent Vivier 
2326130b188SLaurent Vivier     s->ti_size = 0;
2339b2cdca2SMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_0;
2346130b188SLaurent Vivier 
235cf40a5e4SMark Cave-Ayland     if (s->current_req) {
236cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
237cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
238cf40a5e4SMark Cave-Ayland     }
239cf40a5e4SMark Cave-Ayland 
2406130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2416130b188SLaurent Vivier     if (!s->current_dev) {
2426130b188SLaurent Vivier         /* No such drive */
2436130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
244cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2456130b188SLaurent Vivier         esp_raise_irq(s);
2466130b188SLaurent Vivier         return -1;
2476130b188SLaurent Vivier     }
2484e78f3bfSMark Cave-Ayland 
2494e78f3bfSMark Cave-Ayland     /*
2504e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
251c90b2792SMark Cave-Ayland      * either in esp_transfer_data() or esp_command_complete()
2524e78f3bfSMark Cave-Ayland      */
2536130b188SLaurent Vivier     return 0;
2546130b188SLaurent Vivier }
2556130b188SLaurent Vivier 
2563ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
2573ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
2583ee9a475SMark Cave-Ayland 
2594eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2609f149aa9Spbrook {
2617b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2629f149aa9Spbrook     int32_t datalen;
263f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2647b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2659f149aa9Spbrook 
2664eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
267023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
26899545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
26999545751SMark Cave-Ayland         return;
27099545751SMark Cave-Ayland     }
2717b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
272023666daSMark Cave-Ayland 
2734eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
274b22f83d8SAlexandra Diupina     if (!current_lun) {
275b22f83d8SAlexandra Diupina         /* No such drive */
276b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
277b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
278b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
279b22f83d8SAlexandra Diupina         esp_raise_irq(s);
280b22f83d8SAlexandra Diupina         return;
281b22f83d8SAlexandra Diupina     }
282b22f83d8SAlexandra Diupina 
283fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
284c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
28567e999beSbellard     s->ti_size = datalen;
286023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
287c90b2792SMark Cave-Ayland     s->data_ready = false;
28867e999beSbellard     if (datalen != 0) {
2894e78f3bfSMark Cave-Ayland         /*
290c90b2792SMark Cave-Ayland          * Switch to DATA phase but wait until initial data xfer is
2914e78f3bfSMark Cave-Ayland          * complete before raising the command completion interrupt
2924e78f3bfSMark Cave-Ayland          */
293c90b2792SMark Cave-Ayland         if (datalen > 0) {
294abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
2954f6200f0Sbellard         } else {
296abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
2972f275b8fSbellard         }
2984e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
2994e78f3bfSMark Cave-Ayland         return;
3004e78f3bfSMark Cave-Ayland     }
3014e78f3bfSMark Cave-Ayland }
3022f275b8fSbellard 
3034eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
304f2818f22SArtyom Tarasenko {
3054eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3064eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
307023666daSMark Cave-Ayland 
3084eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3094eb86065SPaolo Bonzini         s->lun = message & 7;
310023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3114eb86065SPaolo Bonzini     }
312f2818f22SArtyom Tarasenko 
313799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
314023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3154eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
316fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
317023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
318023666daSMark Cave-Ayland     }
3194eb86065SPaolo Bonzini }
320023666daSMark Cave-Ayland 
3214eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3224eb86065SPaolo Bonzini {
3234eb86065SPaolo Bonzini     do_message_phase(s);
3244eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3254eb86065SPaolo Bonzini     do_command_phase(s);
326f2818f22SArtyom Tarasenko }
327f2818f22SArtyom Tarasenko 
3289f149aa9Spbrook static void handle_satn(ESPState *s)
3299f149aa9Spbrook {
3301b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
33173d74342SBlue Swirl         s->dma_cb = handle_satn;
33273d74342SBlue Swirl         return;
33373d74342SBlue Swirl     }
334b46a43a2SMark Cave-Ayland 
3351bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3361bcaf71bSMark Cave-Ayland         return;
3371bcaf71bSMark Cave-Ayland     }
3383ee9a475SMark Cave-Ayland 
3393ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3403ee9a475SMark Cave-Ayland 
3413ee9a475SMark Cave-Ayland     if (s->dma) {
3423ee9a475SMark Cave-Ayland         esp_do_dma(s);
3433ee9a475SMark Cave-Ayland     } else {
344d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3459f149aa9Spbrook     }
34694d5c79dSMark Cave-Ayland }
3479f149aa9Spbrook 
348f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
349f2818f22SArtyom Tarasenko {
3501b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
35173d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
35273d74342SBlue Swirl         return;
35373d74342SBlue Swirl     }
354b46a43a2SMark Cave-Ayland 
3551bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3561bcaf71bSMark Cave-Ayland         return;
3571bcaf71bSMark Cave-Ayland     }
3589ff0fd12SMark Cave-Ayland 
359abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_CD);
3609ff0fd12SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
3619ff0fd12SMark Cave-Ayland 
3629ff0fd12SMark Cave-Ayland     if (s->dma) {
3639ff0fd12SMark Cave-Ayland         esp_do_dma(s);
3649ff0fd12SMark Cave-Ayland     } else {
365d39592ffSMark Cave-Ayland         esp_do_nodma(s);
366f2818f22SArtyom Tarasenko     }
367f2818f22SArtyom Tarasenko }
368f2818f22SArtyom Tarasenko 
3699f149aa9Spbrook static void handle_satn_stop(ESPState *s)
3709f149aa9Spbrook {
3711b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37273d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
37373d74342SBlue Swirl         return;
37473d74342SBlue Swirl     }
375b46a43a2SMark Cave-Ayland 
3761bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3771bcaf71bSMark Cave-Ayland         return;
3781bcaf71bSMark Cave-Ayland     }
379db4d4150SMark Cave-Ayland 
380abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3815d02add4SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
382db4d4150SMark Cave-Ayland 
383db4d4150SMark Cave-Ayland     if (s->dma) {
384db4d4150SMark Cave-Ayland         esp_do_dma(s);
385db4d4150SMark Cave-Ayland     } else {
386d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3879f149aa9Spbrook     }
3889f149aa9Spbrook }
3899f149aa9Spbrook 
3900fc5c15aSpbrook static void write_response(ESPState *s)
3912f275b8fSbellard {
392bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
393042879fcSMark Cave-Ayland 
3948baa1472SMark Cave-Ayland     if (s->dma) {
3958baa1472SMark Cave-Ayland         esp_do_dma(s);
3968baa1472SMark Cave-Ayland     } else {
39783428f7aSMark Cave-Ayland         esp_do_nodma(s);
3982f275b8fSbellard     }
3998baa1472SMark Cave-Ayland }
4004f6200f0Sbellard 
4015d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s)
4025d02add4SMark Cave-Ayland {
4035d02add4SMark Cave-Ayland     const uint8_t *pbuf;
4045d02add4SMark Cave-Ayland     int cmdlen, len;
4055d02add4SMark Cave-Ayland 
4065d02add4SMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
4075d02add4SMark Cave-Ayland     if (cmdlen < s->cmdfifo_cdb_offset) {
4085d02add4SMark Cave-Ayland         return 0;
4095d02add4SMark Cave-Ayland     }
4105d02add4SMark Cave-Ayland 
4115d02add4SMark Cave-Ayland     pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
4125d02add4SMark Cave-Ayland     len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
4135d02add4SMark Cave-Ayland 
4145d02add4SMark Cave-Ayland     return len;
4155d02add4SMark Cave-Ayland }
4165d02add4SMark Cave-Ayland 
417004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
4184d611c9aSpbrook {
419af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
420cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
421c73f96fdSblueswir1         esp_raise_irq(s);
422af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
423af74b3c1SMark Cave-Ayland     }
4244d611c9aSpbrook }
425a917d384Spbrook 
426a917d384Spbrook static void esp_do_dma(ESPState *s)
427a917d384Spbrook {
428023666daSMark Cave-Ayland     uint32_t len, cmdlen;
429023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
430a917d384Spbrook 
4316cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
432ad2725afSMark Cave-Ayland 
433ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
434ad2725afSMark Cave-Ayland     case STAT_MO:
43546b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
43646b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
43746b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
43846b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
43946b0c361SMark Cave-Ayland         } else {
44067ea170eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
44167ea170eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
44267ea170eSMark Cave-Ayland             esp_raise_drq(s);
44346b0c361SMark Cave-Ayland         }
44446b0c361SMark Cave-Ayland 
44567ea170eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, len);
44667ea170eSMark Cave-Ayland         s->cmdfifo_cdb_offset += len;
44746b0c361SMark Cave-Ayland 
4483ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
4493ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
4503ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
4513ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
4523ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
4539b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
4543ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
4553ee9a475SMark Cave-Ayland 
4563ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
4573ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
4583ee9a475SMark Cave-Ayland                     esp_do_dma(s);
4593ee9a475SMark Cave-Ayland                 }
4603ee9a475SMark Cave-Ayland             }
4613ee9a475SMark Cave-Ayland             break;
4623ee9a475SMark Cave-Ayland 
463db4d4150SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
464db4d4150SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) == 1) {
465db4d4150SMark Cave-Ayland                 /* First byte received, stop in message out phase */
4669b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
467db4d4150SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
468db4d4150SMark Cave-Ayland 
469db4d4150SMark Cave-Ayland                 /* Raise command completion interrupt */
470db4d4150SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
471db4d4150SMark Cave-Ayland                 esp_raise_irq(s);
472db4d4150SMark Cave-Ayland             }
473db4d4150SMark Cave-Ayland             break;
474db4d4150SMark Cave-Ayland 
4753fd325a2SMark Cave-Ayland         case CMD_TI | CMD_DMA:
47646b0c361SMark Cave-Ayland             /* ATN remains asserted until TC == 0 */
47746b0c361SMark Cave-Ayland             if (esp_get_tc(s) == 0) {
47846b0c361SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
479cb22ce50SMark Cave-Ayland                 s->rregs[ESP_CMD] = 0;
48046b0c361SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
48146b0c361SMark Cave-Ayland                 esp_raise_irq(s);
48246b0c361SMark Cave-Ayland             }
48346b0c361SMark Cave-Ayland             break;
4843fd325a2SMark Cave-Ayland         }
4853fd325a2SMark Cave-Ayland         break;
48646b0c361SMark Cave-Ayland 
487ad2725afSMark Cave-Ayland     case STAT_CD:
488023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
489023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
49074d71ea1SLaurent Vivier         if (s->dma_memory_read) {
4910ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
492023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
493023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
494a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
49574d71ea1SLaurent Vivier         } else {
496406e8a3eSMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
497406e8a3eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
498406e8a3eSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
49974d71ea1SLaurent Vivier             esp_raise_drq(s);
5003c7f3c8bSMark Cave-Ayland         }
501023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
50215407433SLaurent Vivier         s->ti_size = 0;
50346b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
504799d90d8SMark Cave-Ayland             /* Command has been received */
505c959f218SMark Cave-Ayland             do_cmd(s);
506799d90d8SMark Cave-Ayland         }
507ad2725afSMark Cave-Ayland         break;
5081454dc76SMark Cave-Ayland 
5091454dc76SMark Cave-Ayland     case STAT_DO:
5100db89536SMark Cave-Ayland         if (!s->current_req) {
5110db89536SMark Cave-Ayland             return;
5120db89536SMark Cave-Ayland         }
5134460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
514a917d384Spbrook             /* Defer until data is available.  */
515a917d384Spbrook             return;
516a917d384Spbrook         }
517a917d384Spbrook         if (len > s->async_len) {
518a917d384Spbrook             len = s->async_len;
519a917d384Spbrook         }
5200d17ce82SMark Cave-Ayland 
52174d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5228b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
523f3666223SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
5240d17ce82SMark Cave-Ayland         } else {
5250d17ce82SMark Cave-Ayland             /* Copy FIFO data to device */
5260d17ce82SMark Cave-Ayland             len = MIN(s->async_len, ESP_FIFO_SZ);
5270d17ce82SMark Cave-Ayland             len = MIN(len, fifo8_num_used(&s->fifo));
5280d17ce82SMark Cave-Ayland             len = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
5290d17ce82SMark Cave-Ayland             esp_raise_drq(s);
5300d17ce82SMark Cave-Ayland         }
5310d17ce82SMark Cave-Ayland 
532f3666223SMark Cave-Ayland         s->async_buf += len;
533f3666223SMark Cave-Ayland         s->async_len -= len;
534f3666223SMark Cave-Ayland         s->ti_size += len;
535f3666223SMark Cave-Ayland 
536e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
537e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
538f3666223SMark Cave-Ayland             scsi_req_continue(s->current_req);
539f3666223SMark Cave-Ayland             return;
540f3666223SMark Cave-Ayland         }
541f3666223SMark Cave-Ayland 
542004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5431454dc76SMark Cave-Ayland         break;
5441454dc76SMark Cave-Ayland 
5451454dc76SMark Cave-Ayland     case STAT_DI:
5461454dc76SMark Cave-Ayland         if (!s->current_req) {
5471454dc76SMark Cave-Ayland             return;
5481454dc76SMark Cave-Ayland         }
5491454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
5501454dc76SMark Cave-Ayland             /* Defer until data is available.  */
5511454dc76SMark Cave-Ayland             return;
5521454dc76SMark Cave-Ayland         }
5531454dc76SMark Cave-Ayland         if (len > s->async_len) {
5541454dc76SMark Cave-Ayland             len = s->async_len;
5551454dc76SMark Cave-Ayland         }
556c37cc88eSMark Cave-Ayland 
55774d71ea1SLaurent Vivier         if (s->dma_memory_write) {
5588b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
55974d71ea1SLaurent Vivier         } else {
56082141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
561042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
562042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
563c37cc88eSMark Cave-Ayland             esp_raise_drq(s);
564c37cc88eSMark Cave-Ayland         }
565c37cc88eSMark Cave-Ayland 
56682141c8bSMark Cave-Ayland         s->async_buf += len;
56782141c8bSMark Cave-Ayland         s->async_len -= len;
56882141c8bSMark Cave-Ayland         s->ti_size -= len;
56982141c8bSMark Cave-Ayland         esp_set_tc(s, esp_get_tc(s) - len);
570e4e166c8SMark Cave-Ayland 
57102a3ce56SMark Cave-Ayland         if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
57202a3ce56SMark Cave-Ayland             /* If the guest underflows TC then terminate SCSI request */
57302a3ce56SMark Cave-Ayland             scsi_req_continue(s->current_req);
57402a3ce56SMark Cave-Ayland             return;
57502a3ce56SMark Cave-Ayland         }
57602a3ce56SMark Cave-Ayland 
577e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
578e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
579e4e166c8SMark Cave-Ayland             scsi_req_continue(s->current_req);
580e4e166c8SMark Cave-Ayland             return;
581e4e166c8SMark Cave-Ayland         }
582e4e166c8SMark Cave-Ayland 
583004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5841454dc76SMark Cave-Ayland         break;
5858baa1472SMark Cave-Ayland 
5868baa1472SMark Cave-Ayland     case STAT_ST:
5878baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
5888baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
5898baa1472SMark Cave-Ayland             len = MIN(len, 1);
5908baa1472SMark Cave-Ayland 
5918baa1472SMark Cave-Ayland             if (len) {
5928baa1472SMark Cave-Ayland                 buf[0] = s->status;
5938baa1472SMark Cave-Ayland 
5948baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
5958baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
5968baa1472SMark Cave-Ayland                 } else {
5978baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
5988baa1472SMark Cave-Ayland                 }
5998baa1472SMark Cave-Ayland 
600*421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
6018baa1472SMark Cave-Ayland                 esp_set_phase(s, STAT_MI);
6028baa1472SMark Cave-Ayland 
6038baa1472SMark Cave-Ayland                 if (esp_get_tc(s) > 0) {
6048baa1472SMark Cave-Ayland                     /* Process any message in phase data */
6058baa1472SMark Cave-Ayland                     esp_do_dma(s);
6068baa1472SMark Cave-Ayland                 }
6078baa1472SMark Cave-Ayland             }
6088baa1472SMark Cave-Ayland             break;
60902a3ce56SMark Cave-Ayland 
61002a3ce56SMark Cave-Ayland         default:
61102a3ce56SMark Cave-Ayland             /* Consume remaining data if the guest underflows TC */
61202a3ce56SMark Cave-Ayland             if (fifo8_num_used(&s->fifo) < 2) {
61302a3ce56SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
61402a3ce56SMark Cave-Ayland                 esp_raise_irq(s);
61502a3ce56SMark Cave-Ayland                 esp_lower_drq(s);
61602a3ce56SMark Cave-Ayland             }
61702a3ce56SMark Cave-Ayland             break;
6188baa1472SMark Cave-Ayland         }
6198baa1472SMark Cave-Ayland         break;
6208baa1472SMark Cave-Ayland 
6218baa1472SMark Cave-Ayland     case STAT_MI:
6228baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6238baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6248baa1472SMark Cave-Ayland             len = MIN(len, 1);
6258baa1472SMark Cave-Ayland 
6268baa1472SMark Cave-Ayland             if (len) {
6278baa1472SMark Cave-Ayland                 buf[0] = 0;
6288baa1472SMark Cave-Ayland 
6298baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6308baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6318baa1472SMark Cave-Ayland                 } else {
6328baa1472SMark Cave-Ayland                     fifo8_push_all(&s->fifo, buf, len);
6338baa1472SMark Cave-Ayland                 }
6348baa1472SMark Cave-Ayland 
635*421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
636*421d1ca5SMark Cave-Ayland 
6378baa1472SMark Cave-Ayland                 /* Raise end of command interrupt */
6380ee71db4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_FC;
6398baa1472SMark Cave-Ayland                 esp_raise_irq(s);
6408baa1472SMark Cave-Ayland             }
6418baa1472SMark Cave-Ayland             break;
6428baa1472SMark Cave-Ayland         }
6438baa1472SMark Cave-Ayland         break;
64474d71ea1SLaurent Vivier     }
645a917d384Spbrook }
646a917d384Spbrook 
647a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s)
648a1b8d389SMark Cave-Ayland {
649a1b8d389SMark Cave-Ayland     int len;
650a1b8d389SMark Cave-Ayland 
651a1b8d389SMark Cave-Ayland     if (!s->current_req) {
652a1b8d389SMark Cave-Ayland         return;
653a1b8d389SMark Cave-Ayland     }
654a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
655a1b8d389SMark Cave-Ayland         /* Defer until data is available.  */
656a1b8d389SMark Cave-Ayland         return;
657a1b8d389SMark Cave-Ayland     }
658a1b8d389SMark Cave-Ayland     len = MIN(s->async_len, ESP_FIFO_SZ);
659a1b8d389SMark Cave-Ayland     len = MIN(len, fifo8_num_used(&s->fifo));
660a1b8d389SMark Cave-Ayland     esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
661a1b8d389SMark Cave-Ayland     s->async_buf += len;
662a1b8d389SMark Cave-Ayland     s->async_len -= len;
663a1b8d389SMark Cave-Ayland     s->ti_size += len;
664a1b8d389SMark Cave-Ayland 
665a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
666a1b8d389SMark Cave-Ayland         scsi_req_continue(s->current_req);
667a1b8d389SMark Cave-Ayland         return;
668a1b8d389SMark Cave-Ayland     }
669a1b8d389SMark Cave-Ayland 
670a1b8d389SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
671a1b8d389SMark Cave-Ayland     esp_raise_irq(s);
672a1b8d389SMark Cave-Ayland }
673a1b8d389SMark Cave-Ayland 
6741b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
6751b9e48a5SMark Cave-Ayland {
6762572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
6777b320a8eSMark Cave-Ayland     uint32_t cmdlen;
678a1b8d389SMark Cave-Ayland     int n;
6791b9e48a5SMark Cave-Ayland 
68083e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
68183e803deSMark Cave-Ayland     case STAT_MO:
682215d2579SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
683215d2579SMark Cave-Ayland         case CMD_SELATN:
6842572689bSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
6852572689bSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
6862572689bSMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
6872572689bSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
6882572689bSMark Cave-Ayland 
6895d02add4SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
6905d02add4SMark Cave-Ayland                 /* First byte received, switch to command phase */
6915d02add4SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
6929b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
6935d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
6945d02add4SMark Cave-Ayland 
6955d02add4SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
6965d02add4SMark Cave-Ayland                     /* Process any additional command phase data */
6975d02add4SMark Cave-Ayland                     esp_do_nodma(s);
6985d02add4SMark Cave-Ayland                 }
6995d02add4SMark Cave-Ayland             }
7005d02add4SMark Cave-Ayland             break;
7015d02add4SMark Cave-Ayland 
7025d02add4SMark Cave-Ayland         case CMD_SELATNS:
703215d2579SMark Cave-Ayland             /* Copy one byte from FIFO into cmdfifo */
704215d2579SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, 1);
705215d2579SMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
706215d2579SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
707215d2579SMark Cave-Ayland 
708d39592ffSMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7095d02add4SMark Cave-Ayland                 /* First byte received, stop in message out phase */
7109b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
7115d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7125d02add4SMark Cave-Ayland 
7135d02add4SMark Cave-Ayland                 /* Raise command completion interrupt */
7145d02add4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
7155d02add4SMark Cave-Ayland                 esp_raise_irq(s);
7165d02add4SMark Cave-Ayland             }
7175d02add4SMark Cave-Ayland             break;
7185d02add4SMark Cave-Ayland 
7195d02add4SMark Cave-Ayland         case CMD_TI:
720215d2579SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
721215d2579SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
722215d2579SMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
723215d2579SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
724215d2579SMark Cave-Ayland 
7255d02add4SMark Cave-Ayland             /* ATN remains asserted until FIFO empty */
7261b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
727abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
728cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
7291b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7301b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
73179a6c7c6SMark Cave-Ayland             break;
7325d02add4SMark Cave-Ayland         }
7335d02add4SMark Cave-Ayland         break;
73479a6c7c6SMark Cave-Ayland 
73579a6c7c6SMark Cave-Ayland     case STAT_CD:
736acdee66dSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
737acdee66dSMark Cave-Ayland         case CMD_TI:
73879a6c7c6SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
73979a6c7c6SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
74079a6c7c6SMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
74179a6c7c6SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
74279a6c7c6SMark Cave-Ayland 
74379a6c7c6SMark Cave-Ayland             cmdlen = fifo8_num_used(&s->cmdfifo);
74479a6c7c6SMark Cave-Ayland             trace_esp_handle_ti_cmd(cmdlen);
74579a6c7c6SMark Cave-Ayland 
7465d02add4SMark Cave-Ayland             /* CDB may be transferred in one or more TI commands */
7475d02add4SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
7485d02add4SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
74979a6c7c6SMark Cave-Ayland                     /* Command has been received */
75079a6c7c6SMark Cave-Ayland                     do_cmd(s);
7515d02add4SMark Cave-Ayland             } else {
7525d02add4SMark Cave-Ayland                 /*
7535d02add4SMark Cave-Ayland                  * If data was transferred from the FIFO then raise bus
7545d02add4SMark Cave-Ayland                  * service interrupt to indicate transfer complete. Otherwise
7555d02add4SMark Cave-Ayland                  * defer until the next FIFO write.
7565d02add4SMark Cave-Ayland                  */
7575d02add4SMark Cave-Ayland                 if (n) {
7585d02add4SMark Cave-Ayland                     /* Raise interrupt to indicate transfer complete */
7595d02add4SMark Cave-Ayland                     s->rregs[ESP_RINTR] |= INTR_BS;
7605d02add4SMark Cave-Ayland                     esp_raise_irq(s);
7615d02add4SMark Cave-Ayland                 }
7625d02add4SMark Cave-Ayland             }
7635d02add4SMark Cave-Ayland             break;
7645d02add4SMark Cave-Ayland 
7658ba32048SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
7668ba32048SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
767acdee66dSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
768acdee66dSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
769acdee66dSMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
770acdee66dSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
771acdee66dSMark Cave-Ayland 
7728ba32048SMark Cave-Ayland             /* Handle when DMA transfer is terminated by non-DMA FIFO write */
7738ba32048SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
7748ba32048SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
7758ba32048SMark Cave-Ayland                     /* Command has been received */
7768ba32048SMark Cave-Ayland                     do_cmd(s);
7778ba32048SMark Cave-Ayland             }
7788ba32048SMark Cave-Ayland             break;
7798ba32048SMark Cave-Ayland 
7805d02add4SMark Cave-Ayland         case CMD_SEL:
7815d02add4SMark Cave-Ayland         case CMD_SELATN:
782acdee66dSMark Cave-Ayland             /* FIFO already contain entire CDB: copy to cmdfifo and execute */
783acdee66dSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
784acdee66dSMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
785acdee66dSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
786acdee66dSMark Cave-Ayland 
7875d02add4SMark Cave-Ayland             do_cmd(s);
7885d02add4SMark Cave-Ayland             break;
7895d02add4SMark Cave-Ayland         }
79083e803deSMark Cave-Ayland         break;
7911b9e48a5SMark Cave-Ayland 
7929d1aa52bSMark Cave-Ayland     case STAT_DO:
7935d02add4SMark Cave-Ayland         /* Accumulate data in FIFO until non-DMA TI is executed */
7949d1aa52bSMark Cave-Ayland         break;
7959d1aa52bSMark Cave-Ayland 
7969d1aa52bSMark Cave-Ayland     case STAT_DI:
7979d1aa52bSMark Cave-Ayland         if (!s->current_req) {
7989d1aa52bSMark Cave-Ayland             return;
7999d1aa52bSMark Cave-Ayland         }
8009d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8019d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8029d1aa52bSMark Cave-Ayland             return;
8039d1aa52bSMark Cave-Ayland         }
8046ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8056ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8066ef2cabcSMark Cave-Ayland             s->async_buf++;
8076ef2cabcSMark Cave-Ayland             s->async_len--;
8086ef2cabcSMark Cave-Ayland             s->ti_size--;
8096ef2cabcSMark Cave-Ayland         }
8101b9e48a5SMark Cave-Ayland 
8111b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8121b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8131b9e48a5SMark Cave-Ayland             return;
8141b9e48a5SMark Cave-Ayland         }
8151b9e48a5SMark Cave-Ayland 
8169655f72cSMark Cave-Ayland         /* If preloading the FIFO, defer until TI command issued */
8179655f72cSMark Cave-Ayland         if (s->rregs[ESP_CMD] != CMD_TI) {
8189655f72cSMark Cave-Ayland             return;
8199655f72cSMark Cave-Ayland         }
8209655f72cSMark Cave-Ayland 
8211b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8221b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
8239d1aa52bSMark Cave-Ayland         break;
82483428f7aSMark Cave-Ayland 
82583428f7aSMark Cave-Ayland     case STAT_ST:
82683428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
82783428f7aSMark Cave-Ayland         case CMD_ICCS:
82883428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, s->status);
82983428f7aSMark Cave-Ayland             esp_set_phase(s, STAT_MI);
83083428f7aSMark Cave-Ayland 
83183428f7aSMark Cave-Ayland             /* Process any message in phase data */
83283428f7aSMark Cave-Ayland             esp_do_nodma(s);
83383428f7aSMark Cave-Ayland             break;
83483428f7aSMark Cave-Ayland         }
83583428f7aSMark Cave-Ayland         break;
83683428f7aSMark Cave-Ayland 
83783428f7aSMark Cave-Ayland     case STAT_MI:
83883428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
83983428f7aSMark Cave-Ayland         case CMD_ICCS:
84083428f7aSMark Cave-Ayland             fifo8_push(&s->fifo, 0);
84183428f7aSMark Cave-Ayland 
8420ee71db4SMark Cave-Ayland             /* Raise end of command interrupt */
8430ee71db4SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
84483428f7aSMark Cave-Ayland             esp_raise_irq(s);
84583428f7aSMark Cave-Ayland             break;
84683428f7aSMark Cave-Ayland         }
84783428f7aSMark Cave-Ayland         break;
8489d1aa52bSMark Cave-Ayland     }
8491b9e48a5SMark Cave-Ayland }
8501b9e48a5SMark Cave-Ayland 
8514aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
852a917d384Spbrook {
8534aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
8545a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
8554aaa6ac3SMark Cave-Ayland 
856bf4b9889SBlue Swirl     trace_esp_command_complete();
8576ef2cabcSMark Cave-Ayland 
8586ef2cabcSMark Cave-Ayland     /*
8596ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
8606ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
8616ef2cabcSMark Cave-Ayland      */
8626ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
863c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
864bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
865c6df7102SPaolo Bonzini         }
8666ef2cabcSMark Cave-Ayland     }
8676ef2cabcSMark Cave-Ayland 
868a917d384Spbrook     s->async_len = 0;
8694aaa6ac3SMark Cave-Ayland     if (req->status) {
870bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
871c6df7102SPaolo Bonzini     }
8724aaa6ac3SMark Cave-Ayland     s->status = req->status;
8736ef2cabcSMark Cave-Ayland 
8746ef2cabcSMark Cave-Ayland     /*
875cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
876cb988199SMark Cave-Ayland      * byte is still in the FIFO
8776ef2cabcSMark Cave-Ayland      */
8788bb22495SMark Cave-Ayland     s->ti_size = 0;
8798bb22495SMark Cave-Ayland 
8808bb22495SMark Cave-Ayland     switch (s->rregs[ESP_CMD]) {
8818bb22495SMark Cave-Ayland     case CMD_SEL | CMD_DMA:
8828bb22495SMark Cave-Ayland     case CMD_SEL:
8838bb22495SMark Cave-Ayland     case CMD_SELATN | CMD_DMA:
8848bb22495SMark Cave-Ayland     case CMD_SELATN:
885cb988199SMark Cave-Ayland         /*
8868bb22495SMark Cave-Ayland          * No data phase for sequencer command so raise deferred bus service
887c90b2792SMark Cave-Ayland          * and function complete interrupt
888cb988199SMark Cave-Ayland          */
889c90b2792SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
8909b2cdca2SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
8918bb22495SMark Cave-Ayland         break;
892cb22ce50SMark Cave-Ayland 
893cb22ce50SMark Cave-Ayland     case CMD_TI | CMD_DMA:
894cb22ce50SMark Cave-Ayland     case CMD_TI:
895cb22ce50SMark Cave-Ayland         s->rregs[ESP_CMD] = 0;
896cb22ce50SMark Cave-Ayland         break;
8976ef2cabcSMark Cave-Ayland     }
8986ef2cabcSMark Cave-Ayland 
8998bb22495SMark Cave-Ayland     /* Raise bus service interrupt to indicate change to STATUS phase */
9008bb22495SMark Cave-Ayland     esp_set_phase(s, STAT_ST);
9018bb22495SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
9028bb22495SMark Cave-Ayland     esp_raise_irq(s);
90302a3ce56SMark Cave-Ayland 
90402a3ce56SMark Cave-Ayland     /* Ensure DRQ is set correctly for TC underflow or normal completion */
90502a3ce56SMark Cave-Ayland     esp_dma_ti_check(s);
9068bb22495SMark Cave-Ayland 
9075c6c0e51SHannes Reinecke     if (s->current_req) {
9085c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9095c6c0e51SHannes Reinecke         s->current_req = NULL;
910a917d384Spbrook         s->current_dev = NULL;
9115c6c0e51SHannes Reinecke     }
912c6df7102SPaolo Bonzini }
913c6df7102SPaolo Bonzini 
9149c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
915c6df7102SPaolo Bonzini {
916e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9176cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
918c6df7102SPaolo Bonzini 
9196cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
920aba1f023SPaolo Bonzini     s->async_len = len;
9210c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9224e78f3bfSMark Cave-Ayland 
923c90b2792SMark Cave-Ayland     if (!s->data_ready) {
924a4608fa0SMark Cave-Ayland         s->data_ready = true;
925a4608fa0SMark Cave-Ayland 
926a4608fa0SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
927a4608fa0SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
928a4608fa0SMark Cave-Ayland         case CMD_SEL:
929a4608fa0SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
930a4608fa0SMark Cave-Ayland         case CMD_SELATN:
931c90b2792SMark Cave-Ayland             /*
932c90b2792SMark Cave-Ayland              * Initial incoming data xfer is complete for sequencer command
933c90b2792SMark Cave-Ayland              * so raise deferred bus service and function complete interrupt
934c90b2792SMark Cave-Ayland              */
935c90b2792SMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9369b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_CD;
937c90b2792SMark Cave-Ayland              break;
938c90b2792SMark Cave-Ayland 
939a4608fa0SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
940a4608fa0SMark Cave-Ayland         case CMD_SELATNS:
9414e78f3bfSMark Cave-Ayland             /*
9424e78f3bfSMark Cave-Ayland              * Initial incoming data xfer is complete so raise command
9434e78f3bfSMark Cave-Ayland              * completion interrupt
9444e78f3bfSMark Cave-Ayland              */
9454e78f3bfSMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS;
9469b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_MO;
947a4608fa0SMark Cave-Ayland              break;
948a4608fa0SMark Cave-Ayland 
949a4608fa0SMark Cave-Ayland         case CMD_TI | CMD_DMA:
950a4608fa0SMark Cave-Ayland         case CMD_TI:
951a4608fa0SMark Cave-Ayland             /*
952a4608fa0SMark Cave-Ayland              * Bus service interrupt raised because of initial change to
953a4608fa0SMark Cave-Ayland              * DATA phase
954a4608fa0SMark Cave-Ayland              */
955cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
956a4608fa0SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
957a4608fa0SMark Cave-Ayland             break;
958a4608fa0SMark Cave-Ayland         }
959c90b2792SMark Cave-Ayland 
960c90b2792SMark Cave-Ayland         esp_raise_irq(s);
9614e78f3bfSMark Cave-Ayland     }
9624e78f3bfSMark Cave-Ayland 
9631b9e48a5SMark Cave-Ayland     /*
9641b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
9651b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
9661b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
9671b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
9681b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
9691b9e48a5SMark Cave-Ayland      */
9701b9e48a5SMark Cave-Ayland 
97182003450SMark Cave-Ayland     if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
972a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
973004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
974a79e767aSMark Cave-Ayland 
975a79e767aSMark Cave-Ayland         esp_do_dma(s);
97682003450SMark Cave-Ayland     } else if (s->rregs[ESP_CMD] == CMD_TI) {
9771b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9781b9e48a5SMark Cave-Ayland     }
979a917d384Spbrook }
9802e5d83bbSpbrook 
9812f275b8fSbellard static void handle_ti(ESPState *s)
9822f275b8fSbellard {
9831b9e48a5SMark Cave-Ayland     uint32_t dmalen;
9842f275b8fSbellard 
9857246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
9867246e160SHervé Poussineau         s->dma_cb = handle_ti;
9877246e160SHervé Poussineau         return;
9887246e160SHervé Poussineau     }
9897246e160SHervé Poussineau 
9904f6200f0Sbellard     if (s->dma) {
9911b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
992b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
9934d611c9aSpbrook         esp_do_dma(s);
994799d90d8SMark Cave-Ayland     } else {
9951b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
9961b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
9975d02add4SMark Cave-Ayland 
9985d02add4SMark Cave-Ayland         if (esp_get_phase(s) == STAT_DO) {
9995d02add4SMark Cave-Ayland             esp_nodma_ti_dataout(s);
10005d02add4SMark Cave-Ayland         }
10014f6200f0Sbellard     }
10022f275b8fSbellard }
10032f275b8fSbellard 
10049c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10056f7e9aecSbellard {
10065aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10075aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1008c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10094e9aec74Spbrook     s->ti_size = 0;
10103f26c975SMark Cave-Ayland     s->async_len = 0;
1011042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1012023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10134e9aec74Spbrook     s->dma = 0;
101473d74342SBlue Swirl     s->dma_cb = NULL;
10158dea1dd4Sblueswir1 
10168dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10176f7e9aecSbellard }
10186f7e9aecSbellard 
1019a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
102085948643SBlue Swirl {
102185948643SBlue Swirl     qemu_irq_lower(s->irq);
102274d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
1023a391fdbcSHervé Poussineau     esp_hard_reset(s);
102485948643SBlue Swirl }
102585948643SBlue Swirl 
1026c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1027c6e51f1bSJohn Millikin {
10284a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1029c6e51f1bSJohn Millikin }
1030c6e51f1bSJohn Millikin 
1031a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10322d069babSblueswir1 {
103385948643SBlue Swirl     if (level) {
1034a391fdbcSHervé Poussineau         esp_soft_reset(s);
103585948643SBlue Swirl     }
10362d069babSblueswir1 }
10372d069babSblueswir1 
1038f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1039f21fe39dSMark Cave-Ayland {
1040f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1041f21fe39dSMark Cave-Ayland 
1042f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1043f21fe39dSMark Cave-Ayland         s->dma = 1;
1044f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1045f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1046f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1047f21fe39dSMark Cave-Ayland         } else {
1048f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1049f21fe39dSMark Cave-Ayland         }
1050f21fe39dSMark Cave-Ayland     } else {
1051f21fe39dSMark Cave-Ayland         s->dma = 0;
1052f21fe39dSMark Cave-Ayland     }
1053f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1054f21fe39dSMark Cave-Ayland     case CMD_NOP:
1055f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1056f21fe39dSMark Cave-Ayland         break;
1057f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1058f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1059f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1060f21fe39dSMark Cave-Ayland         break;
1061f21fe39dSMark Cave-Ayland     case CMD_RESET:
1062f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1063f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1064f21fe39dSMark Cave-Ayland         break;
1065f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1066f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1067f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1068f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1069f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1070f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1071f21fe39dSMark Cave-Ayland         }
1072f21fe39dSMark Cave-Ayland         break;
1073f21fe39dSMark Cave-Ayland     case CMD_TI:
1074f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1075f21fe39dSMark Cave-Ayland         handle_ti(s);
1076f21fe39dSMark Cave-Ayland         break;
1077f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1078f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1079f21fe39dSMark Cave-Ayland         write_response(s);
1080f21fe39dSMark Cave-Ayland         break;
1081f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1082f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1083f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1084f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1085f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1086f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1087f21fe39dSMark Cave-Ayland         break;
1088f21fe39dSMark Cave-Ayland     case CMD_PAD:
1089f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1090f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC;
1091f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_FC;
1092f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1093f21fe39dSMark Cave-Ayland         break;
1094f21fe39dSMark Cave-Ayland     case CMD_SATN:
1095f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1096f21fe39dSMark Cave-Ayland         break;
1097f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1098f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1099f21fe39dSMark Cave-Ayland         break;
1100f21fe39dSMark Cave-Ayland     case CMD_SEL:
1101f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1102f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1103f21fe39dSMark Cave-Ayland         break;
1104f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1105f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1106f21fe39dSMark Cave-Ayland         handle_satn(s);
1107f21fe39dSMark Cave-Ayland         break;
1108f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1109f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1110f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1111f21fe39dSMark Cave-Ayland         break;
1112f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1113f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1114f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1115f21fe39dSMark Cave-Ayland         break;
1116f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1117f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1118f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1119f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1120f21fe39dSMark Cave-Ayland         break;
1121f21fe39dSMark Cave-Ayland     default:
1122f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1123f21fe39dSMark Cave-Ayland         break;
1124f21fe39dSMark Cave-Ayland     }
1125f21fe39dSMark Cave-Ayland }
1126f21fe39dSMark Cave-Ayland 
11279c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
112873d74342SBlue Swirl {
1129b630c075SMark Cave-Ayland     uint32_t val;
113073d74342SBlue Swirl 
11316f7e9aecSbellard     switch (saddr) {
11325ad6bb97Sblueswir1     case ESP_FIFO:
1133c5fef911SMark Cave-Ayland         s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
1134b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11354f6200f0Sbellard         break;
11365ad6bb97Sblueswir1     case ESP_RINTR:
113794d5c79dSMark Cave-Ayland         /*
113894d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
113994d5c79dSMark Cave-Ayland          * except TC
114094d5c79dSMark Cave-Ayland          */
1141b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11422814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
1143d294b77aSMark Cave-Ayland         esp_lower_irq(s);
1144d68212cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] &= STAT_TC | 7;
1145af947a3dSMark Cave-Ayland         /*
1146af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1147af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1148af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1149af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1150af947a3dSMark Cave-Ayland          * transition.
1151af947a3dSMark Cave-Ayland          *
1152af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1153af947a3dSMark Cave-Ayland          */
1154b630c075SMark Cave-Ayland         break;
1155c9cf45c1SHannes Reinecke     case ESP_TCHI:
1156c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1157c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1158b630c075SMark Cave-Ayland             val = s->chip_id;
1159b630c075SMark Cave-Ayland         } else {
1160b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1161c9cf45c1SHannes Reinecke         }
1162b630c075SMark Cave-Ayland         break;
1163238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1164238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1165238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1166238ec4d7SMark Cave-Ayland         break;
11676f7e9aecSbellard     default:
1168b630c075SMark Cave-Ayland         val = s->rregs[saddr];
11696f7e9aecSbellard         break;
11706f7e9aecSbellard     }
1171b630c075SMark Cave-Ayland 
1172b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1173b630c075SMark Cave-Ayland     return val;
11746f7e9aecSbellard }
11756f7e9aecSbellard 
11769c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
11776f7e9aecSbellard {
1178bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
11796f7e9aecSbellard     switch (saddr) {
1180c9cf45c1SHannes Reinecke     case ESP_TCHI:
1181c9cf45c1SHannes Reinecke         s->tchi_written = true;
1182c9cf45c1SHannes Reinecke         /* fall through */
11835ad6bb97Sblueswir1     case ESP_TCLO:
11845ad6bb97Sblueswir1     case ESP_TCMID:
11855ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
11864f6200f0Sbellard         break;
11875ad6bb97Sblueswir1     case ESP_FIFO:
11882572689bSMark Cave-Ayland         if (!fifo8_is_full(&s->fifo)) {
11892572689bSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
11902572689bSMark Cave-Ayland         }
11915d02add4SMark Cave-Ayland         esp_do_nodma(s);
11924f6200f0Sbellard         break;
11935ad6bb97Sblueswir1     case ESP_CMD:
11944f6200f0Sbellard         s->rregs[saddr] = val;
1195f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
11966f7e9aecSbellard         break;
11975ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
11984f6200f0Sbellard         break;
11995ad6bb97Sblueswir1     case ESP_CFG1:
12009ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12019ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12024f6200f0Sbellard         s->rregs[saddr] = val;
12034f6200f0Sbellard         break;
12045ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12054f6200f0Sbellard         break;
12066f7e9aecSbellard     default:
12073af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12088dea1dd4Sblueswir1         return;
12096f7e9aecSbellard     }
12102f275b8fSbellard     s->wregs[saddr] = val;
12116f7e9aecSbellard }
12126f7e9aecSbellard 
1213a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12148372d383SPeter Maydell                             unsigned size, bool is_write,
12158372d383SPeter Maydell                             MemTxAttrs attrs)
121667bb5314SAvi Kivity {
121767bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
121867bb5314SAvi Kivity }
12196f7e9aecSbellard 
12206cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12216cc88d6bSMark Cave-Ayland {
12226cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12236cc88d6bSMark Cave-Ayland 
12246cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12256cc88d6bSMark Cave-Ayland     return version_id < 5;
12266cc88d6bSMark Cave-Ayland }
12276cc88d6bSMark Cave-Ayland 
12284e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12294e78f3bfSMark Cave-Ayland {
12304e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12314e78f3bfSMark Cave-Ayland 
12324e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12330bcd5a18SMark Cave-Ayland     return version_id >= 5;
12344e78f3bfSMark Cave-Ayland }
12354e78f3bfSMark Cave-Ayland 
12364eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12374eb86065SPaolo Bonzini {
12384eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12394eb86065SPaolo Bonzini 
12404eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
12414eb86065SPaolo Bonzini     return version_id >= 6;
12424eb86065SPaolo Bonzini }
12434eb86065SPaolo Bonzini 
124482003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
124582003450SMark Cave-Ayland {
124682003450SMark Cave-Ayland     ESPState *s = ESP(opaque);
124782003450SMark Cave-Ayland 
124882003450SMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
124982003450SMark Cave-Ayland     return version_id >= 5 && version_id <= 6;
125082003450SMark Cave-Ayland }
125182003450SMark Cave-Ayland 
1252ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
12530bd005beSMark Cave-Ayland {
1254ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1255ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
12560bd005beSMark Cave-Ayland 
12570bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12580bd005beSMark Cave-Ayland     return 0;
12590bd005beSMark Cave-Ayland }
12600bd005beSMark Cave-Ayland 
12610bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
12620bd005beSMark Cave-Ayland {
12630bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1264042879fcSMark Cave-Ayland     int len, i;
12650bd005beSMark Cave-Ayland 
12666cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12676cc88d6bSMark Cave-Ayland 
12686cc88d6bSMark Cave-Ayland     if (version_id < 5) {
12696cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1270042879fcSMark Cave-Ayland 
1271042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1272042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1273042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1274042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1275042879fcSMark Cave-Ayland         }
1276023666daSMark Cave-Ayland 
1277023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1278023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1279023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1280023666daSMark Cave-Ayland         }
12816cc88d6bSMark Cave-Ayland     }
12826cc88d6bSMark Cave-Ayland 
12830bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
12840bd005beSMark Cave-Ayland     return 0;
12850bd005beSMark Cave-Ayland }
12860bd005beSMark Cave-Ayland 
12879c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1288cc9952f3SBlue Swirl     .name = "esp",
128982003450SMark Cave-Ayland     .version_id = 7,
1290cc9952f3SBlue Swirl     .minimum_version_id = 3,
12910bd005beSMark Cave-Ayland     .post_load = esp_post_load,
12922d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1293cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1294cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1295cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1296042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1297042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1298042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
12993944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13004aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13014aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13024aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13034aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1304cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1305023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1306023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1307023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1308023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1309023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1310023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1311cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13126cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13138dded6deSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
1314023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1315042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1316023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
131782003450SMark Cave-Ayland         VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
131882003450SMark Cave-Ayland                            esp_is_between_version_5_and_6),
13194eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1320cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
132174d71ea1SLaurent Vivier     },
1322cc9952f3SBlue Swirl };
13236f7e9aecSbellard 
1324a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1325a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1326a391fdbcSHervé Poussineau {
1327a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1328eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1329a391fdbcSHervé Poussineau     uint32_t saddr;
1330a391fdbcSHervé Poussineau 
1331a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1332eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1333a391fdbcSHervé Poussineau }
1334a391fdbcSHervé Poussineau 
1335a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1336a391fdbcSHervé Poussineau                                     unsigned int size)
1337a391fdbcSHervé Poussineau {
1338a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1339eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1340a391fdbcSHervé Poussineau     uint32_t saddr;
1341a391fdbcSHervé Poussineau 
1342a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1343eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1344a391fdbcSHervé Poussineau }
1345a391fdbcSHervé Poussineau 
1346a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1347a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1348a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1349a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1350a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1351a391fdbcSHervé Poussineau };
1352a391fdbcSHervé Poussineau 
135374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
135474d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
135574d71ea1SLaurent Vivier {
135674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1357eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
135874d71ea1SLaurent Vivier 
1359960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1360960ebfd9SMark Cave-Ayland 
136174d71ea1SLaurent Vivier     switch (size) {
136274d71ea1SLaurent Vivier     case 1:
1363761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
136474d71ea1SLaurent Vivier         break;
136574d71ea1SLaurent Vivier     case 2:
1366761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1367761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
136874d71ea1SLaurent Vivier         break;
136974d71ea1SLaurent Vivier     }
1370b46a43a2SMark Cave-Ayland     esp_do_dma(s);
137174d71ea1SLaurent Vivier }
137274d71ea1SLaurent Vivier 
137374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
137474d71ea1SLaurent Vivier                                      unsigned int size)
137574d71ea1SLaurent Vivier {
137674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1377eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
137874d71ea1SLaurent Vivier     uint64_t val = 0;
137974d71ea1SLaurent Vivier 
1380960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1381960ebfd9SMark Cave-Ayland 
138274d71ea1SLaurent Vivier     switch (size) {
138374d71ea1SLaurent Vivier     case 1:
1384761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
138574d71ea1SLaurent Vivier         break;
138674d71ea1SLaurent Vivier     case 2:
1387761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1388761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
138974d71ea1SLaurent Vivier         break;
139074d71ea1SLaurent Vivier     }
1391b46a43a2SMark Cave-Ayland     esp_do_dma(s);
139274d71ea1SLaurent Vivier     return val;
139374d71ea1SLaurent Vivier }
139474d71ea1SLaurent Vivier 
1395a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1396a7a22088SMark Cave-Ayland {
1397a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1398a7a22088SMark Cave-Ayland 
1399a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1400a7a22088SMark Cave-Ayland     s->current_req = req;
1401a7a22088SMark Cave-Ayland     return s;
1402a7a22088SMark Cave-Ayland }
1403a7a22088SMark Cave-Ayland 
140474d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
140574d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
140674d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
140774d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
140874d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1409cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1410cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1411cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
141274d71ea1SLaurent Vivier };
141374d71ea1SLaurent Vivier 
1414afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1415afd4030cSPaolo Bonzini     .tcq = false,
14167e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14177e0380b9SPaolo Bonzini     .max_lun = 7,
1418afd4030cSPaolo Bonzini 
1419a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1420c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
142194d3f98aSPaolo Bonzini     .complete = esp_command_complete,
142294d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1423cfdc1bb0SPaolo Bonzini };
1424cfdc1bb0SPaolo Bonzini 
1425a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1426cfb9de9cSPaul Brook {
142784fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1428eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1429a391fdbcSHervé Poussineau 
1430a391fdbcSHervé Poussineau     switch (irq) {
1431a391fdbcSHervé Poussineau     case 0:
1432a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1433a391fdbcSHervé Poussineau         break;
1434a391fdbcSHervé Poussineau     case 1:
1435b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1436a391fdbcSHervé Poussineau         break;
1437a391fdbcSHervé Poussineau     }
1438a391fdbcSHervé Poussineau }
1439a391fdbcSHervé Poussineau 
1440b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1441a391fdbcSHervé Poussineau {
1442b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
144384fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1444eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1445eb169c76SMark Cave-Ayland 
1446eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1447eb169c76SMark Cave-Ayland         return;
1448eb169c76SMark Cave-Ayland     }
14496f7e9aecSbellard 
1450b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
145174d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1452a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
14536f7e9aecSbellard 
1454d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
145529776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
145674d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1457b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
145874d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1459cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
146074d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
14616f7e9aecSbellard 
1462b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
14632d069babSblueswir1 
1464739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
146567e999beSbellard }
1466cfb9de9cSPaul Brook 
1467a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1468a391fdbcSHervé Poussineau {
146984fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1470eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1471eb169c76SMark Cave-Ayland 
1472eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1473eb169c76SMark Cave-Ayland }
1474eb169c76SMark Cave-Ayland 
1475eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1476eb169c76SMark Cave-Ayland {
1477eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1478eb169c76SMark Cave-Ayland 
1479eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1480a391fdbcSHervé Poussineau }
1481a391fdbcSHervé Poussineau 
1482a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1483a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
14840bd005beSMark Cave-Ayland     .version_id = 2,
1485ea84a442SGuenter Roeck     .minimum_version_id = 1,
1486ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
14872d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
14880bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1489a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1490a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1491a391fdbcSHervé Poussineau     }
1492999e12bbSAnthony Liguori };
1493999e12bbSAnthony Liguori 
1494a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1495999e12bbSAnthony Liguori {
149639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1497999e12bbSAnthony Liguori 
1498b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1499a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1500a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1501125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
150263235df8SBlue Swirl }
1503999e12bbSAnthony Liguori 
15041f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
150584fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
150639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1507eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1508a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1509a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
151063235df8SBlue Swirl };
151163235df8SBlue Swirl 
1512042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1513042879fcSMark Cave-Ayland {
1514042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1515042879fcSMark Cave-Ayland 
1516042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1517023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1518042879fcSMark Cave-Ayland }
1519042879fcSMark Cave-Ayland 
1520042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1521042879fcSMark Cave-Ayland {
1522042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1523042879fcSMark Cave-Ayland 
1524042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1525023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1526042879fcSMark Cave-Ayland }
1527042879fcSMark Cave-Ayland 
1528eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1529eb169c76SMark Cave-Ayland {
1530eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1531eb169c76SMark Cave-Ayland 
1532eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1533eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1534eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1535eb169c76SMark Cave-Ayland }
1536eb169c76SMark Cave-Ayland 
1537eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1538eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1539eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1540042879fcSMark Cave-Ayland     .instance_init = esp_init,
1541042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1542eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1543eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1544eb169c76SMark Cave-Ayland };
1545eb169c76SMark Cave-Ayland 
154683f7d43aSAndreas Färber static void esp_register_types(void)
1547cfb9de9cSPaul Brook {
1548a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1549eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1550cfb9de9cSPaul Brook }
1551cfb9de9cSPaul Brook 
155283f7d43aSAndreas Färber type_init(esp_register_types)
1553