16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 22677987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) 2271e794c51SMark Cave-Ayland { 2281e794c51SMark Cave-Ayland s->pdma_cb = cb; 2291e794c51SMark Cave-Ayland } 2301e794c51SMark Cave-Ayland 231c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2326130b188SLaurent Vivier { 2336130b188SLaurent Vivier int target; 2346130b188SLaurent Vivier 2356130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2366130b188SLaurent Vivier 2376130b188SLaurent Vivier s->ti_size = 0; 2386130b188SLaurent Vivier 239cf40a5e4SMark Cave-Ayland if (s->current_req) { 240cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 241cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 242cf40a5e4SMark Cave-Ayland } 243cf40a5e4SMark Cave-Ayland 2446130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2456130b188SLaurent Vivier if (!s->current_dev) { 2466130b188SLaurent Vivier /* No such drive */ 2476130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 248cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2496130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2506130b188SLaurent Vivier esp_raise_irq(s); 2516130b188SLaurent Vivier return -1; 2526130b188SLaurent Vivier } 2534e78f3bfSMark Cave-Ayland 2544e78f3bfSMark Cave-Ayland /* 2554e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2564eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2574e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2584e78f3bfSMark Cave-Ayland */ 2594e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2604e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2616130b188SLaurent Vivier return 0; 2626130b188SLaurent Vivier } 2636130b188SLaurent Vivier 2643ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s); 2653ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s); 2663ee9a475SMark Cave-Ayland 26720c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2682f275b8fSbellard { 269023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 270042879fcSMark Cave-Ayland uint32_t dmalen, n; 2712f275b8fSbellard int target; 2722f275b8fSbellard 2738dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2744f6200f0Sbellard if (s->dma) { 27520c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 27620c8d2edSMark Cave-Ayland if (dmalen == 0) { 2776c1fef6bSPrasad J Pandit return 0; 2786c1fef6bSPrasad J Pandit } 27974d71ea1SLaurent Vivier if (s->dma_memory_read) { 2808b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 281fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 282023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 283a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - dmalen); 2844f6200f0Sbellard } else { 28574d71ea1SLaurent Vivier return 0; 28674d71ea1SLaurent Vivier } 28774d71ea1SLaurent Vivier } else { 288023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 28920c8d2edSMark Cave-Ayland if (dmalen == 0) { 290d3cdc491SPrasad J Pandit return 0; 291d3cdc491SPrasad J Pandit } 2927b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 293fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2947b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 29520c8d2edSMark Cave-Ayland } 296bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2972e5d83bbSpbrook 2989f149aa9Spbrook return dmalen; 2999f149aa9Spbrook } 3009f149aa9Spbrook 3014eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 3029f149aa9Spbrook { 3037b320a8eSMark Cave-Ayland uint32_t cmdlen; 3049f149aa9Spbrook int32_t datalen; 305f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 3067b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 3079f149aa9Spbrook 3084eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 309023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 31099545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 31199545751SMark Cave-Ayland return; 31299545751SMark Cave-Ayland } 3137b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 314023666daSMark Cave-Ayland 3154eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 316b22f83d8SAlexandra Diupina if (!current_lun) { 317b22f83d8SAlexandra Diupina /* No such drive */ 318b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 319b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 320b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 321b22f83d8SAlexandra Diupina esp_raise_irq(s); 322b22f83d8SAlexandra Diupina return; 323b22f83d8SAlexandra Diupina } 324b22f83d8SAlexandra Diupina 325fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 326c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 32767e999beSbellard s->ti_size = datalen; 328023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 32967e999beSbellard if (datalen != 0) { 3301b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3312e5d83bbSpbrook if (datalen > 0) { 3324e78f3bfSMark Cave-Ayland /* 3334e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3344e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3354e78f3bfSMark Cave-Ayland */ 3364e78f3bfSMark Cave-Ayland s->data_in_ready = false; 337abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 3384f6200f0Sbellard } else { 339abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 340cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 341c73f96fdSblueswir1 esp_raise_irq(s); 34282141c8bSMark Cave-Ayland esp_lower_drq(s); 3432f275b8fSbellard } 3444e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3454e78f3bfSMark Cave-Ayland return; 3464e78f3bfSMark Cave-Ayland } 3474e78f3bfSMark Cave-Ayland } 3482f275b8fSbellard 3494eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 350f2818f22SArtyom Tarasenko { 3514eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3524eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 353023666daSMark Cave-Ayland 3544eb86065SPaolo Bonzini trace_esp_do_identify(message); 3554eb86065SPaolo Bonzini s->lun = message & 7; 356023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3574eb86065SPaolo Bonzini } 358f2818f22SArtyom Tarasenko 359799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 360023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3614eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 362fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 363023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 364023666daSMark Cave-Ayland } 3654eb86065SPaolo Bonzini } 366023666daSMark Cave-Ayland 3674eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3684eb86065SPaolo Bonzini { 3694eb86065SPaolo Bonzini do_message_phase(s); 3704eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3714eb86065SPaolo Bonzini do_command_phase(s); 372f2818f22SArtyom Tarasenko } 373f2818f22SArtyom Tarasenko 3749f149aa9Spbrook static void handle_satn(ESPState *s) 3759f149aa9Spbrook { 3761b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37773d74342SBlue Swirl s->dma_cb = handle_satn; 37873d74342SBlue Swirl return; 37973d74342SBlue Swirl } 3803ee9a475SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 3811bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3821bcaf71bSMark Cave-Ayland return; 3831bcaf71bSMark Cave-Ayland } 3843ee9a475SMark Cave-Ayland 3853ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_MO); 3863ee9a475SMark Cave-Ayland 3873ee9a475SMark Cave-Ayland if (s->dma) { 3883ee9a475SMark Cave-Ayland esp_do_dma(s); 3893ee9a475SMark Cave-Ayland } else { 3903ee9a475SMark Cave-Ayland if (get_cmd(s, ESP_CMDFIFO_SZ)) { 391023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 392c959f218SMark Cave-Ayland do_cmd(s); 3931bcaf71bSMark Cave-Ayland } 3949f149aa9Spbrook } 39594d5c79dSMark Cave-Ayland } 3969f149aa9Spbrook 397f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 398f2818f22SArtyom Tarasenko { 39949691315SMark Cave-Ayland int32_t cmdlen; 40049691315SMark Cave-Ayland 4011b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 40273d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 40373d74342SBlue Swirl return; 40473d74342SBlue Swirl } 40566fd5657SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 4061bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4071bcaf71bSMark Cave-Ayland return; 4081bcaf71bSMark Cave-Ayland } 409023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 41049691315SMark Cave-Ayland if (cmdlen > 0) { 411023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 4124eb86065SPaolo Bonzini do_cmd(s); 41349691315SMark Cave-Ayland } else if (cmdlen == 0) { 4141bcaf71bSMark Cave-Ayland if (s->dma) { 4151bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4161bcaf71bSMark Cave-Ayland } 41749691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 41849691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 419abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 420f2818f22SArtyom Tarasenko } 421f2818f22SArtyom Tarasenko } 422f2818f22SArtyom Tarasenko 42374d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 42474d71ea1SLaurent Vivier { 4252572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 4262572689bSMark Cave-Ayland int n; 4272572689bSMark Cave-Ayland 4282572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 4292572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 4302572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 4312572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 4322572689bSMark Cave-Ayland 433e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 434023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 435023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 436abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 437abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 438cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 43974d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 44074d71ea1SLaurent Vivier esp_raise_irq(s); 44174d71ea1SLaurent Vivier } 44274d71ea1SLaurent Vivier } 44374d71ea1SLaurent Vivier 4449f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4459f149aa9Spbrook { 44649691315SMark Cave-Ayland int32_t cmdlen; 44749691315SMark Cave-Ayland 4481b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 44973d74342SBlue Swirl s->dma_cb = handle_satn_stop; 45073d74342SBlue Swirl return; 45173d74342SBlue Swirl } 45277987ef5SMark Cave-Ayland esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); 4531bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 4541bcaf71bSMark Cave-Ayland return; 4551bcaf71bSMark Cave-Ayland } 456799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 45749691315SMark Cave-Ayland if (cmdlen > 0) { 458023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 459023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 460abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 461cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 462799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 463c73f96fdSblueswir1 esp_raise_irq(s); 46449691315SMark Cave-Ayland } else if (cmdlen == 0) { 4651bcaf71bSMark Cave-Ayland if (s->dma) { 4661bcaf71bSMark Cave-Ayland esp_raise_drq(s); 4671bcaf71bSMark Cave-Ayland } 468799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 469799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 470abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 4719f149aa9Spbrook } 4729f149aa9Spbrook } 4739f149aa9Spbrook 47474d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 47574d71ea1SLaurent Vivier { 476abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 477cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 47874d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 47974d71ea1SLaurent Vivier esp_raise_irq(s); 48074d71ea1SLaurent Vivier } 48174d71ea1SLaurent Vivier 4820fc5c15aSpbrook static void write_response(ESPState *s) 4832f275b8fSbellard { 484e3922557SMark Cave-Ayland uint8_t buf[2]; 485042879fcSMark Cave-Ayland 486bf4b9889SBlue Swirl trace_esp_write_response(s->status); 487042879fcSMark Cave-Ayland 488e3922557SMark Cave-Ayland buf[0] = s->status; 489e3922557SMark Cave-Ayland buf[1] = 0; 490042879fcSMark Cave-Ayland 4914f6200f0Sbellard if (s->dma) { 49274d71ea1SLaurent Vivier if (s->dma_memory_write) { 493e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 494abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 495cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4965ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4974f6200f0Sbellard } else { 49877987ef5SMark Cave-Ayland esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); 49974d71ea1SLaurent Vivier esp_raise_drq(s); 50074d71ea1SLaurent Vivier return; 50174d71ea1SLaurent Vivier } 50274d71ea1SLaurent Vivier } else { 503e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 504e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 5055ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 5064f6200f0Sbellard } 507c73f96fdSblueswir1 esp_raise_irq(s); 5082f275b8fSbellard } 5094f6200f0Sbellard 510004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 5114d611c9aSpbrook { 512af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 513cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 514c73f96fdSblueswir1 esp_raise_irq(s); 515af74b3c1SMark Cave-Ayland esp_lower_drq(s); 516af74b3c1SMark Cave-Ayland } 5174d611c9aSpbrook } 518a917d384Spbrook 51974d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 52074d71ea1SLaurent Vivier { 5212572689bSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 52282141c8bSMark Cave-Ayland int len; 5239e60cf78SMark Cave-Ayland uint32_t n, cmdlen; 5249e60cf78SMark Cave-Ayland 5259e60cf78SMark Cave-Ayland len = esp_get_tc(s); 5266cc88d6bSMark Cave-Ayland 527e8c84b19SMark Cave-Ayland switch (esp_get_phase(s)) { 528e8c84b19SMark Cave-Ayland case STAT_MO: 5299e60cf78SMark Cave-Ayland if (s->dma_memory_read) { 5309e60cf78SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 5319e60cf78SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 5329e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 5339e60cf78SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5349e60cf78SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 5359e60cf78SMark Cave-Ayland } else { 5362572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5372572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5382572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5399e60cf78SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 540e62a959aSMark Cave-Ayland } 541e62a959aSMark Cave-Ayland 5429e60cf78SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 5439e60cf78SMark Cave-Ayland esp_raise_drq(s); 544c348458fSMark Cave-Ayland 5453ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 5463ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 5473ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 5483ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 5493ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 5503ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 5513ee9a475SMark Cave-Ayland 5523ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 5533ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 5543ee9a475SMark Cave-Ayland esp_do_dma(s); 5553ee9a475SMark Cave-Ayland } 5563ee9a475SMark Cave-Ayland } 5573ee9a475SMark Cave-Ayland break; 5583ee9a475SMark Cave-Ayland 559*3fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 5609e60cf78SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 5619e60cf78SMark Cave-Ayland if (esp_get_tc(s) == 0) { 562abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 563c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 564c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 565c348458fSMark Cave-Ayland esp_raise_irq(s); 566c348458fSMark Cave-Ayland } 567e8c84b19SMark Cave-Ayland break; 568*3fd325a2SMark Cave-Ayland } 569*3fd325a2SMark Cave-Ayland break; 57082141c8bSMark Cave-Ayland 5719e60cf78SMark Cave-Ayland case STAT_CD: 5729e60cf78SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 5739e60cf78SMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 5749e60cf78SMark Cave-Ayland if (s->dma_memory_read) { 5759e60cf78SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 5769e60cf78SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 5779e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 5789e60cf78SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5799e60cf78SMark Cave-Ayland } else { 5809e60cf78SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5819e60cf78SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5829e60cf78SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5839e60cf78SMark Cave-Ayland 5849e60cf78SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 5859e60cf78SMark Cave-Ayland esp_raise_drq(s); 5869e60cf78SMark Cave-Ayland } 5879e60cf78SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 5889e60cf78SMark Cave-Ayland s->ti_size = 0; 5899e60cf78SMark Cave-Ayland if (esp_get_tc(s) == 0) { 5909e60cf78SMark Cave-Ayland /* Command has been received */ 5919e60cf78SMark Cave-Ayland do_cmd(s); 5929e60cf78SMark Cave-Ayland } 5939e60cf78SMark Cave-Ayland break; 5949e60cf78SMark Cave-Ayland 595844b3a84SMark Cave-Ayland case STAT_DO: 5960db89536SMark Cave-Ayland if (!s->current_req) { 5970db89536SMark Cave-Ayland return; 5980db89536SMark Cave-Ayland } 59982141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 6007aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 6017aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 6027b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 6037aa6baeeSMark Cave-Ayland s->async_buf += n; 6047aa6baeeSMark Cave-Ayland s->async_len -= n; 6057aa6baeeSMark Cave-Ayland s->ti_size += n; 6067aa6baeeSMark Cave-Ayland 607e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 608e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 60974d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 61082141c8bSMark Cave-Ayland return; 61182141c8bSMark Cave-Ayland } 61282141c8bSMark Cave-Ayland 613004826d0SMark Cave-Ayland esp_dma_ti_check(s); 614844b3a84SMark Cave-Ayland break; 615844b3a84SMark Cave-Ayland 616844b3a84SMark Cave-Ayland case STAT_DI: 617844b3a84SMark Cave-Ayland if (!s->current_req) { 618844b3a84SMark Cave-Ayland return; 619844b3a84SMark Cave-Ayland } 62082141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 6217aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 6227aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 623042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 62482141c8bSMark Cave-Ayland s->async_buf += len; 62582141c8bSMark Cave-Ayland s->async_len -= len; 62682141c8bSMark Cave-Ayland s->ti_size -= len; 62782141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6281b2e34caSMark Cave-Ayland 6291b2e34caSMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 6301b2e34caSMark Cave-Ayland /* Defer until the scsi layer has completed */ 6311b2e34caSMark Cave-Ayland scsi_req_continue(s->current_req); 6321b2e34caSMark Cave-Ayland s->data_in_ready = false; 6331b2e34caSMark Cave-Ayland return; 6341b2e34caSMark Cave-Ayland } 6351b2e34caSMark Cave-Ayland 6361b2e34caSMark Cave-Ayland esp_dma_ti_check(s); 637844b3a84SMark Cave-Ayland break; 63874d71ea1SLaurent Vivier } 63982141c8bSMark Cave-Ayland } 64074d71ea1SLaurent Vivier 641a917d384Spbrook static void esp_do_dma(ESPState *s) 642a917d384Spbrook { 643023666daSMark Cave-Ayland uint32_t len, cmdlen; 644023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 64519e9afb1SMark Cave-Ayland int n; 646a917d384Spbrook 6476cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 648ad2725afSMark Cave-Ayland 649ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 650ad2725afSMark Cave-Ayland case STAT_MO: 65146b0c361SMark Cave-Ayland if (s->dma_memory_read) { 65246b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 65346b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 65446b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 65546b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 65646b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 65746b0c361SMark Cave-Ayland } else { 65846b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 65946b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 66046b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 66146b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 66246b0c361SMark Cave-Ayland } 66346b0c361SMark Cave-Ayland 66446b0c361SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 66546b0c361SMark Cave-Ayland esp_raise_drq(s); 66646b0c361SMark Cave-Ayland 6673ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6683ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 6693ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 6703ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 6713ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 6723ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 6733ee9a475SMark Cave-Ayland 6743ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 6753ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 6763ee9a475SMark Cave-Ayland esp_do_dma(s); 6773ee9a475SMark Cave-Ayland } 6783ee9a475SMark Cave-Ayland } 6793ee9a475SMark Cave-Ayland break; 6803ee9a475SMark Cave-Ayland 681*3fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 68246b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 68346b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 68446b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 68546b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 68646b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 68746b0c361SMark Cave-Ayland esp_raise_irq(s); 68846b0c361SMark Cave-Ayland } 68946b0c361SMark Cave-Ayland break; 690*3fd325a2SMark Cave-Ayland } 691*3fd325a2SMark Cave-Ayland break; 69246b0c361SMark Cave-Ayland 693ad2725afSMark Cave-Ayland case STAT_CD: 694023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 695023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 69674d71ea1SLaurent Vivier if (s->dma_memory_read) { 6970ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 698023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 699023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 700a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 70174d71ea1SLaurent Vivier } else { 7023c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7033c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7043c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 7053c7f3c8bSMark Cave-Ayland 70677987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 70774d71ea1SLaurent Vivier esp_raise_drq(s); 7083c7f3c8bSMark Cave-Ayland } 709023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 71015407433SLaurent Vivier s->ti_size = 0; 71146b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 712799d90d8SMark Cave-Ayland /* Command has been received */ 713c959f218SMark Cave-Ayland do_cmd(s); 714799d90d8SMark Cave-Ayland } 715ad2725afSMark Cave-Ayland break; 7161454dc76SMark Cave-Ayland 7171454dc76SMark Cave-Ayland case STAT_DO: 7180db89536SMark Cave-Ayland if (!s->current_req) { 7190db89536SMark Cave-Ayland return; 7200db89536SMark Cave-Ayland } 7214460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 722a917d384Spbrook /* Defer until data is available. */ 723a917d384Spbrook return; 724a917d384Spbrook } 725a917d384Spbrook if (len > s->async_len) { 726a917d384Spbrook len = s->async_len; 727a917d384Spbrook } 72874d71ea1SLaurent Vivier if (s->dma_memory_read) { 7298b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 730f3666223SMark Cave-Ayland 731f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 732f3666223SMark Cave-Ayland s->async_buf += len; 733f3666223SMark Cave-Ayland s->async_len -= len; 734f3666223SMark Cave-Ayland s->ti_size += len; 735f3666223SMark Cave-Ayland 736e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 737e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 738f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 739f3666223SMark Cave-Ayland return; 740f3666223SMark Cave-Ayland } 741f3666223SMark Cave-Ayland 742004826d0SMark Cave-Ayland esp_dma_ti_check(s); 743a917d384Spbrook } else { 74419e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 74519e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 74619e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 74719e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 74819e9afb1SMark Cave-Ayland s->async_buf += n; 74919e9afb1SMark Cave-Ayland s->async_len -= n; 75019e9afb1SMark Cave-Ayland s->ti_size += n; 75119e9afb1SMark Cave-Ayland 75277987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 75374d71ea1SLaurent Vivier esp_raise_drq(s); 754e4e166c8SMark Cave-Ayland 755e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 756e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 757e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 758e4e166c8SMark Cave-Ayland return; 759e4e166c8SMark Cave-Ayland } 760e4e166c8SMark Cave-Ayland 761004826d0SMark Cave-Ayland esp_dma_ti_check(s); 76274d71ea1SLaurent Vivier } 7631454dc76SMark Cave-Ayland break; 7641454dc76SMark Cave-Ayland 7651454dc76SMark Cave-Ayland case STAT_DI: 7661454dc76SMark Cave-Ayland if (!s->current_req) { 7671454dc76SMark Cave-Ayland return; 7681454dc76SMark Cave-Ayland } 7691454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 7701454dc76SMark Cave-Ayland /* Defer until data is available. */ 7711454dc76SMark Cave-Ayland return; 7721454dc76SMark Cave-Ayland } 7731454dc76SMark Cave-Ayland if (len > s->async_len) { 7741454dc76SMark Cave-Ayland len = s->async_len; 7751454dc76SMark Cave-Ayland } 77674d71ea1SLaurent Vivier if (s->dma_memory_write) { 7778b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 778f3666223SMark Cave-Ayland 779f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 780f3666223SMark Cave-Ayland s->async_buf += len; 781f3666223SMark Cave-Ayland s->async_len -= len; 782f3666223SMark Cave-Ayland s->ti_size -= len; 783f3666223SMark Cave-Ayland 784e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 785e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 786f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 787fabcba49SMark Cave-Ayland return; 788f3666223SMark Cave-Ayland } 789f3666223SMark Cave-Ayland 790004826d0SMark Cave-Ayland esp_dma_ti_check(s); 79174d71ea1SLaurent Vivier } else { 79282141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 793042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 794042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 79582141c8bSMark Cave-Ayland s->async_buf += len; 79682141c8bSMark Cave-Ayland s->async_len -= len; 79782141c8bSMark Cave-Ayland s->ti_size -= len; 79882141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 79977987ef5SMark Cave-Ayland esp_set_pdma_cb(s, DO_DMA_PDMA_CB); 80074d71ea1SLaurent Vivier esp_raise_drq(s); 801e4e166c8SMark Cave-Ayland 802e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 803e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 804e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 805e4e166c8SMark Cave-Ayland return; 806e4e166c8SMark Cave-Ayland } 807e4e166c8SMark Cave-Ayland 808004826d0SMark Cave-Ayland esp_dma_ti_check(s); 809e4e166c8SMark Cave-Ayland } 8101454dc76SMark Cave-Ayland break; 81174d71ea1SLaurent Vivier } 812a917d384Spbrook } 813a917d384Spbrook 8141b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 8151b9e48a5SMark Cave-Ayland { 8162572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 8177b320a8eSMark Cave-Ayland uint32_t cmdlen; 8182572689bSMark Cave-Ayland int len, n; 8191b9e48a5SMark Cave-Ayland 82083e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 82183e803deSMark Cave-Ayland case STAT_MO: 8222572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 8232572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 8242572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 8252572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 82679a6c7c6SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 8272572689bSMark Cave-Ayland 8281b9e48a5SMark Cave-Ayland /* 8291b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 8302cb40d44SStefan Weil * and then switch to command phase 8311b9e48a5SMark Cave-Ayland */ 8321b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 833abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 8341b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 8351b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8361b9e48a5SMark Cave-Ayland esp_raise_irq(s); 83779a6c7c6SMark Cave-Ayland break; 83879a6c7c6SMark Cave-Ayland 83979a6c7c6SMark Cave-Ayland case STAT_CD: 84079a6c7c6SMark Cave-Ayland /* Copy FIFO into cmdfifo */ 84179a6c7c6SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 84279a6c7c6SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 84379a6c7c6SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 84479a6c7c6SMark Cave-Ayland 84579a6c7c6SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 84679a6c7c6SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 84779a6c7c6SMark Cave-Ayland s->ti_size = 0; 84879a6c7c6SMark Cave-Ayland 84979a6c7c6SMark Cave-Ayland /* No command received */ 85079a6c7c6SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 85179a6c7c6SMark Cave-Ayland return; 8521b9e48a5SMark Cave-Ayland } 85379a6c7c6SMark Cave-Ayland 85479a6c7c6SMark Cave-Ayland /* Command has been received */ 85579a6c7c6SMark Cave-Ayland do_cmd(s); 85683e803deSMark Cave-Ayland break; 8571b9e48a5SMark Cave-Ayland 8589d1aa52bSMark Cave-Ayland case STAT_DO: 8590db89536SMark Cave-Ayland if (!s->current_req) { 8600db89536SMark Cave-Ayland return; 8610db89536SMark Cave-Ayland } 8621b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8631b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 8641b9e48a5SMark Cave-Ayland return; 8651b9e48a5SMark Cave-Ayland } 86677668e4bSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 86777668e4bSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 8687b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 8691b9e48a5SMark Cave-Ayland s->async_buf += len; 8701b9e48a5SMark Cave-Ayland s->async_len -= len; 8711b9e48a5SMark Cave-Ayland s->ti_size += len; 8729d1aa52bSMark Cave-Ayland 8739d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 8749d1aa52bSMark Cave-Ayland scsi_req_continue(s->current_req); 8759d1aa52bSMark Cave-Ayland return; 8769d1aa52bSMark Cave-Ayland } 8779d1aa52bSMark Cave-Ayland 8789d1aa52bSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8799d1aa52bSMark Cave-Ayland esp_raise_irq(s); 8809d1aa52bSMark Cave-Ayland break; 8819d1aa52bSMark Cave-Ayland 8829d1aa52bSMark Cave-Ayland case STAT_DI: 8839d1aa52bSMark Cave-Ayland if (!s->current_req) { 8849d1aa52bSMark Cave-Ayland return; 8859d1aa52bSMark Cave-Ayland } 8869d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 8879d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 8889d1aa52bSMark Cave-Ayland return; 8899d1aa52bSMark Cave-Ayland } 8906ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 8916ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 8926ef2cabcSMark Cave-Ayland s->async_buf++; 8936ef2cabcSMark Cave-Ayland s->async_len--; 8946ef2cabcSMark Cave-Ayland s->ti_size--; 8956ef2cabcSMark Cave-Ayland } 8961b9e48a5SMark Cave-Ayland 8971b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8981b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 8991b9e48a5SMark Cave-Ayland return; 9001b9e48a5SMark Cave-Ayland } 9011b9e48a5SMark Cave-Ayland 9021b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 9031b9e48a5SMark Cave-Ayland esp_raise_irq(s); 9049d1aa52bSMark Cave-Ayland break; 9059d1aa52bSMark Cave-Ayland } 9061b9e48a5SMark Cave-Ayland } 9071b9e48a5SMark Cave-Ayland 90877987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s) 90977987ef5SMark Cave-Ayland { 91077987ef5SMark Cave-Ayland switch (s->pdma_cb) { 91177987ef5SMark Cave-Ayland case SATN_STOP_PDMA_CB: 91277987ef5SMark Cave-Ayland satn_stop_pdma_cb(s); 91377987ef5SMark Cave-Ayland break; 91477987ef5SMark Cave-Ayland case WRITE_RESPONSE_PDMA_CB: 91577987ef5SMark Cave-Ayland write_response_pdma_cb(s); 91677987ef5SMark Cave-Ayland break; 91777987ef5SMark Cave-Ayland case DO_DMA_PDMA_CB: 91877987ef5SMark Cave-Ayland do_dma_pdma_cb(s); 91977987ef5SMark Cave-Ayland break; 92077987ef5SMark Cave-Ayland default: 92177987ef5SMark Cave-Ayland g_assert_not_reached(); 92277987ef5SMark Cave-Ayland } 92377987ef5SMark Cave-Ayland } 92477987ef5SMark Cave-Ayland 9254aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 926a917d384Spbrook { 9274aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 9285a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 9294aaa6ac3SMark Cave-Ayland 930bf4b9889SBlue Swirl trace_esp_command_complete(); 9316ef2cabcSMark Cave-Ayland 9326ef2cabcSMark Cave-Ayland /* 9336ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 9346ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 9356ef2cabcSMark Cave-Ayland */ 9366ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 937c6df7102SPaolo Bonzini if (s->ti_size != 0) { 938bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 939c6df7102SPaolo Bonzini } 9406ef2cabcSMark Cave-Ayland } 9416ef2cabcSMark Cave-Ayland 942a917d384Spbrook s->async_len = 0; 9434aaa6ac3SMark Cave-Ayland if (req->status) { 944bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 945c6df7102SPaolo Bonzini } 9464aaa6ac3SMark Cave-Ayland s->status = req->status; 9476ef2cabcSMark Cave-Ayland 9486ef2cabcSMark Cave-Ayland /* 949cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 950cb988199SMark Cave-Ayland * byte is still in the FIFO 9516ef2cabcSMark Cave-Ayland */ 952abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 953cb988199SMark Cave-Ayland if (s->ti_size == 0) { 954cb988199SMark Cave-Ayland /* 955cb988199SMark Cave-Ayland * Transfer complete: force TC to zero just in case a TI command was 956cb988199SMark Cave-Ayland * requested for more data than the command returns (Solaris 8 does 957cb988199SMark Cave-Ayland * this) 958cb988199SMark Cave-Ayland */ 959cb988199SMark Cave-Ayland esp_set_tc(s, 0); 960004826d0SMark Cave-Ayland esp_dma_ti_check(s); 961cb988199SMark Cave-Ayland } else { 962cb988199SMark Cave-Ayland /* 963cb988199SMark Cave-Ayland * Transfer truncated: raise INTR_BS to indicate early change of 964cb988199SMark Cave-Ayland * phase 965cb988199SMark Cave-Ayland */ 966cb988199SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 967cb988199SMark Cave-Ayland esp_raise_irq(s); 968cb988199SMark Cave-Ayland s->ti_size = 0; 9696ef2cabcSMark Cave-Ayland } 9706ef2cabcSMark Cave-Ayland 9715c6c0e51SHannes Reinecke if (s->current_req) { 9725c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 9735c6c0e51SHannes Reinecke s->current_req = NULL; 974a917d384Spbrook s->current_dev = NULL; 9755c6c0e51SHannes Reinecke } 976c6df7102SPaolo Bonzini } 977c6df7102SPaolo Bonzini 9789c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 979c6df7102SPaolo Bonzini { 980e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9815a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 9826cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 983c6df7102SPaolo Bonzini 9846cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 985aba1f023SPaolo Bonzini s->async_len = len; 9860c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 9874e78f3bfSMark Cave-Ayland 9884e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 9894e78f3bfSMark Cave-Ayland /* 9904e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 9914e78f3bfSMark Cave-Ayland * completion interrupt 9924e78f3bfSMark Cave-Ayland */ 9934e78f3bfSMark Cave-Ayland s->data_in_ready = true; 9944e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 9954e78f3bfSMark Cave-Ayland esp_raise_irq(s); 9964e78f3bfSMark Cave-Ayland } 9974e78f3bfSMark Cave-Ayland 9981b9e48a5SMark Cave-Ayland /* 9991b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 10001b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 10011b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 10021b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 10031b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 10041b9e48a5SMark Cave-Ayland */ 10051b9e48a5SMark Cave-Ayland 1006880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 1007a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 1008004826d0SMark Cave-Ayland esp_dma_ti_check(s); 1009a79e767aSMark Cave-Ayland 1010a79e767aSMark Cave-Ayland esp_do_dma(s); 1011880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 10121b9e48a5SMark Cave-Ayland esp_do_nodma(s); 10131b9e48a5SMark Cave-Ayland } 1014a917d384Spbrook } 10152e5d83bbSpbrook 10162f275b8fSbellard static void handle_ti(ESPState *s) 10172f275b8fSbellard { 10181b9e48a5SMark Cave-Ayland uint32_t dmalen; 10192f275b8fSbellard 10207246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 10217246e160SHervé Poussineau s->dma_cb = handle_ti; 10227246e160SHervé Poussineau return; 10237246e160SHervé Poussineau } 10247246e160SHervé Poussineau 10251b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 10264f6200f0Sbellard if (s->dma) { 10271b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 1028b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 10294d611c9aSpbrook esp_do_dma(s); 1030799d90d8SMark Cave-Ayland } else { 10311b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 10321b9e48a5SMark Cave-Ayland esp_do_nodma(s); 10334f6200f0Sbellard } 10342f275b8fSbellard } 10352f275b8fSbellard 10369c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 10376f7e9aecSbellard { 10385aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 10395aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 1040c9cf45c1SHannes Reinecke s->tchi_written = 0; 10414e9aec74Spbrook s->ti_size = 0; 10423f26c975SMark Cave-Ayland s->async_len = 0; 1043042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 1044023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 10454e9aec74Spbrook s->dma = 0; 104673d74342SBlue Swirl s->dma_cb = NULL; 10478dea1dd4Sblueswir1 10488dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 10496f7e9aecSbellard } 10506f7e9aecSbellard 1051a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 105285948643SBlue Swirl { 105385948643SBlue Swirl qemu_irq_lower(s->irq); 105474d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 1055a391fdbcSHervé Poussineau esp_hard_reset(s); 105685948643SBlue Swirl } 105785948643SBlue Swirl 1058c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 1059c6e51f1bSJohn Millikin { 10604a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 1061c6e51f1bSJohn Millikin } 1062c6e51f1bSJohn Millikin 1063a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 10642d069babSblueswir1 { 106585948643SBlue Swirl if (level) { 1066a391fdbcSHervé Poussineau esp_soft_reset(s); 106785948643SBlue Swirl } 10682d069babSblueswir1 } 10692d069babSblueswir1 1070f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 1071f21fe39dSMark Cave-Ayland { 1072f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 1073f21fe39dSMark Cave-Ayland 1074f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 1075f21fe39dSMark Cave-Ayland s->dma = 1; 1076f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 1077f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 1078f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 1079f21fe39dSMark Cave-Ayland } else { 1080f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 1081f21fe39dSMark Cave-Ayland } 1082f21fe39dSMark Cave-Ayland } else { 1083f21fe39dSMark Cave-Ayland s->dma = 0; 1084f21fe39dSMark Cave-Ayland } 1085f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1086f21fe39dSMark Cave-Ayland case CMD_NOP: 1087f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1088f21fe39dSMark Cave-Ayland break; 1089f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1090f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1091f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1092f21fe39dSMark Cave-Ayland break; 1093f21fe39dSMark Cave-Ayland case CMD_RESET: 1094f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1095f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1096f21fe39dSMark Cave-Ayland break; 1097f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1098f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1099f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1100f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1101f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1102f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1103f21fe39dSMark Cave-Ayland } 1104f21fe39dSMark Cave-Ayland break; 1105f21fe39dSMark Cave-Ayland case CMD_TI: 1106f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1107f21fe39dSMark Cave-Ayland handle_ti(s); 1108f21fe39dSMark Cave-Ayland break; 1109f21fe39dSMark Cave-Ayland case CMD_ICCS: 1110f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1111f21fe39dSMark Cave-Ayland write_response(s); 1112f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1113abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MI); 1114f21fe39dSMark Cave-Ayland break; 1115f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1116f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1117f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1118f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1119f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1120f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1121f21fe39dSMark Cave-Ayland break; 1122f21fe39dSMark Cave-Ayland case CMD_PAD: 1123f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1124f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1125f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1126f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1127f21fe39dSMark Cave-Ayland break; 1128f21fe39dSMark Cave-Ayland case CMD_SATN: 1129f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1130f21fe39dSMark Cave-Ayland break; 1131f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1132f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1133f21fe39dSMark Cave-Ayland break; 1134f21fe39dSMark Cave-Ayland case CMD_SEL: 1135f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1136f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1137f21fe39dSMark Cave-Ayland break; 1138f21fe39dSMark Cave-Ayland case CMD_SELATN: 1139f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1140f21fe39dSMark Cave-Ayland handle_satn(s); 1141f21fe39dSMark Cave-Ayland break; 1142f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1143f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1144f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1145f21fe39dSMark Cave-Ayland break; 1146f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1147f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1148f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1149f21fe39dSMark Cave-Ayland break; 1150f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1151f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1152f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1153f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1154f21fe39dSMark Cave-Ayland break; 1155f21fe39dSMark Cave-Ayland default: 1156f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1157f21fe39dSMark Cave-Ayland break; 1158f21fe39dSMark Cave-Ayland } 1159f21fe39dSMark Cave-Ayland } 1160f21fe39dSMark Cave-Ayland 11619c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 116273d74342SBlue Swirl { 1163b630c075SMark Cave-Ayland uint32_t val; 116473d74342SBlue Swirl 11656f7e9aecSbellard switch (saddr) { 11665ad6bb97Sblueswir1 case ESP_FIFO: 11671b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 11681b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 11698dea1dd4Sblueswir1 /* Data out. */ 1170ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 11715ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1172042879fcSMark Cave-Ayland } else { 11735a83e83eSMark Cave-Ayland if (esp_get_phase(s) == STAT_DI) { 11746ef2cabcSMark Cave-Ayland if (s->ti_size) { 11756ef2cabcSMark Cave-Ayland esp_do_nodma(s); 11766ef2cabcSMark Cave-Ayland } else { 11776ef2cabcSMark Cave-Ayland /* 11786ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 11796ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 11806ef2cabcSMark Cave-Ayland */ 1181abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_ST); 11826ef2cabcSMark Cave-Ayland } 11836ef2cabcSMark Cave-Ayland } 1184c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 11854f6200f0Sbellard } 1186b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 11874f6200f0Sbellard break; 11885ad6bb97Sblueswir1 case ESP_RINTR: 118994d5c79dSMark Cave-Ayland /* 119094d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 119194d5c79dSMark Cave-Ayland * except TC 119294d5c79dSMark Cave-Ayland */ 1193b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 11942814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 11952814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 1196af947a3dSMark Cave-Ayland /* 1197af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1198af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1199af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1200af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1201af947a3dSMark Cave-Ayland * transition. 1202af947a3dSMark Cave-Ayland * 1203af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1204af947a3dSMark Cave-Ayland */ 1205c73f96fdSblueswir1 esp_lower_irq(s); 1206b630c075SMark Cave-Ayland break; 1207c9cf45c1SHannes Reinecke case ESP_TCHI: 1208c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1209c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1210b630c075SMark Cave-Ayland val = s->chip_id; 1211b630c075SMark Cave-Ayland } else { 1212b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1213c9cf45c1SHannes Reinecke } 1214b630c075SMark Cave-Ayland break; 1215238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1216238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1217238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1218238ec4d7SMark Cave-Ayland break; 12196f7e9aecSbellard default: 1220b630c075SMark Cave-Ayland val = s->rregs[saddr]; 12216f7e9aecSbellard break; 12226f7e9aecSbellard } 1223b630c075SMark Cave-Ayland 1224b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1225b630c075SMark Cave-Ayland return val; 12266f7e9aecSbellard } 12276f7e9aecSbellard 12289c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 12296f7e9aecSbellard { 1230bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 12316f7e9aecSbellard switch (saddr) { 1232c9cf45c1SHannes Reinecke case ESP_TCHI: 1233c9cf45c1SHannes Reinecke s->tchi_written = true; 1234c9cf45c1SHannes Reinecke /* fall through */ 12355ad6bb97Sblueswir1 case ESP_TCLO: 12365ad6bb97Sblueswir1 case ESP_TCMID: 12375ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 12384f6200f0Sbellard break; 12395ad6bb97Sblueswir1 case ESP_FIFO: 1240df91fd4eSMark Cave-Ayland if (esp_get_phase(s) == STAT_MO || esp_get_phase(s) == STAT_CD) { 12412572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 12422572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12432572689bSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo)); 12442572689bSMark Cave-Ayland } 12456ef2cabcSMark Cave-Ayland 12466ef2cabcSMark Cave-Ayland /* 12476ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 12486ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 12496ef2cabcSMark Cave-Ayland */ 12506ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 12516ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 12526ef2cabcSMark Cave-Ayland esp_raise_irq(s); 12536ef2cabcSMark Cave-Ayland } 12542e5d83bbSpbrook } else { 1255e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12562e5d83bbSpbrook } 12574f6200f0Sbellard break; 12585ad6bb97Sblueswir1 case ESP_CMD: 12594f6200f0Sbellard s->rregs[saddr] = val; 1260f21fe39dSMark Cave-Ayland esp_run_cmd(s); 12616f7e9aecSbellard break; 12625ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 12634f6200f0Sbellard break; 12645ad6bb97Sblueswir1 case ESP_CFG1: 12659ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 12669ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 12674f6200f0Sbellard s->rregs[saddr] = val; 12684f6200f0Sbellard break; 12695ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 12704f6200f0Sbellard break; 12716f7e9aecSbellard default: 12723af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 12738dea1dd4Sblueswir1 return; 12746f7e9aecSbellard } 12752f275b8fSbellard s->wregs[saddr] = val; 12766f7e9aecSbellard } 12776f7e9aecSbellard 1278a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 12798372d383SPeter Maydell unsigned size, bool is_write, 12808372d383SPeter Maydell MemTxAttrs attrs) 128167bb5314SAvi Kivity { 128267bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 128367bb5314SAvi Kivity } 12846f7e9aecSbellard 12856cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 12866cc88d6bSMark Cave-Ayland { 12876cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 12886cc88d6bSMark Cave-Ayland 12896cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12906cc88d6bSMark Cave-Ayland return version_id < 5; 12916cc88d6bSMark Cave-Ayland } 12926cc88d6bSMark Cave-Ayland 12934e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 12944e78f3bfSMark Cave-Ayland { 12954e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12964e78f3bfSMark Cave-Ayland 12974e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12980bcd5a18SMark Cave-Ayland return version_id >= 5; 12994e78f3bfSMark Cave-Ayland } 13004e78f3bfSMark Cave-Ayland 13014eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 13024eb86065SPaolo Bonzini { 13034eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 13044eb86065SPaolo Bonzini 13054eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 13064eb86065SPaolo Bonzini return version_id >= 6; 13074eb86065SPaolo Bonzini } 13084eb86065SPaolo Bonzini 1309ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 13100bd005beSMark Cave-Ayland { 1311ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1312ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 13130bd005beSMark Cave-Ayland 13140bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 13150bd005beSMark Cave-Ayland return 0; 13160bd005beSMark Cave-Ayland } 13170bd005beSMark Cave-Ayland 13180bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 13190bd005beSMark Cave-Ayland { 13200bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1321042879fcSMark Cave-Ayland int len, i; 13220bd005beSMark Cave-Ayland 13236cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 13246cc88d6bSMark Cave-Ayland 13256cc88d6bSMark Cave-Ayland if (version_id < 5) { 13266cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1327042879fcSMark Cave-Ayland 1328042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1329042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1330042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1331042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1332042879fcSMark Cave-Ayland } 1333023666daSMark Cave-Ayland 1334023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1335023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1336023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1337023666daSMark Cave-Ayland } 13386cc88d6bSMark Cave-Ayland } 13396cc88d6bSMark Cave-Ayland 13400bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 13410bd005beSMark Cave-Ayland return 0; 13420bd005beSMark Cave-Ayland } 13430bd005beSMark Cave-Ayland 1344eda59b39SMark Cave-Ayland /* 1345eda59b39SMark Cave-Ayland * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the 1346eda59b39SMark Cave-Ayland * guest CPU to perform the transfers between the SCSI bus and memory 1347eda59b39SMark Cave-Ayland * itself. This is indicated by the dma_memory_read and dma_memory_write 1348eda59b39SMark Cave-Ayland * functions being NULL (in contrast to the ESP PCI device) whilst 1349eda59b39SMark Cave-Ayland * dma_enabled is still set. 1350eda59b39SMark Cave-Ayland */ 1351eda59b39SMark Cave-Ayland 1352eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque) 1353eda59b39SMark Cave-Ayland { 1354eda59b39SMark Cave-Ayland ESPState *s = ESP(opaque); 1355eda59b39SMark Cave-Ayland 1356eda59b39SMark Cave-Ayland return s->dma_memory_read == NULL && s->dma_memory_write == NULL && 1357eda59b39SMark Cave-Ayland s->dma_enabled; 1358eda59b39SMark Cave-Ayland } 1359eda59b39SMark Cave-Ayland 1360eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = { 1361eda59b39SMark Cave-Ayland .name = "esp/pdma", 1362eda59b39SMark Cave-Ayland .version_id = 0, 1363eda59b39SMark Cave-Ayland .minimum_version_id = 0, 1364eda59b39SMark Cave-Ayland .needed = esp_pdma_needed, 13652d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1366eda59b39SMark Cave-Ayland VMSTATE_UINT8(pdma_cb, ESPState), 1367eda59b39SMark Cave-Ayland VMSTATE_END_OF_LIST() 1368eda59b39SMark Cave-Ayland } 1369eda59b39SMark Cave-Ayland }; 1370eda59b39SMark Cave-Ayland 13719c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1372cc9952f3SBlue Swirl .name = "esp", 13734eb86065SPaolo Bonzini .version_id = 6, 1374cc9952f3SBlue Swirl .minimum_version_id = 3, 13750bd005beSMark Cave-Ayland .post_load = esp_post_load, 13762d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1377cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1378cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1379cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1380042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1381042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1382042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 13833944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 13844aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 13854aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 13864aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 13874aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1388cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1389023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1390023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1391023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1392023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1393023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1394023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1395cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 13966cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 13974e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1398023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1399042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1400023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 14011b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 14024eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1403cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 140474d71ea1SLaurent Vivier }, 14052d7b39a6SRichard Henderson .subsections = (const VMStateDescription * const []) { 1406eda59b39SMark Cave-Ayland &vmstate_esp_pdma, 1407eda59b39SMark Cave-Ayland NULL 1408eda59b39SMark Cave-Ayland } 1409cc9952f3SBlue Swirl }; 14106f7e9aecSbellard 1411a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1412a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1413a391fdbcSHervé Poussineau { 1414a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1415eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1416a391fdbcSHervé Poussineau uint32_t saddr; 1417a391fdbcSHervé Poussineau 1418a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1419eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1420a391fdbcSHervé Poussineau } 1421a391fdbcSHervé Poussineau 1422a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1423a391fdbcSHervé Poussineau unsigned int size) 1424a391fdbcSHervé Poussineau { 1425a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1426eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1427a391fdbcSHervé Poussineau uint32_t saddr; 1428a391fdbcSHervé Poussineau 1429a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1430eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1431a391fdbcSHervé Poussineau } 1432a391fdbcSHervé Poussineau 1433a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1434a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1435a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1436a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1437a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1438a391fdbcSHervé Poussineau }; 1439a391fdbcSHervé Poussineau 144074d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 144174d71ea1SLaurent Vivier uint64_t val, unsigned int size) 144274d71ea1SLaurent Vivier { 144374d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1444eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 144574d71ea1SLaurent Vivier 1446960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1447960ebfd9SMark Cave-Ayland 144874d71ea1SLaurent Vivier switch (size) { 144974d71ea1SLaurent Vivier case 1: 1450761bef75SMark Cave-Ayland esp_pdma_write(s, val); 145174d71ea1SLaurent Vivier break; 145274d71ea1SLaurent Vivier case 2: 1453761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1454761bef75SMark Cave-Ayland esp_pdma_write(s, val); 145574d71ea1SLaurent Vivier break; 145674d71ea1SLaurent Vivier } 1457d0243b09SMark Cave-Ayland esp_pdma_cb(s); 145874d71ea1SLaurent Vivier } 145974d71ea1SLaurent Vivier 146074d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 146174d71ea1SLaurent Vivier unsigned int size) 146274d71ea1SLaurent Vivier { 146374d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1464eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 146574d71ea1SLaurent Vivier uint64_t val = 0; 146674d71ea1SLaurent Vivier 1467960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1468960ebfd9SMark Cave-Ayland 146974d71ea1SLaurent Vivier switch (size) { 147074d71ea1SLaurent Vivier case 1: 1471761bef75SMark Cave-Ayland val = esp_pdma_read(s); 147274d71ea1SLaurent Vivier break; 147374d71ea1SLaurent Vivier case 2: 1474761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1475761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 147674d71ea1SLaurent Vivier break; 147774d71ea1SLaurent Vivier } 1478d0243b09SMark Cave-Ayland esp_pdma_cb(s); 147974d71ea1SLaurent Vivier return val; 148074d71ea1SLaurent Vivier } 148174d71ea1SLaurent Vivier 1482a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1483a7a22088SMark Cave-Ayland { 1484a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1485a7a22088SMark Cave-Ayland 1486a7a22088SMark Cave-Ayland scsi_req_ref(req); 1487a7a22088SMark Cave-Ayland s->current_req = req; 1488a7a22088SMark Cave-Ayland return s; 1489a7a22088SMark Cave-Ayland } 1490a7a22088SMark Cave-Ayland 149174d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 149274d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 149374d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 149474d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 149574d71ea1SLaurent Vivier .valid.min_access_size = 1, 1496cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1497cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1498cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 149974d71ea1SLaurent Vivier }; 150074d71ea1SLaurent Vivier 1501afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1502afd4030cSPaolo Bonzini .tcq = false, 15037e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 15047e0380b9SPaolo Bonzini .max_lun = 7, 1505afd4030cSPaolo Bonzini 1506a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1507c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 150894d3f98aSPaolo Bonzini .complete = esp_command_complete, 150994d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1510cfdc1bb0SPaolo Bonzini }; 1511cfdc1bb0SPaolo Bonzini 1512a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1513cfb9de9cSPaul Brook { 151484fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1515eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1516a391fdbcSHervé Poussineau 1517a391fdbcSHervé Poussineau switch (irq) { 1518a391fdbcSHervé Poussineau case 0: 1519a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1520a391fdbcSHervé Poussineau break; 1521a391fdbcSHervé Poussineau case 1: 1522b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1523a391fdbcSHervé Poussineau break; 1524a391fdbcSHervé Poussineau } 1525a391fdbcSHervé Poussineau } 1526a391fdbcSHervé Poussineau 1527b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1528a391fdbcSHervé Poussineau { 1529b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 153084fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1531eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1532eb169c76SMark Cave-Ayland 1533eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1534eb169c76SMark Cave-Ayland return; 1535eb169c76SMark Cave-Ayland } 15366f7e9aecSbellard 1537b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 153874d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1539a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 15406f7e9aecSbellard 1541d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 154229776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 154374d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1544b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 154574d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1546cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 154774d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 15486f7e9aecSbellard 1549b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 15502d069babSblueswir1 1551739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 155267e999beSbellard } 1553cfb9de9cSPaul Brook 1554a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1555a391fdbcSHervé Poussineau { 155684fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1557eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1558eb169c76SMark Cave-Ayland 1559eb169c76SMark Cave-Ayland esp_hard_reset(s); 1560eb169c76SMark Cave-Ayland } 1561eb169c76SMark Cave-Ayland 1562eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1563eb169c76SMark Cave-Ayland { 1564eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1565eb169c76SMark Cave-Ayland 1566eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1567a391fdbcSHervé Poussineau } 1568a391fdbcSHervé Poussineau 1569a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1570a391fdbcSHervé Poussineau .name = "sysbusespscsi", 15710bd005beSMark Cave-Ayland .version_id = 2, 1572ea84a442SGuenter Roeck .minimum_version_id = 1, 1573ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 15742d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 15750bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1576a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1577a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1578a391fdbcSHervé Poussineau } 1579999e12bbSAnthony Liguori }; 1580999e12bbSAnthony Liguori 1581a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1582999e12bbSAnthony Liguori { 158339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1584999e12bbSAnthony Liguori 1585b09318caSHu Tao dc->realize = sysbus_esp_realize; 1586a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1587a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1588125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 158963235df8SBlue Swirl } 1590999e12bbSAnthony Liguori 15911f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 159284fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 159339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1594eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1595a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1596a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 159763235df8SBlue Swirl }; 159863235df8SBlue Swirl 1599042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1600042879fcSMark Cave-Ayland { 1601042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1602042879fcSMark Cave-Ayland 1603042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1604023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1605042879fcSMark Cave-Ayland } 1606042879fcSMark Cave-Ayland 1607042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1608042879fcSMark Cave-Ayland { 1609042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1610042879fcSMark Cave-Ayland 1611042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1612023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1613042879fcSMark Cave-Ayland } 1614042879fcSMark Cave-Ayland 1615eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1616eb169c76SMark Cave-Ayland { 1617eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1618eb169c76SMark Cave-Ayland 1619eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1620eb169c76SMark Cave-Ayland dc->user_creatable = false; 1621eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1622eb169c76SMark Cave-Ayland } 1623eb169c76SMark Cave-Ayland 1624eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1625eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1626eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1627042879fcSMark Cave-Ayland .instance_init = esp_init, 1628042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1629eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1630eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1631eb169c76SMark Cave-Ayland }; 1632eb169c76SMark Cave-Ayland 163383f7d43aSAndreas Färber static void esp_register_types(void) 1634cfb9de9cSPaul Brook { 1635a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1636eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1637cfb9de9cSPaul Brook } 1638cfb9de9cSPaul Brook 163983f7d43aSAndreas Färber type_init(esp_register_types) 1640