xref: /qemu/hw/scsi/esp.c (revision 3ee9a475a51eb7687cfb58ad68ef820238c1c6e1)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
31bf4b9889SBlue Swirl #include "trace.h"
321de7afc9SPaolo Bonzini #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
346f7e9aecSbellard 
3567e999beSbellard /*
365ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
375ad6bb97Sblueswir1  * also produced as NCR89C100. See
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3967e999beSbellard  * and
4067e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4174d71ea1SLaurent Vivier  *
4274d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4367e999beSbellard  */
4467e999beSbellard 
45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
46c73f96fdSblueswir1 {
47c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
49c73f96fdSblueswir1         qemu_irq_raise(s->irq);
50bf4b9889SBlue Swirl         trace_esp_raise_irq();
51c73f96fdSblueswir1     }
52c73f96fdSblueswir1 }
53c73f96fdSblueswir1 
54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
55c73f96fdSblueswir1 {
56c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
57c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
58c73f96fdSblueswir1         qemu_irq_lower(s->irq);
59bf4b9889SBlue Swirl         trace_esp_lower_irq();
60c73f96fdSblueswir1     }
61c73f96fdSblueswir1 }
62c73f96fdSblueswir1 
6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6474d71ea1SLaurent Vivier {
6574d71ea1SLaurent Vivier     qemu_irq_raise(s->irq_data);
66960ebfd9SMark Cave-Ayland     trace_esp_raise_drq();
6774d71ea1SLaurent Vivier }
6874d71ea1SLaurent Vivier 
6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7074d71ea1SLaurent Vivier {
7174d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
72960ebfd9SMark Cave-Ayland     trace_esp_lower_drq();
7374d71ea1SLaurent Vivier }
7474d71ea1SLaurent Vivier 
759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
7673d74342SBlue Swirl {
7773d74342SBlue Swirl     if (level) {
7873d74342SBlue Swirl         s->dma_enabled = 1;
79bf4b9889SBlue Swirl         trace_esp_dma_enable();
8073d74342SBlue Swirl         if (s->dma_cb) {
8173d74342SBlue Swirl             s->dma_cb(s);
8273d74342SBlue Swirl             s->dma_cb = NULL;
8373d74342SBlue Swirl         }
8473d74342SBlue Swirl     } else {
85bf4b9889SBlue Swirl         trace_esp_dma_disable();
8673d74342SBlue Swirl         s->dma_enabled = 0;
8773d74342SBlue Swirl     }
8873d74342SBlue Swirl }
8973d74342SBlue Swirl 
909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9194d3f98aSPaolo Bonzini {
92e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9394d3f98aSPaolo Bonzini 
9494d3f98aSPaolo Bonzini     if (req == s->current_req) {
9594d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
9694d3f98aSPaolo Bonzini         s->current_req = NULL;
9794d3f98aSPaolo Bonzini         s->current_dev = NULL;
98324c8809SMark Cave-Ayland         s->async_len = 0;
9994d3f98aSPaolo Bonzini     }
10094d3f98aSPaolo Bonzini }
10194d3f98aSPaolo Bonzini 
102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
103042879fcSMark Cave-Ayland {
104e5455b8cSMark Cave-Ayland     if (fifo8_num_used(fifo) == fifo->capacity) {
105042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
106042879fcSMark Cave-Ayland         return;
107042879fcSMark Cave-Ayland     }
108042879fcSMark Cave-Ayland 
109e5455b8cSMark Cave-Ayland     fifo8_push(fifo, val);
110042879fcSMark Cave-Ayland }
111c5fef911SMark Cave-Ayland 
112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo)
113042879fcSMark Cave-Ayland {
114c5fef911SMark Cave-Ayland     if (fifo8_is_empty(fifo)) {
115042879fcSMark Cave-Ayland         return 0;
116042879fcSMark Cave-Ayland     }
117042879fcSMark Cave-Ayland 
118c5fef911SMark Cave-Ayland     return fifo8_pop(fifo);
119023666daSMark Cave-Ayland }
120023666daSMark Cave-Ayland 
1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1227b320a8eSMark Cave-Ayland {
1237b320a8eSMark Cave-Ayland     const uint8_t *buf;
12449c60d16SMark Cave-Ayland     uint32_t n, n2;
12549c60d16SMark Cave-Ayland     int len;
1267b320a8eSMark Cave-Ayland 
1277b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1287b320a8eSMark Cave-Ayland         return 0;
1297b320a8eSMark Cave-Ayland     }
1307b320a8eSMark Cave-Ayland 
13149c60d16SMark Cave-Ayland     len = maxlen;
13249c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1337b320a8eSMark Cave-Ayland     if (dest) {
1347b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1357b320a8eSMark Cave-Ayland     }
1367b320a8eSMark Cave-Ayland 
13749c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
13849c60d16SMark Cave-Ayland     len -= n;
13949c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
14049c60d16SMark Cave-Ayland     if (len) {
14149c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
14249c60d16SMark Cave-Ayland         if (dest) {
14349c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
14449c60d16SMark Cave-Ayland         }
14549c60d16SMark Cave-Ayland         n += n2;
14649c60d16SMark Cave-Ayland     }
14749c60d16SMark Cave-Ayland 
1487b320a8eSMark Cave-Ayland     return n;
1497b320a8eSMark Cave-Ayland }
1507b320a8eSMark Cave-Ayland 
151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
152c47b5835SMark Cave-Ayland {
153c47b5835SMark Cave-Ayland     uint32_t dmalen;
154c47b5835SMark Cave-Ayland 
155c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
156c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
157c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
158c47b5835SMark Cave-Ayland 
159c47b5835SMark Cave-Ayland     return dmalen;
160c47b5835SMark Cave-Ayland }
161c47b5835SMark Cave-Ayland 
162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
163c47b5835SMark Cave-Ayland {
164c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
165c5d7df28SMark Cave-Ayland 
166c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
167c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
168c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
169c5d7df28SMark Cave-Ayland 
170c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
171c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
172c5d7df28SMark Cave-Ayland     }
173c47b5835SMark Cave-Ayland }
174c47b5835SMark Cave-Ayland 
175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
176c04ed569SMark Cave-Ayland {
177c04ed569SMark Cave-Ayland     uint32_t dmalen;
178c04ed569SMark Cave-Ayland 
179c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
180c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
181c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
182c04ed569SMark Cave-Ayland 
183c04ed569SMark Cave-Ayland     return dmalen;
184c04ed569SMark Cave-Ayland }
185c04ed569SMark Cave-Ayland 
186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
187abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
188abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
189abc139cdSMark Cave-Ayland };
190abc139cdSMark Cave-Ayland 
191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
192abc139cdSMark Cave-Ayland {
193abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
194abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
195abc139cdSMark Cave-Ayland 
196abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
197abc139cdSMark Cave-Ayland }
198abc139cdSMark Cave-Ayland 
1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2005a83e83eSMark Cave-Ayland {
2015a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2025a83e83eSMark Cave-Ayland }
2035a83e83eSMark Cave-Ayland 
204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
205761bef75SMark Cave-Ayland {
2068da90e81SMark Cave-Ayland     uint8_t val;
2078da90e81SMark Cave-Ayland 
208c5fef911SMark Cave-Ayland     val = esp_fifo_pop(&s->fifo);
2098da90e81SMark Cave-Ayland     return val;
210761bef75SMark Cave-Ayland }
211761bef75SMark Cave-Ayland 
212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
213761bef75SMark Cave-Ayland {
2148da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2158da90e81SMark Cave-Ayland 
2163c421400SMark Cave-Ayland     if (dmalen == 0) {
2178da90e81SMark Cave-Ayland         return;
2188da90e81SMark Cave-Ayland     }
2198da90e81SMark Cave-Ayland 
220e5455b8cSMark Cave-Ayland     esp_fifo_push(&s->fifo, val);
2218da90e81SMark Cave-Ayland 
2228da90e81SMark Cave-Ayland     dmalen--;
2238da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
224761bef75SMark Cave-Ayland }
225761bef75SMark Cave-Ayland 
22677987ef5SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb)
2271e794c51SMark Cave-Ayland {
2281e794c51SMark Cave-Ayland     s->pdma_cb = cb;
2291e794c51SMark Cave-Ayland }
2301e794c51SMark Cave-Ayland 
231c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2326130b188SLaurent Vivier {
2336130b188SLaurent Vivier     int target;
2346130b188SLaurent Vivier 
2356130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2366130b188SLaurent Vivier 
2376130b188SLaurent Vivier     s->ti_size = 0;
2386130b188SLaurent Vivier 
239cf40a5e4SMark Cave-Ayland     if (s->current_req) {
240cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
241cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
242cf40a5e4SMark Cave-Ayland     }
243cf40a5e4SMark Cave-Ayland 
2446130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2456130b188SLaurent Vivier     if (!s->current_dev) {
2466130b188SLaurent Vivier         /* No such drive */
2476130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
248cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2496130b188SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_0;
2506130b188SLaurent Vivier         esp_raise_irq(s);
2516130b188SLaurent Vivier         return -1;
2526130b188SLaurent Vivier     }
2534e78f3bfSMark Cave-Ayland 
2544e78f3bfSMark Cave-Ayland     /*
2554e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
2564eb86065SPaolo Bonzini      * either in do_command_phase() for DATA OUT transfers or by the deferred
2574e78f3bfSMark Cave-Ayland      * IRQ mechanism in esp_transfer_data() for DATA IN transfers
2584e78f3bfSMark Cave-Ayland      */
2594e78f3bfSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_FC;
2604e78f3bfSMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_CD;
2616130b188SLaurent Vivier     return 0;
2626130b188SLaurent Vivier }
2636130b188SLaurent Vivier 
264*3ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
265*3ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
266*3ee9a475SMark Cave-Ayland 
26720c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
2682f275b8fSbellard {
269023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
270042879fcSMark Cave-Ayland     uint32_t dmalen, n;
2712f275b8fSbellard     int target;
2722f275b8fSbellard 
2738dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2744f6200f0Sbellard     if (s->dma) {
27520c8d2edSMark Cave-Ayland         dmalen = MIN(esp_get_tc(s), maxlen);
27620c8d2edSMark Cave-Ayland         if (dmalen == 0) {
2776c1fef6bSPrasad J Pandit             return 0;
2786c1fef6bSPrasad J Pandit         }
27974d71ea1SLaurent Vivier         if (s->dma_memory_read) {
2808b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, buf, dmalen);
281fbc6510eSMark Cave-Ayland             dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
282023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, dmalen);
283a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - dmalen);
2844f6200f0Sbellard         } else {
28574d71ea1SLaurent Vivier             return 0;
28674d71ea1SLaurent Vivier         }
28774d71ea1SLaurent Vivier     } else {
288023666daSMark Cave-Ayland         dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
28920c8d2edSMark Cave-Ayland         if (dmalen == 0) {
290d3cdc491SPrasad J Pandit             return 0;
291d3cdc491SPrasad J Pandit         }
2927b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
293fbc6510eSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
2947b320a8eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
29520c8d2edSMark Cave-Ayland     }
296bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
2972e5d83bbSpbrook 
2989f149aa9Spbrook     return dmalen;
2999f149aa9Spbrook }
3009f149aa9Spbrook 
3014eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
3029f149aa9Spbrook {
3037b320a8eSMark Cave-Ayland     uint32_t cmdlen;
3049f149aa9Spbrook     int32_t datalen;
305f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
3067b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
3079f149aa9Spbrook 
3084eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
309023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
31099545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
31199545751SMark Cave-Ayland         return;
31299545751SMark Cave-Ayland     }
3137b320a8eSMark Cave-Ayland     esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
314023666daSMark Cave-Ayland 
3154eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
316b22f83d8SAlexandra Diupina     if (!current_lun) {
317b22f83d8SAlexandra Diupina         /* No such drive */
318b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
319b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
320b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
321b22f83d8SAlexandra Diupina         esp_raise_irq(s);
322b22f83d8SAlexandra Diupina         return;
323b22f83d8SAlexandra Diupina     }
324b22f83d8SAlexandra Diupina 
325fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
326c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
32767e999beSbellard     s->ti_size = datalen;
328023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
32967e999beSbellard     if (datalen != 0) {
3301b9e48a5SMark Cave-Ayland         s->ti_cmd = 0;
3312e5d83bbSpbrook         if (datalen > 0) {
3324e78f3bfSMark Cave-Ayland             /*
3334e78f3bfSMark Cave-Ayland              * Switch to DATA IN phase but wait until initial data xfer is
3344e78f3bfSMark Cave-Ayland              * complete before raising the command completion interrupt
3354e78f3bfSMark Cave-Ayland              */
3364e78f3bfSMark Cave-Ayland             s->data_in_ready = false;
337abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
3384f6200f0Sbellard         } else {
339abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
340cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
341c73f96fdSblueswir1             esp_raise_irq(s);
34282141c8bSMark Cave-Ayland             esp_lower_drq(s);
3432f275b8fSbellard         }
3444e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3454e78f3bfSMark Cave-Ayland         return;
3464e78f3bfSMark Cave-Ayland     }
3474e78f3bfSMark Cave-Ayland }
3482f275b8fSbellard 
3494eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
350f2818f22SArtyom Tarasenko {
3514eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3524eb86065SPaolo Bonzini         uint8_t message = esp_fifo_pop(&s->cmdfifo);
353023666daSMark Cave-Ayland 
3544eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3554eb86065SPaolo Bonzini         s->lun = message & 7;
356023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3574eb86065SPaolo Bonzini     }
358f2818f22SArtyom Tarasenko 
359799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
360023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3614eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
362fa7505c1SMark Cave-Ayland         esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
363023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
364023666daSMark Cave-Ayland     }
3654eb86065SPaolo Bonzini }
366023666daSMark Cave-Ayland 
3674eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3684eb86065SPaolo Bonzini {
3694eb86065SPaolo Bonzini     do_message_phase(s);
3704eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3714eb86065SPaolo Bonzini     do_command_phase(s);
372f2818f22SArtyom Tarasenko }
373f2818f22SArtyom Tarasenko 
3749f149aa9Spbrook static void handle_satn(ESPState *s)
3759f149aa9Spbrook {
3761b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
37773d74342SBlue Swirl         s->dma_cb = handle_satn;
37873d74342SBlue Swirl         return;
37973d74342SBlue Swirl     }
380*3ee9a475SMark Cave-Ayland     esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
3811bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3821bcaf71bSMark Cave-Ayland         return;
3831bcaf71bSMark Cave-Ayland     }
384*3ee9a475SMark Cave-Ayland 
385*3ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
386*3ee9a475SMark Cave-Ayland 
387*3ee9a475SMark Cave-Ayland     if (s->dma) {
388*3ee9a475SMark Cave-Ayland         esp_do_dma(s);
389*3ee9a475SMark Cave-Ayland     } else {
390*3ee9a475SMark Cave-Ayland         if (get_cmd(s, ESP_CMDFIFO_SZ)) {
391023666daSMark Cave-Ayland             s->cmdfifo_cdb_offset = 1;
392c959f218SMark Cave-Ayland             do_cmd(s);
3931bcaf71bSMark Cave-Ayland         }
3949f149aa9Spbrook     }
39594d5c79dSMark Cave-Ayland }
3969f149aa9Spbrook 
397f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
398f2818f22SArtyom Tarasenko {
39949691315SMark Cave-Ayland     int32_t cmdlen;
40049691315SMark Cave-Ayland 
4011b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
40273d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
40373d74342SBlue Swirl         return;
40473d74342SBlue Swirl     }
40566fd5657SMark Cave-Ayland     esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
4061bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4071bcaf71bSMark Cave-Ayland         return;
4081bcaf71bSMark Cave-Ayland     }
409023666daSMark Cave-Ayland     cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
41049691315SMark Cave-Ayland     if (cmdlen > 0) {
411023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
4124eb86065SPaolo Bonzini         do_cmd(s);
41349691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4141bcaf71bSMark Cave-Ayland         if (s->dma) {
4151bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4161bcaf71bSMark Cave-Ayland         }
41749691315SMark Cave-Ayland         /* Target present, but no cmd yet - switch to command phase */
41849691315SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
419abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_CD);
420f2818f22SArtyom Tarasenko     }
421f2818f22SArtyom Tarasenko }
422f2818f22SArtyom Tarasenko 
42374d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s)
42474d71ea1SLaurent Vivier {
4252572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
4262572689bSMark Cave-Ayland     int n;
4272572689bSMark Cave-Ayland 
4282572689bSMark Cave-Ayland     /* Copy FIFO into cmdfifo */
4292572689bSMark Cave-Ayland     n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
4302572689bSMark Cave-Ayland     n = MIN(fifo8_num_free(&s->cmdfifo), n);
4312572689bSMark Cave-Ayland     fifo8_push_all(&s->cmdfifo, buf, n);
4322572689bSMark Cave-Ayland 
433e62a959aSMark Cave-Ayland     if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
434023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
435023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
436abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_CD);
437abc139cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
438cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
43974d71ea1SLaurent Vivier         s->rregs[ESP_RSEQ] = SEQ_CD;
44074d71ea1SLaurent Vivier         esp_raise_irq(s);
44174d71ea1SLaurent Vivier     }
44274d71ea1SLaurent Vivier }
44374d71ea1SLaurent Vivier 
4449f149aa9Spbrook static void handle_satn_stop(ESPState *s)
4459f149aa9Spbrook {
44649691315SMark Cave-Ayland     int32_t cmdlen;
44749691315SMark Cave-Ayland 
4481b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
44973d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
45073d74342SBlue Swirl         return;
45173d74342SBlue Swirl     }
45277987ef5SMark Cave-Ayland     esp_set_pdma_cb(s, SATN_STOP_PDMA_CB);
4531bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
4541bcaf71bSMark Cave-Ayland         return;
4551bcaf71bSMark Cave-Ayland     }
456799d90d8SMark Cave-Ayland     cmdlen = get_cmd(s, 1);
45749691315SMark Cave-Ayland     if (cmdlen > 0) {
458023666daSMark Cave-Ayland         trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
459023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 1;
460abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_MO);
461cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
462799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
463c73f96fdSblueswir1         esp_raise_irq(s);
46449691315SMark Cave-Ayland     } else if (cmdlen == 0) {
4651bcaf71bSMark Cave-Ayland         if (s->dma) {
4661bcaf71bSMark Cave-Ayland             esp_raise_drq(s);
4671bcaf71bSMark Cave-Ayland         }
468799d90d8SMark Cave-Ayland         /* Target present, switch to message out phase */
469799d90d8SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_MO;
470abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_MO);
4719f149aa9Spbrook     }
4729f149aa9Spbrook }
4739f149aa9Spbrook 
47474d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s)
47574d71ea1SLaurent Vivier {
476abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_ST);
477cf47a41eSMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
47874d71ea1SLaurent Vivier     s->rregs[ESP_RSEQ] = SEQ_CD;
47974d71ea1SLaurent Vivier     esp_raise_irq(s);
48074d71ea1SLaurent Vivier }
48174d71ea1SLaurent Vivier 
4820fc5c15aSpbrook static void write_response(ESPState *s)
4832f275b8fSbellard {
484e3922557SMark Cave-Ayland     uint8_t buf[2];
485042879fcSMark Cave-Ayland 
486bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
487042879fcSMark Cave-Ayland 
488e3922557SMark Cave-Ayland     buf[0] = s->status;
489e3922557SMark Cave-Ayland     buf[1] = 0;
490042879fcSMark Cave-Ayland 
4914f6200f0Sbellard     if (s->dma) {
49274d71ea1SLaurent Vivier         if (s->dma_memory_write) {
493e3922557SMark Cave-Ayland             s->dma_memory_write(s->dma_opaque, buf, 2);
494abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_ST);
495cf47a41eSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
4965ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = SEQ_CD;
4974f6200f0Sbellard         } else {
49877987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB);
49974d71ea1SLaurent Vivier             esp_raise_drq(s);
50074d71ea1SLaurent Vivier             return;
50174d71ea1SLaurent Vivier         }
50274d71ea1SLaurent Vivier     } else {
503e3922557SMark Cave-Ayland         fifo8_reset(&s->fifo);
504e3922557SMark Cave-Ayland         fifo8_push_all(&s->fifo, buf, 2);
5055ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
5064f6200f0Sbellard     }
507c73f96fdSblueswir1     esp_raise_irq(s);
5082f275b8fSbellard }
5094f6200f0Sbellard 
510004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
5114d611c9aSpbrook {
512af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
513cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
514c73f96fdSblueswir1         esp_raise_irq(s);
515af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
516af74b3c1SMark Cave-Ayland     }
5174d611c9aSpbrook }
518a917d384Spbrook 
51974d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s)
52074d71ea1SLaurent Vivier {
5212572689bSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
52282141c8bSMark Cave-Ayland     int len;
5239e60cf78SMark Cave-Ayland     uint32_t n, cmdlen;
5249e60cf78SMark Cave-Ayland 
5259e60cf78SMark Cave-Ayland     len = esp_get_tc(s);
5266cc88d6bSMark Cave-Ayland 
527e8c84b19SMark Cave-Ayland     switch (esp_get_phase(s)) {
528e8c84b19SMark Cave-Ayland     case STAT_MO:
5299e60cf78SMark Cave-Ayland         if (s->dma_memory_read) {
5309e60cf78SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
5319e60cf78SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
5329e60cf78SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
5339e60cf78SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
5349e60cf78SMark Cave-Ayland             s->cmdfifo_cdb_offset += len;
5359e60cf78SMark Cave-Ayland         } else {
5362572689bSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
5372572689bSMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
5382572689bSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
5399e60cf78SMark Cave-Ayland             s->cmdfifo_cdb_offset += n;
540e62a959aSMark Cave-Ayland         }
541e62a959aSMark Cave-Ayland 
5429e60cf78SMark Cave-Ayland         esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
5439e60cf78SMark Cave-Ayland         esp_raise_drq(s);
544c348458fSMark Cave-Ayland 
545*3ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
546*3ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
547*3ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
548*3ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
549*3ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
550*3ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
551*3ee9a475SMark Cave-Ayland 
552*3ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
553*3ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
554*3ee9a475SMark Cave-Ayland                     esp_do_dma(s);
555*3ee9a475SMark Cave-Ayland                 }
556*3ee9a475SMark Cave-Ayland             }
557*3ee9a475SMark Cave-Ayland             break;
558*3ee9a475SMark Cave-Ayland         }
559*3ee9a475SMark Cave-Ayland 
5609e60cf78SMark Cave-Ayland         /* ATN remains asserted until TC == 0 */
5619e60cf78SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
562abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
563c348458fSMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
564c348458fSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
565c348458fSMark Cave-Ayland             esp_raise_irq(s);
566c348458fSMark Cave-Ayland         }
567e8c84b19SMark Cave-Ayland         break;
56882141c8bSMark Cave-Ayland 
5699e60cf78SMark Cave-Ayland     case STAT_CD:
5709e60cf78SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
5719e60cf78SMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
5729e60cf78SMark Cave-Ayland         if (s->dma_memory_read) {
5739e60cf78SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
5749e60cf78SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
5759e60cf78SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
5769e60cf78SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
5779e60cf78SMark Cave-Ayland         } else {
5789e60cf78SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
5799e60cf78SMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
5809e60cf78SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
5819e60cf78SMark Cave-Ayland 
5829e60cf78SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
5839e60cf78SMark Cave-Ayland             esp_raise_drq(s);
5849e60cf78SMark Cave-Ayland         }
5859e60cf78SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
5869e60cf78SMark Cave-Ayland         s->ti_size = 0;
5879e60cf78SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
5889e60cf78SMark Cave-Ayland             /* Command has been received */
5899e60cf78SMark Cave-Ayland             do_cmd(s);
5909e60cf78SMark Cave-Ayland         }
5919e60cf78SMark Cave-Ayland         break;
5929e60cf78SMark Cave-Ayland 
593844b3a84SMark Cave-Ayland     case STAT_DO:
5940db89536SMark Cave-Ayland         if (!s->current_req) {
5950db89536SMark Cave-Ayland             return;
5960db89536SMark Cave-Ayland         }
59782141c8bSMark Cave-Ayland         /* Copy FIFO data to device */
5987aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
5997aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
6007b320a8eSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
6017aa6baeeSMark Cave-Ayland         s->async_buf += n;
6027aa6baeeSMark Cave-Ayland         s->async_len -= n;
6037aa6baeeSMark Cave-Ayland         s->ti_size += n;
6047aa6baeeSMark Cave-Ayland 
605e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
606e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
60774d71ea1SLaurent Vivier             scsi_req_continue(s->current_req);
60882141c8bSMark Cave-Ayland             return;
60982141c8bSMark Cave-Ayland         }
61082141c8bSMark Cave-Ayland 
611004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
612844b3a84SMark Cave-Ayland         break;
613844b3a84SMark Cave-Ayland 
614844b3a84SMark Cave-Ayland     case STAT_DI:
615844b3a84SMark Cave-Ayland         if (!s->current_req) {
616844b3a84SMark Cave-Ayland             return;
617844b3a84SMark Cave-Ayland         }
61882141c8bSMark Cave-Ayland         /* Copy device data to FIFO */
6197aa6baeeSMark Cave-Ayland         len = MIN(s->async_len, esp_get_tc(s));
6207aa6baeeSMark Cave-Ayland         len = MIN(len, fifo8_num_free(&s->fifo));
621042879fcSMark Cave-Ayland         fifo8_push_all(&s->fifo, s->async_buf, len);
62282141c8bSMark Cave-Ayland         s->async_buf += len;
62382141c8bSMark Cave-Ayland         s->async_len -= len;
62482141c8bSMark Cave-Ayland         s->ti_size -= len;
62582141c8bSMark Cave-Ayland         esp_set_tc(s, esp_get_tc(s) - len);
6261b2e34caSMark Cave-Ayland 
6271b2e34caSMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
6281b2e34caSMark Cave-Ayland             /* Defer until the scsi layer has completed */
6291b2e34caSMark Cave-Ayland             scsi_req_continue(s->current_req);
6301b2e34caSMark Cave-Ayland             s->data_in_ready = false;
6311b2e34caSMark Cave-Ayland             return;
6321b2e34caSMark Cave-Ayland         }
6331b2e34caSMark Cave-Ayland 
6341b2e34caSMark Cave-Ayland         esp_dma_ti_check(s);
635844b3a84SMark Cave-Ayland         break;
63674d71ea1SLaurent Vivier     }
63782141c8bSMark Cave-Ayland }
63874d71ea1SLaurent Vivier 
639a917d384Spbrook static void esp_do_dma(ESPState *s)
640a917d384Spbrook {
641023666daSMark Cave-Ayland     uint32_t len, cmdlen;
642023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
64319e9afb1SMark Cave-Ayland     int n;
644a917d384Spbrook 
6456cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
646ad2725afSMark Cave-Ayland 
647ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
648ad2725afSMark Cave-Ayland     case STAT_MO:
64946b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
65046b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
65146b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
65246b0c361SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
65346b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
65446b0c361SMark Cave-Ayland             s->cmdfifo_cdb_offset += len;
65546b0c361SMark Cave-Ayland         } else {
65646b0c361SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
65746b0c361SMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
65846b0c361SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
65946b0c361SMark Cave-Ayland             s->cmdfifo_cdb_offset += n;
66046b0c361SMark Cave-Ayland         }
66146b0c361SMark Cave-Ayland 
66246b0c361SMark Cave-Ayland         esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
66346b0c361SMark Cave-Ayland         esp_raise_drq(s);
66446b0c361SMark Cave-Ayland 
665*3ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
666*3ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
667*3ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
668*3ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
669*3ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
670*3ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
671*3ee9a475SMark Cave-Ayland 
672*3ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
673*3ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
674*3ee9a475SMark Cave-Ayland                     esp_do_dma(s);
675*3ee9a475SMark Cave-Ayland                 }
676*3ee9a475SMark Cave-Ayland             }
677*3ee9a475SMark Cave-Ayland             break;
678*3ee9a475SMark Cave-Ayland         }
679*3ee9a475SMark Cave-Ayland 
68046b0c361SMark Cave-Ayland         /* ATN remains asserted until TC == 0 */
68146b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
68246b0c361SMark Cave-Ayland             esp_set_phase(s, STAT_CD);
68346b0c361SMark Cave-Ayland             s->rregs[ESP_RSEQ] = SEQ_CD;
68446b0c361SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
68546b0c361SMark Cave-Ayland             esp_raise_irq(s);
68646b0c361SMark Cave-Ayland         }
68746b0c361SMark Cave-Ayland         break;
68846b0c361SMark Cave-Ayland 
689ad2725afSMark Cave-Ayland     case STAT_CD:
690023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
691023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
69274d71ea1SLaurent Vivier         if (s->dma_memory_read) {
6930ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
694023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
695023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
696a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
69774d71ea1SLaurent Vivier         } else {
6983c7f3c8bSMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
6993c7f3c8bSMark Cave-Ayland             n = MIN(fifo8_num_free(&s->cmdfifo), n);
7003c7f3c8bSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, n);
7013c7f3c8bSMark Cave-Ayland 
70277987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
70374d71ea1SLaurent Vivier             esp_raise_drq(s);
7043c7f3c8bSMark Cave-Ayland         }
705023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
70615407433SLaurent Vivier         s->ti_size = 0;
70746b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
708799d90d8SMark Cave-Ayland             /* Command has been received */
709c959f218SMark Cave-Ayland             do_cmd(s);
710799d90d8SMark Cave-Ayland         }
711ad2725afSMark Cave-Ayland         break;
7121454dc76SMark Cave-Ayland 
7131454dc76SMark Cave-Ayland     case STAT_DO:
7140db89536SMark Cave-Ayland         if (!s->current_req) {
7150db89536SMark Cave-Ayland             return;
7160db89536SMark Cave-Ayland         }
7174460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
718a917d384Spbrook             /* Defer until data is available.  */
719a917d384Spbrook             return;
720a917d384Spbrook         }
721a917d384Spbrook         if (len > s->async_len) {
722a917d384Spbrook             len = s->async_len;
723a917d384Spbrook         }
72474d71ea1SLaurent Vivier         if (s->dma_memory_read) {
7258b17de88Sblueswir1             s->dma_memory_read(s->dma_opaque, s->async_buf, len);
726f3666223SMark Cave-Ayland 
727f3666223SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
728f3666223SMark Cave-Ayland             s->async_buf += len;
729f3666223SMark Cave-Ayland             s->async_len -= len;
730f3666223SMark Cave-Ayland             s->ti_size += len;
731f3666223SMark Cave-Ayland 
732e4e166c8SMark Cave-Ayland             if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
733e4e166c8SMark Cave-Ayland                 /* Defer until the scsi layer has completed */
734f3666223SMark Cave-Ayland                 scsi_req_continue(s->current_req);
735f3666223SMark Cave-Ayland                 return;
736f3666223SMark Cave-Ayland             }
737f3666223SMark Cave-Ayland 
738004826d0SMark Cave-Ayland             esp_dma_ti_check(s);
739a917d384Spbrook         } else {
74019e9afb1SMark Cave-Ayland             /* Copy FIFO data to device */
74119e9afb1SMark Cave-Ayland             len = MIN(s->async_len, ESP_FIFO_SZ);
74219e9afb1SMark Cave-Ayland             len = MIN(len, fifo8_num_used(&s->fifo));
74319e9afb1SMark Cave-Ayland             n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
74419e9afb1SMark Cave-Ayland             s->async_buf += n;
74519e9afb1SMark Cave-Ayland             s->async_len -= n;
74619e9afb1SMark Cave-Ayland             s->ti_size += n;
74719e9afb1SMark Cave-Ayland 
74877987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
74974d71ea1SLaurent Vivier             esp_raise_drq(s);
750e4e166c8SMark Cave-Ayland 
751e4e166c8SMark Cave-Ayland             if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
752e4e166c8SMark Cave-Ayland                 /* Defer until the scsi layer has completed */
753e4e166c8SMark Cave-Ayland                 scsi_req_continue(s->current_req);
754e4e166c8SMark Cave-Ayland                 return;
755e4e166c8SMark Cave-Ayland             }
756e4e166c8SMark Cave-Ayland 
757004826d0SMark Cave-Ayland             esp_dma_ti_check(s);
75874d71ea1SLaurent Vivier         }
7591454dc76SMark Cave-Ayland         break;
7601454dc76SMark Cave-Ayland 
7611454dc76SMark Cave-Ayland     case STAT_DI:
7621454dc76SMark Cave-Ayland         if (!s->current_req) {
7631454dc76SMark Cave-Ayland             return;
7641454dc76SMark Cave-Ayland         }
7651454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
7661454dc76SMark Cave-Ayland             /* Defer until data is available.  */
7671454dc76SMark Cave-Ayland             return;
7681454dc76SMark Cave-Ayland         }
7691454dc76SMark Cave-Ayland         if (len > s->async_len) {
7701454dc76SMark Cave-Ayland             len = s->async_len;
7711454dc76SMark Cave-Ayland         }
77274d71ea1SLaurent Vivier         if (s->dma_memory_write) {
7738b17de88Sblueswir1             s->dma_memory_write(s->dma_opaque, s->async_buf, len);
774f3666223SMark Cave-Ayland 
775f3666223SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
776f3666223SMark Cave-Ayland             s->async_buf += len;
777f3666223SMark Cave-Ayland             s->async_len -= len;
778f3666223SMark Cave-Ayland             s->ti_size -= len;
779f3666223SMark Cave-Ayland 
780e4e166c8SMark Cave-Ayland             if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
781e4e166c8SMark Cave-Ayland                 /* Defer until the scsi layer has completed */
782f3666223SMark Cave-Ayland                 scsi_req_continue(s->current_req);
783fabcba49SMark Cave-Ayland                 return;
784f3666223SMark Cave-Ayland             }
785f3666223SMark Cave-Ayland 
786004826d0SMark Cave-Ayland             esp_dma_ti_check(s);
78774d71ea1SLaurent Vivier         } else {
78882141c8bSMark Cave-Ayland             /* Copy device data to FIFO */
789042879fcSMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->fifo));
790042879fcSMark Cave-Ayland             fifo8_push_all(&s->fifo, s->async_buf, len);
79182141c8bSMark Cave-Ayland             s->async_buf += len;
79282141c8bSMark Cave-Ayland             s->async_len -= len;
79382141c8bSMark Cave-Ayland             s->ti_size -= len;
79482141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
79577987ef5SMark Cave-Ayland             esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
79674d71ea1SLaurent Vivier             esp_raise_drq(s);
797e4e166c8SMark Cave-Ayland 
798e4e166c8SMark Cave-Ayland             if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
799e4e166c8SMark Cave-Ayland                 /* Defer until the scsi layer has completed */
800e4e166c8SMark Cave-Ayland                 scsi_req_continue(s->current_req);
801e4e166c8SMark Cave-Ayland                 return;
802e4e166c8SMark Cave-Ayland             }
803e4e166c8SMark Cave-Ayland 
804004826d0SMark Cave-Ayland             esp_dma_ti_check(s);
805e4e166c8SMark Cave-Ayland         }
8061454dc76SMark Cave-Ayland         break;
80774d71ea1SLaurent Vivier     }
808a917d384Spbrook }
809a917d384Spbrook 
8101b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
8111b9e48a5SMark Cave-Ayland {
8122572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
8137b320a8eSMark Cave-Ayland     uint32_t cmdlen;
8142572689bSMark Cave-Ayland     int len, n;
8151b9e48a5SMark Cave-Ayland 
81683e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
81783e803deSMark Cave-Ayland     case STAT_MO:
8182572689bSMark Cave-Ayland         /* Copy FIFO into cmdfifo */
8192572689bSMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
8202572689bSMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
8212572689bSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
82279a6c7c6SMark Cave-Ayland         s->cmdfifo_cdb_offset += n;
8232572689bSMark Cave-Ayland 
8241b9e48a5SMark Cave-Ayland         /*
8251b9e48a5SMark Cave-Ayland          * Extra message out bytes received: update cmdfifo_cdb_offset
8262cb40d44SStefan Weil          * and then switch to command phase
8271b9e48a5SMark Cave-Ayland          */
8281b9e48a5SMark Cave-Ayland         s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
829abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_CD);
8301b9e48a5SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
8311b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8321b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
83379a6c7c6SMark Cave-Ayland         break;
83479a6c7c6SMark Cave-Ayland 
83579a6c7c6SMark Cave-Ayland     case STAT_CD:
83679a6c7c6SMark Cave-Ayland         /* Copy FIFO into cmdfifo */
83779a6c7c6SMark Cave-Ayland         n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
83879a6c7c6SMark Cave-Ayland         n = MIN(fifo8_num_free(&s->cmdfifo), n);
83979a6c7c6SMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, n);
84079a6c7c6SMark Cave-Ayland 
84179a6c7c6SMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
84279a6c7c6SMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
84379a6c7c6SMark Cave-Ayland         s->ti_size = 0;
84479a6c7c6SMark Cave-Ayland 
84579a6c7c6SMark Cave-Ayland         /* No command received */
84679a6c7c6SMark Cave-Ayland         if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
84779a6c7c6SMark Cave-Ayland             return;
8481b9e48a5SMark Cave-Ayland         }
84979a6c7c6SMark Cave-Ayland 
85079a6c7c6SMark Cave-Ayland         /* Command has been received */
85179a6c7c6SMark Cave-Ayland         do_cmd(s);
85283e803deSMark Cave-Ayland         break;
8531b9e48a5SMark Cave-Ayland 
8549d1aa52bSMark Cave-Ayland     case STAT_DO:
8550db89536SMark Cave-Ayland         if (!s->current_req) {
8560db89536SMark Cave-Ayland             return;
8570db89536SMark Cave-Ayland         }
8581b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8591b9e48a5SMark Cave-Ayland             /* Defer until data is available.  */
8601b9e48a5SMark Cave-Ayland             return;
8611b9e48a5SMark Cave-Ayland         }
86277668e4bSMark Cave-Ayland         len = MIN(s->async_len, ESP_FIFO_SZ);
86377668e4bSMark Cave-Ayland         len = MIN(len, fifo8_num_used(&s->fifo));
8647b320a8eSMark Cave-Ayland         esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
8651b9e48a5SMark Cave-Ayland         s->async_buf += len;
8661b9e48a5SMark Cave-Ayland         s->async_len -= len;
8671b9e48a5SMark Cave-Ayland         s->ti_size += len;
8689d1aa52bSMark Cave-Ayland 
8699d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8709d1aa52bSMark Cave-Ayland             scsi_req_continue(s->current_req);
8719d1aa52bSMark Cave-Ayland             return;
8729d1aa52bSMark Cave-Ayland         }
8739d1aa52bSMark Cave-Ayland 
8749d1aa52bSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8759d1aa52bSMark Cave-Ayland         esp_raise_irq(s);
8769d1aa52bSMark Cave-Ayland         break;
8779d1aa52bSMark Cave-Ayland 
8789d1aa52bSMark Cave-Ayland     case STAT_DI:
8799d1aa52bSMark Cave-Ayland         if (!s->current_req) {
8809d1aa52bSMark Cave-Ayland             return;
8819d1aa52bSMark Cave-Ayland         }
8829d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8839d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8849d1aa52bSMark Cave-Ayland             return;
8859d1aa52bSMark Cave-Ayland         }
8866ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8876ef2cabcSMark Cave-Ayland             fifo8_push(&s->fifo, s->async_buf[0]);
8886ef2cabcSMark Cave-Ayland             s->async_buf++;
8896ef2cabcSMark Cave-Ayland             s->async_len--;
8906ef2cabcSMark Cave-Ayland             s->ti_size--;
8916ef2cabcSMark Cave-Ayland         }
8921b9e48a5SMark Cave-Ayland 
8931b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8941b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8951b9e48a5SMark Cave-Ayland             return;
8961b9e48a5SMark Cave-Ayland         }
8971b9e48a5SMark Cave-Ayland 
8981b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8991b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
9009d1aa52bSMark Cave-Ayland         break;
9019d1aa52bSMark Cave-Ayland     }
9021b9e48a5SMark Cave-Ayland }
9031b9e48a5SMark Cave-Ayland 
90477987ef5SMark Cave-Ayland static void esp_pdma_cb(ESPState *s)
90577987ef5SMark Cave-Ayland {
90677987ef5SMark Cave-Ayland     switch (s->pdma_cb) {
90777987ef5SMark Cave-Ayland     case SATN_STOP_PDMA_CB:
90877987ef5SMark Cave-Ayland         satn_stop_pdma_cb(s);
90977987ef5SMark Cave-Ayland         break;
91077987ef5SMark Cave-Ayland     case WRITE_RESPONSE_PDMA_CB:
91177987ef5SMark Cave-Ayland         write_response_pdma_cb(s);
91277987ef5SMark Cave-Ayland         break;
91377987ef5SMark Cave-Ayland     case DO_DMA_PDMA_CB:
91477987ef5SMark Cave-Ayland         do_dma_pdma_cb(s);
91577987ef5SMark Cave-Ayland         break;
91677987ef5SMark Cave-Ayland     default:
91777987ef5SMark Cave-Ayland         g_assert_not_reached();
91877987ef5SMark Cave-Ayland     }
91977987ef5SMark Cave-Ayland }
92077987ef5SMark Cave-Ayland 
9214aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
922a917d384Spbrook {
9234aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
9245a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
9254aaa6ac3SMark Cave-Ayland 
926bf4b9889SBlue Swirl     trace_esp_command_complete();
9276ef2cabcSMark Cave-Ayland 
9286ef2cabcSMark Cave-Ayland     /*
9296ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
9306ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
9316ef2cabcSMark Cave-Ayland      */
9326ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
933c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
934bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
935c6df7102SPaolo Bonzini         }
9366ef2cabcSMark Cave-Ayland     }
9376ef2cabcSMark Cave-Ayland 
938a917d384Spbrook     s->async_len = 0;
9394aaa6ac3SMark Cave-Ayland     if (req->status) {
940bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
941c6df7102SPaolo Bonzini     }
9424aaa6ac3SMark Cave-Ayland     s->status = req->status;
9436ef2cabcSMark Cave-Ayland 
9446ef2cabcSMark Cave-Ayland     /*
945cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
946cb988199SMark Cave-Ayland      * byte is still in the FIFO
9476ef2cabcSMark Cave-Ayland      */
948abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_ST);
949cb988199SMark Cave-Ayland     if (s->ti_size == 0) {
950cb988199SMark Cave-Ayland         /*
951cb988199SMark Cave-Ayland          * Transfer complete: force TC to zero just in case a TI command was
952cb988199SMark Cave-Ayland          * requested for more data than the command returns (Solaris 8 does
953cb988199SMark Cave-Ayland          * this)
954cb988199SMark Cave-Ayland          */
955cb988199SMark Cave-Ayland         esp_set_tc(s, 0);
956004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
957cb988199SMark Cave-Ayland     } else {
958cb988199SMark Cave-Ayland         /*
959cb988199SMark Cave-Ayland          * Transfer truncated: raise INTR_BS to indicate early change of
960cb988199SMark Cave-Ayland          * phase
961cb988199SMark Cave-Ayland          */
962cb988199SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
963cb988199SMark Cave-Ayland         esp_raise_irq(s);
964cb988199SMark Cave-Ayland         s->ti_size = 0;
9656ef2cabcSMark Cave-Ayland     }
9666ef2cabcSMark Cave-Ayland 
9675c6c0e51SHannes Reinecke     if (s->current_req) {
9685c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9695c6c0e51SHannes Reinecke         s->current_req = NULL;
970a917d384Spbrook         s->current_dev = NULL;
9715c6c0e51SHannes Reinecke     }
972c6df7102SPaolo Bonzini }
973c6df7102SPaolo Bonzini 
9749c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
975c6df7102SPaolo Bonzini {
976e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9775a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
9786cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
979c6df7102SPaolo Bonzini 
9806cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
981aba1f023SPaolo Bonzini     s->async_len = len;
9820c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9834e78f3bfSMark Cave-Ayland 
9844e78f3bfSMark Cave-Ayland     if (!to_device && !s->data_in_ready) {
9854e78f3bfSMark Cave-Ayland         /*
9864e78f3bfSMark Cave-Ayland          * Initial incoming data xfer is complete so raise command
9874e78f3bfSMark Cave-Ayland          * completion interrupt
9884e78f3bfSMark Cave-Ayland          */
9894e78f3bfSMark Cave-Ayland         s->data_in_ready = true;
9904e78f3bfSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
9914e78f3bfSMark Cave-Ayland         esp_raise_irq(s);
9924e78f3bfSMark Cave-Ayland     }
9934e78f3bfSMark Cave-Ayland 
9941b9e48a5SMark Cave-Ayland     /*
9951b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
9961b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
9971b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
9981b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
9991b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
10001b9e48a5SMark Cave-Ayland      */
10011b9e48a5SMark Cave-Ayland 
1002880d3089SMark Cave-Ayland     if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
1003a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
1004004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
1005a79e767aSMark Cave-Ayland 
1006a79e767aSMark Cave-Ayland         esp_do_dma(s);
1007880d3089SMark Cave-Ayland     } else if (s->ti_cmd == CMD_TI) {
10081b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10091b9e48a5SMark Cave-Ayland     }
1010a917d384Spbrook }
10112e5d83bbSpbrook 
10122f275b8fSbellard static void handle_ti(ESPState *s)
10132f275b8fSbellard {
10141b9e48a5SMark Cave-Ayland     uint32_t dmalen;
10152f275b8fSbellard 
10167246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
10177246e160SHervé Poussineau         s->dma_cb = handle_ti;
10187246e160SHervé Poussineau         return;
10197246e160SHervé Poussineau     }
10207246e160SHervé Poussineau 
10211b9e48a5SMark Cave-Ayland     s->ti_cmd = s->rregs[ESP_CMD];
10224f6200f0Sbellard     if (s->dma) {
10231b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
1024b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
10254d611c9aSpbrook         esp_do_dma(s);
1026799d90d8SMark Cave-Ayland     } else {
10271b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
10281b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10294f6200f0Sbellard     }
10302f275b8fSbellard }
10312f275b8fSbellard 
10329c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10336f7e9aecSbellard {
10345aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10355aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1036c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10374e9aec74Spbrook     s->ti_size = 0;
10383f26c975SMark Cave-Ayland     s->async_len = 0;
1039042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1040023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10414e9aec74Spbrook     s->dma = 0;
104273d74342SBlue Swirl     s->dma_cb = NULL;
10438dea1dd4Sblueswir1 
10448dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10456f7e9aecSbellard }
10466f7e9aecSbellard 
1047a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
104885948643SBlue Swirl {
104985948643SBlue Swirl     qemu_irq_lower(s->irq);
105074d71ea1SLaurent Vivier     qemu_irq_lower(s->irq_data);
1051a391fdbcSHervé Poussineau     esp_hard_reset(s);
105285948643SBlue Swirl }
105385948643SBlue Swirl 
1054c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1055c6e51f1bSJohn Millikin {
10564a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1057c6e51f1bSJohn Millikin }
1058c6e51f1bSJohn Millikin 
1059a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10602d069babSblueswir1 {
106185948643SBlue Swirl     if (level) {
1062a391fdbcSHervé Poussineau         esp_soft_reset(s);
106385948643SBlue Swirl     }
10642d069babSblueswir1 }
10652d069babSblueswir1 
1066f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1067f21fe39dSMark Cave-Ayland {
1068f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1069f21fe39dSMark Cave-Ayland 
1070f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1071f21fe39dSMark Cave-Ayland         s->dma = 1;
1072f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1073f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1074f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1075f21fe39dSMark Cave-Ayland         } else {
1076f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1077f21fe39dSMark Cave-Ayland         }
1078f21fe39dSMark Cave-Ayland     } else {
1079f21fe39dSMark Cave-Ayland         s->dma = 0;
1080f21fe39dSMark Cave-Ayland     }
1081f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1082f21fe39dSMark Cave-Ayland     case CMD_NOP:
1083f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1084f21fe39dSMark Cave-Ayland         break;
1085f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1086f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1087f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1088f21fe39dSMark Cave-Ayland         break;
1089f21fe39dSMark Cave-Ayland     case CMD_RESET:
1090f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1091f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1092f21fe39dSMark Cave-Ayland         break;
1093f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1094f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1095f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1096f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1097f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1098f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1099f21fe39dSMark Cave-Ayland         }
1100f21fe39dSMark Cave-Ayland         break;
1101f21fe39dSMark Cave-Ayland     case CMD_TI:
1102f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1103f21fe39dSMark Cave-Ayland         handle_ti(s);
1104f21fe39dSMark Cave-Ayland         break;
1105f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1106f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1107f21fe39dSMark Cave-Ayland         write_response(s);
1108f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_FC;
1109abc139cdSMark Cave-Ayland         esp_set_phase(s, STAT_MI);
1110f21fe39dSMark Cave-Ayland         break;
1111f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1112f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1113f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1114f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1115f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1116f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1117f21fe39dSMark Cave-Ayland         break;
1118f21fe39dSMark Cave-Ayland     case CMD_PAD:
1119f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1120f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSTAT] = STAT_TC;
1121f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_FC;
1122f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1123f21fe39dSMark Cave-Ayland         break;
1124f21fe39dSMark Cave-Ayland     case CMD_SATN:
1125f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1126f21fe39dSMark Cave-Ayland         break;
1127f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1128f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1129f21fe39dSMark Cave-Ayland         break;
1130f21fe39dSMark Cave-Ayland     case CMD_SEL:
1131f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1132f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1133f21fe39dSMark Cave-Ayland         break;
1134f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1135f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1136f21fe39dSMark Cave-Ayland         handle_satn(s);
1137f21fe39dSMark Cave-Ayland         break;
1138f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1139f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1140f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1141f21fe39dSMark Cave-Ayland         break;
1142f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1143f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1144f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1145f21fe39dSMark Cave-Ayland         break;
1146f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1147f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1148f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1149f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1150f21fe39dSMark Cave-Ayland         break;
1151f21fe39dSMark Cave-Ayland     default:
1152f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1153f21fe39dSMark Cave-Ayland         break;
1154f21fe39dSMark Cave-Ayland     }
1155f21fe39dSMark Cave-Ayland }
1156f21fe39dSMark Cave-Ayland 
11579c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
115873d74342SBlue Swirl {
1159b630c075SMark Cave-Ayland     uint32_t val;
116073d74342SBlue Swirl 
11616f7e9aecSbellard     switch (saddr) {
11625ad6bb97Sblueswir1     case ESP_FIFO:
11631b9e48a5SMark Cave-Ayland         if (s->dma_memory_read && s->dma_memory_write &&
11641b9e48a5SMark Cave-Ayland                 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
11658dea1dd4Sblueswir1             /* Data out.  */
1166ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
11675ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
1168042879fcSMark Cave-Ayland         } else {
11695a83e83eSMark Cave-Ayland             if (esp_get_phase(s) == STAT_DI) {
11706ef2cabcSMark Cave-Ayland                 if (s->ti_size) {
11716ef2cabcSMark Cave-Ayland                     esp_do_nodma(s);
11726ef2cabcSMark Cave-Ayland                 } else {
11736ef2cabcSMark Cave-Ayland                     /*
11746ef2cabcSMark Cave-Ayland                      * The last byte of a non-DMA transfer has been read out
11756ef2cabcSMark Cave-Ayland                      * of the FIFO so switch to status phase
11766ef2cabcSMark Cave-Ayland                      */
1177abc139cdSMark Cave-Ayland                     esp_set_phase(s, STAT_ST);
11786ef2cabcSMark Cave-Ayland                 }
11796ef2cabcSMark Cave-Ayland             }
1180c5fef911SMark Cave-Ayland             s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
11814f6200f0Sbellard         }
1182b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11834f6200f0Sbellard         break;
11845ad6bb97Sblueswir1     case ESP_RINTR:
118594d5c79dSMark Cave-Ayland         /*
118694d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
118794d5c79dSMark Cave-Ayland          * except TC
118894d5c79dSMark Cave-Ayland          */
1189b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
11902814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
11912814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
1192af947a3dSMark Cave-Ayland         /*
1193af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1194af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1195af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1196af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1197af947a3dSMark Cave-Ayland          * transition.
1198af947a3dSMark Cave-Ayland          *
1199af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1200af947a3dSMark Cave-Ayland          */
1201c73f96fdSblueswir1         esp_lower_irq(s);
1202b630c075SMark Cave-Ayland         break;
1203c9cf45c1SHannes Reinecke     case ESP_TCHI:
1204c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1205c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1206b630c075SMark Cave-Ayland             val = s->chip_id;
1207b630c075SMark Cave-Ayland         } else {
1208b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1209c9cf45c1SHannes Reinecke         }
1210b630c075SMark Cave-Ayland         break;
1211238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1212238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1213238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1214238ec4d7SMark Cave-Ayland         break;
12156f7e9aecSbellard     default:
1216b630c075SMark Cave-Ayland         val = s->rregs[saddr];
12176f7e9aecSbellard         break;
12186f7e9aecSbellard     }
1219b630c075SMark Cave-Ayland 
1220b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1221b630c075SMark Cave-Ayland     return val;
12226f7e9aecSbellard }
12236f7e9aecSbellard 
12249c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
12256f7e9aecSbellard {
1226bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
12276f7e9aecSbellard     switch (saddr) {
1228c9cf45c1SHannes Reinecke     case ESP_TCHI:
1229c9cf45c1SHannes Reinecke         s->tchi_written = true;
1230c9cf45c1SHannes Reinecke         /* fall through */
12315ad6bb97Sblueswir1     case ESP_TCLO:
12325ad6bb97Sblueswir1     case ESP_TCMID:
12335ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
12344f6200f0Sbellard         break;
12355ad6bb97Sblueswir1     case ESP_FIFO:
1236df91fd4eSMark Cave-Ayland         if (esp_get_phase(s) == STAT_MO || esp_get_phase(s) == STAT_CD) {
12372572689bSMark Cave-Ayland             if (!fifo8_is_full(&s->fifo)) {
12382572689bSMark Cave-Ayland                 esp_fifo_push(&s->fifo, val);
12392572689bSMark Cave-Ayland                 esp_fifo_push(&s->cmdfifo, fifo8_pop(&s->fifo));
12402572689bSMark Cave-Ayland             }
12416ef2cabcSMark Cave-Ayland 
12426ef2cabcSMark Cave-Ayland             /*
12436ef2cabcSMark Cave-Ayland              * If any unexpected message out/command phase data is
12446ef2cabcSMark Cave-Ayland              * transferred using non-DMA, raise the interrupt
12456ef2cabcSMark Cave-Ayland              */
12466ef2cabcSMark Cave-Ayland             if (s->rregs[ESP_CMD] == CMD_TI) {
12476ef2cabcSMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
12486ef2cabcSMark Cave-Ayland                 esp_raise_irq(s);
12496ef2cabcSMark Cave-Ayland             }
12502e5d83bbSpbrook         } else {
1251e5455b8cSMark Cave-Ayland             esp_fifo_push(&s->fifo, val);
12522e5d83bbSpbrook         }
12534f6200f0Sbellard         break;
12545ad6bb97Sblueswir1     case ESP_CMD:
12554f6200f0Sbellard         s->rregs[saddr] = val;
1256f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
12576f7e9aecSbellard         break;
12585ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
12594f6200f0Sbellard         break;
12605ad6bb97Sblueswir1     case ESP_CFG1:
12619ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12629ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12634f6200f0Sbellard         s->rregs[saddr] = val;
12644f6200f0Sbellard         break;
12655ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12664f6200f0Sbellard         break;
12676f7e9aecSbellard     default:
12683af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12698dea1dd4Sblueswir1         return;
12706f7e9aecSbellard     }
12712f275b8fSbellard     s->wregs[saddr] = val;
12726f7e9aecSbellard }
12736f7e9aecSbellard 
1274a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12758372d383SPeter Maydell                             unsigned size, bool is_write,
12768372d383SPeter Maydell                             MemTxAttrs attrs)
127767bb5314SAvi Kivity {
127867bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
127967bb5314SAvi Kivity }
12806f7e9aecSbellard 
12816cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12826cc88d6bSMark Cave-Ayland {
12836cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12846cc88d6bSMark Cave-Ayland 
12856cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12866cc88d6bSMark Cave-Ayland     return version_id < 5;
12876cc88d6bSMark Cave-Ayland }
12886cc88d6bSMark Cave-Ayland 
12894e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12904e78f3bfSMark Cave-Ayland {
12914e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12924e78f3bfSMark Cave-Ayland 
12934e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12940bcd5a18SMark Cave-Ayland     return version_id >= 5;
12954e78f3bfSMark Cave-Ayland }
12964e78f3bfSMark Cave-Ayland 
12974eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12984eb86065SPaolo Bonzini {
12994eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
13004eb86065SPaolo Bonzini 
13014eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
13024eb86065SPaolo Bonzini     return version_id >= 6;
13034eb86065SPaolo Bonzini }
13044eb86065SPaolo Bonzini 
1305ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
13060bd005beSMark Cave-Ayland {
1307ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1308ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
13090bd005beSMark Cave-Ayland 
13100bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13110bd005beSMark Cave-Ayland     return 0;
13120bd005beSMark Cave-Ayland }
13130bd005beSMark Cave-Ayland 
13140bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
13150bd005beSMark Cave-Ayland {
13160bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1317042879fcSMark Cave-Ayland     int len, i;
13180bd005beSMark Cave-Ayland 
13196cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
13206cc88d6bSMark Cave-Ayland 
13216cc88d6bSMark Cave-Ayland     if (version_id < 5) {
13226cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1323042879fcSMark Cave-Ayland 
1324042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1325042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1326042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1327042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1328042879fcSMark Cave-Ayland         }
1329023666daSMark Cave-Ayland 
1330023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1331023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1332023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1333023666daSMark Cave-Ayland         }
13346cc88d6bSMark Cave-Ayland     }
13356cc88d6bSMark Cave-Ayland 
13360bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13370bd005beSMark Cave-Ayland     return 0;
13380bd005beSMark Cave-Ayland }
13390bd005beSMark Cave-Ayland 
1340eda59b39SMark Cave-Ayland /*
1341eda59b39SMark Cave-Ayland  * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the
1342eda59b39SMark Cave-Ayland  * guest CPU to perform the transfers between the SCSI bus and memory
1343eda59b39SMark Cave-Ayland  * itself. This is indicated by the dma_memory_read and dma_memory_write
1344eda59b39SMark Cave-Ayland  * functions being NULL (in contrast to the ESP PCI device) whilst
1345eda59b39SMark Cave-Ayland  * dma_enabled is still set.
1346eda59b39SMark Cave-Ayland  */
1347eda59b39SMark Cave-Ayland 
1348eda59b39SMark Cave-Ayland static bool esp_pdma_needed(void *opaque)
1349eda59b39SMark Cave-Ayland {
1350eda59b39SMark Cave-Ayland     ESPState *s = ESP(opaque);
1351eda59b39SMark Cave-Ayland 
1352eda59b39SMark Cave-Ayland     return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
1353eda59b39SMark Cave-Ayland            s->dma_enabled;
1354eda59b39SMark Cave-Ayland }
1355eda59b39SMark Cave-Ayland 
1356eda59b39SMark Cave-Ayland static const VMStateDescription vmstate_esp_pdma = {
1357eda59b39SMark Cave-Ayland     .name = "esp/pdma",
1358eda59b39SMark Cave-Ayland     .version_id = 0,
1359eda59b39SMark Cave-Ayland     .minimum_version_id = 0,
1360eda59b39SMark Cave-Ayland     .needed = esp_pdma_needed,
13612d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1362eda59b39SMark Cave-Ayland         VMSTATE_UINT8(pdma_cb, ESPState),
1363eda59b39SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1364eda59b39SMark Cave-Ayland     }
1365eda59b39SMark Cave-Ayland };
1366eda59b39SMark Cave-Ayland 
13679c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1368cc9952f3SBlue Swirl     .name = "esp",
13694eb86065SPaolo Bonzini     .version_id = 6,
1370cc9952f3SBlue Swirl     .minimum_version_id = 3,
13710bd005beSMark Cave-Ayland     .post_load = esp_post_load,
13722d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1373cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1374cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1375cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1376042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1377042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1378042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13793944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13804aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13814aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13824aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13834aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1384cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1385023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1386023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1387023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1388023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1389023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1390023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1391cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13926cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13934e78f3bfSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
1394023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1395042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1396023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
13971b9e48a5SMark Cave-Ayland         VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
13984eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1399cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
140074d71ea1SLaurent Vivier     },
14012d7b39a6SRichard Henderson     .subsections = (const VMStateDescription * const []) {
1402eda59b39SMark Cave-Ayland         &vmstate_esp_pdma,
1403eda59b39SMark Cave-Ayland         NULL
1404eda59b39SMark Cave-Ayland     }
1405cc9952f3SBlue Swirl };
14066f7e9aecSbellard 
1407a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1408a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1409a391fdbcSHervé Poussineau {
1410a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1411eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1412a391fdbcSHervé Poussineau     uint32_t saddr;
1413a391fdbcSHervé Poussineau 
1414a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1415eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1416a391fdbcSHervé Poussineau }
1417a391fdbcSHervé Poussineau 
1418a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1419a391fdbcSHervé Poussineau                                     unsigned int size)
1420a391fdbcSHervé Poussineau {
1421a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1422eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1423a391fdbcSHervé Poussineau     uint32_t saddr;
1424a391fdbcSHervé Poussineau 
1425a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1426eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1427a391fdbcSHervé Poussineau }
1428a391fdbcSHervé Poussineau 
1429a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1430a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1431a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1432a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1433a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1434a391fdbcSHervé Poussineau };
1435a391fdbcSHervé Poussineau 
143674d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
143774d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
143874d71ea1SLaurent Vivier {
143974d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1440eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
144174d71ea1SLaurent Vivier 
1442960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1443960ebfd9SMark Cave-Ayland 
144474d71ea1SLaurent Vivier     switch (size) {
144574d71ea1SLaurent Vivier     case 1:
1446761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
144774d71ea1SLaurent Vivier         break;
144874d71ea1SLaurent Vivier     case 2:
1449761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1450761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
145174d71ea1SLaurent Vivier         break;
145274d71ea1SLaurent Vivier     }
1453d0243b09SMark Cave-Ayland     esp_pdma_cb(s);
145474d71ea1SLaurent Vivier }
145574d71ea1SLaurent Vivier 
145674d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
145774d71ea1SLaurent Vivier                                      unsigned int size)
145874d71ea1SLaurent Vivier {
145974d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1460eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
146174d71ea1SLaurent Vivier     uint64_t val = 0;
146274d71ea1SLaurent Vivier 
1463960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1464960ebfd9SMark Cave-Ayland 
146574d71ea1SLaurent Vivier     switch (size) {
146674d71ea1SLaurent Vivier     case 1:
1467761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
146874d71ea1SLaurent Vivier         break;
146974d71ea1SLaurent Vivier     case 2:
1470761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1471761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
147274d71ea1SLaurent Vivier         break;
147374d71ea1SLaurent Vivier     }
1474d0243b09SMark Cave-Ayland     esp_pdma_cb(s);
147574d71ea1SLaurent Vivier     return val;
147674d71ea1SLaurent Vivier }
147774d71ea1SLaurent Vivier 
1478a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1479a7a22088SMark Cave-Ayland {
1480a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1481a7a22088SMark Cave-Ayland 
1482a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1483a7a22088SMark Cave-Ayland     s->current_req = req;
1484a7a22088SMark Cave-Ayland     return s;
1485a7a22088SMark Cave-Ayland }
1486a7a22088SMark Cave-Ayland 
148774d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
148874d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
148974d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
149074d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
149174d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1492cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1493cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1494cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
149574d71ea1SLaurent Vivier };
149674d71ea1SLaurent Vivier 
1497afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1498afd4030cSPaolo Bonzini     .tcq = false,
14997e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
15007e0380b9SPaolo Bonzini     .max_lun = 7,
1501afd4030cSPaolo Bonzini 
1502a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1503c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
150494d3f98aSPaolo Bonzini     .complete = esp_command_complete,
150594d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1506cfdc1bb0SPaolo Bonzini };
1507cfdc1bb0SPaolo Bonzini 
1508a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1509cfb9de9cSPaul Brook {
151084fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1511eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1512a391fdbcSHervé Poussineau 
1513a391fdbcSHervé Poussineau     switch (irq) {
1514a391fdbcSHervé Poussineau     case 0:
1515a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1516a391fdbcSHervé Poussineau         break;
1517a391fdbcSHervé Poussineau     case 1:
1518b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1519a391fdbcSHervé Poussineau         break;
1520a391fdbcSHervé Poussineau     }
1521a391fdbcSHervé Poussineau }
1522a391fdbcSHervé Poussineau 
1523b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1524a391fdbcSHervé Poussineau {
1525b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
152684fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1527eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1528eb169c76SMark Cave-Ayland 
1529eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1530eb169c76SMark Cave-Ayland         return;
1531eb169c76SMark Cave-Ayland     }
15326f7e9aecSbellard 
1533b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
153474d71ea1SLaurent Vivier     sysbus_init_irq(sbd, &s->irq_data);
1535a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
15366f7e9aecSbellard 
1537d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
153829776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
153974d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1540b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
154174d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1542cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
154374d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
15446f7e9aecSbellard 
1545b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
15462d069babSblueswir1 
1547739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
154867e999beSbellard }
1549cfb9de9cSPaul Brook 
1550a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1551a391fdbcSHervé Poussineau {
155284fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1553eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1554eb169c76SMark Cave-Ayland 
1555eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1556eb169c76SMark Cave-Ayland }
1557eb169c76SMark Cave-Ayland 
1558eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1559eb169c76SMark Cave-Ayland {
1560eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1561eb169c76SMark Cave-Ayland 
1562eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1563a391fdbcSHervé Poussineau }
1564a391fdbcSHervé Poussineau 
1565a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1566a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
15670bd005beSMark Cave-Ayland     .version_id = 2,
1568ea84a442SGuenter Roeck     .minimum_version_id = 1,
1569ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
15702d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15710bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1572a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1573a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1574a391fdbcSHervé Poussineau     }
1575999e12bbSAnthony Liguori };
1576999e12bbSAnthony Liguori 
1577a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1578999e12bbSAnthony Liguori {
157939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1580999e12bbSAnthony Liguori 
1581b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1582a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1583a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1584125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
158563235df8SBlue Swirl }
1586999e12bbSAnthony Liguori 
15871f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
158884fbefedSMark Cave-Ayland     .name          = TYPE_SYSBUS_ESP,
158939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1590eb169c76SMark Cave-Ayland     .instance_init = sysbus_esp_init,
1591a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
1592a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
159363235df8SBlue Swirl };
159463235df8SBlue Swirl 
1595042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1596042879fcSMark Cave-Ayland {
1597042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1598042879fcSMark Cave-Ayland 
1599042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1600023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1601042879fcSMark Cave-Ayland }
1602042879fcSMark Cave-Ayland 
1603042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1604042879fcSMark Cave-Ayland {
1605042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1606042879fcSMark Cave-Ayland 
1607042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1608023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1609042879fcSMark Cave-Ayland }
1610042879fcSMark Cave-Ayland 
1611eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1612eb169c76SMark Cave-Ayland {
1613eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1614eb169c76SMark Cave-Ayland 
1615eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1616eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1617eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1618eb169c76SMark Cave-Ayland }
1619eb169c76SMark Cave-Ayland 
1620eb169c76SMark Cave-Ayland static const TypeInfo esp_info = {
1621eb169c76SMark Cave-Ayland     .name = TYPE_ESP,
1622eb169c76SMark Cave-Ayland     .parent = TYPE_DEVICE,
1623042879fcSMark Cave-Ayland     .instance_init = esp_init,
1624042879fcSMark Cave-Ayland     .instance_finalize = esp_finalize,
1625eb169c76SMark Cave-Ayland     .instance_size = sizeof(ESPState),
1626eb169c76SMark Cave-Ayland     .class_init = esp_class_init,
1627eb169c76SMark Cave-Ayland };
1628eb169c76SMark Cave-Ayland 
162983f7d43aSAndreas Färber static void esp_register_types(void)
1630cfb9de9cSPaul Brook {
1631a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
1632eb169c76SMark Cave-Ayland     type_register_static(&esp_info);
1633cfb9de9cSPaul Brook }
1634cfb9de9cSPaul Brook 
163583f7d43aSAndreas Färber type_init(esp_register_types)
1636