xref: /qemu/hw/scsi/esp.c (revision 266170f91f9079c102dafb252497f3bae5e844ee)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
678d68f31SMark Cave-Ayland  * Copyright (c) 2023 Mark Cave-Ayland
76f7e9aecSbellard  *
86f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
96f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
106f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
116f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
126f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
136f7e9aecSbellard  * furnished to do so, subject to the following conditions:
146f7e9aecSbellard  *
156f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
166f7e9aecSbellard  * all copies or substantial portions of the Software.
176f7e9aecSbellard  *
186f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
196f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
206f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
216f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
226f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
236f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
246f7e9aecSbellard  * THE SOFTWARE.
256f7e9aecSbellard  */
265d20fa6bSblueswir1 
27a4ab4792SPeter Maydell #include "qemu/osdep.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
3064552b6bSMarkus Armbruster #include "hw/irq.h"
310d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
32bf4b9889SBlue Swirl #include "trace.h"
331de7afc9SPaolo Bonzini #include "qemu/log.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
356f7e9aecSbellard 
3667e999beSbellard /*
375ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
385ad6bb97Sblueswir1  * also produced as NCR89C100. See
3967e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
4067e999beSbellard  * and
4167e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
4274d71ea1SLaurent Vivier  *
4374d71ea1SLaurent Vivier  * On Macintosh Quadra it is a NCR53C96.
4467e999beSbellard  */
4567e999beSbellard 
46c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
47c73f96fdSblueswir1 {
48c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
49c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
50c73f96fdSblueswir1         qemu_irq_raise(s->irq);
51bf4b9889SBlue Swirl         trace_esp_raise_irq();
52c73f96fdSblueswir1     }
53c73f96fdSblueswir1 }
54c73f96fdSblueswir1 
55c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
56c73f96fdSblueswir1 {
57c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
58c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
59c73f96fdSblueswir1         qemu_irq_lower(s->irq);
60bf4b9889SBlue Swirl         trace_esp_lower_irq();
61c73f96fdSblueswir1     }
62c73f96fdSblueswir1 }
63c73f96fdSblueswir1 
6474d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s)
6574d71ea1SLaurent Vivier {
66442de89aSMark Cave-Ayland     if (!(s->drq_state)) {
676dec7c0dSMark Cave-Ayland         qemu_irq_raise(s->drq_irq);
68960ebfd9SMark Cave-Ayland         trace_esp_raise_drq();
69442de89aSMark Cave-Ayland         s->drq_state = true;
70442de89aSMark Cave-Ayland     }
7174d71ea1SLaurent Vivier }
7274d71ea1SLaurent Vivier 
7374d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s)
7474d71ea1SLaurent Vivier {
75442de89aSMark Cave-Ayland     if (s->drq_state) {
766dec7c0dSMark Cave-Ayland         qemu_irq_lower(s->drq_irq);
77960ebfd9SMark Cave-Ayland         trace_esp_lower_drq();
78442de89aSMark Cave-Ayland         s->drq_state = false;
79442de89aSMark Cave-Ayland     }
8074d71ea1SLaurent Vivier }
8174d71ea1SLaurent Vivier 
829c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
8373d74342SBlue Swirl {
8473d74342SBlue Swirl     if (level) {
8573d74342SBlue Swirl         s->dma_enabled = 1;
86bf4b9889SBlue Swirl         trace_esp_dma_enable();
8773d74342SBlue Swirl         if (s->dma_cb) {
8873d74342SBlue Swirl             s->dma_cb(s);
8973d74342SBlue Swirl             s->dma_cb = NULL;
9073d74342SBlue Swirl         }
9173d74342SBlue Swirl     } else {
92bf4b9889SBlue Swirl         trace_esp_dma_disable();
9373d74342SBlue Swirl         s->dma_enabled = 0;
9473d74342SBlue Swirl     }
9573d74342SBlue Swirl }
9673d74342SBlue Swirl 
979c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
9894d3f98aSPaolo Bonzini {
99e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
10094d3f98aSPaolo Bonzini 
10194d3f98aSPaolo Bonzini     if (req == s->current_req) {
10294d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
10394d3f98aSPaolo Bonzini         s->current_req = NULL;
10494d3f98aSPaolo Bonzini         s->current_dev = NULL;
105324c8809SMark Cave-Ayland         s->async_len = 0;
10694d3f98aSPaolo Bonzini     }
10794d3f98aSPaolo Bonzini }
10894d3f98aSPaolo Bonzini 
1090e7dbe29SMark Cave-Ayland static void esp_fifo_push(ESPState *s, uint8_t val)
110042879fcSMark Cave-Ayland {
1110e7dbe29SMark Cave-Ayland     if (fifo8_num_used(&s->fifo) == s->fifo.capacity) {
112042879fcSMark Cave-Ayland         trace_esp_error_fifo_overrun();
113042879fcSMark Cave-Ayland         return;
114042879fcSMark Cave-Ayland     }
115042879fcSMark Cave-Ayland 
1160e7dbe29SMark Cave-Ayland     fifo8_push(&s->fifo, val);
117042879fcSMark Cave-Ayland }
118c5fef911SMark Cave-Ayland 
119*266170f9SMark Cave-Ayland static void esp_fifo_push_buf(ESPState *s, uint8_t *buf, int len)
120*266170f9SMark Cave-Ayland {
121*266170f9SMark Cave-Ayland     fifo8_push_all(&s->fifo, buf, len);
122*266170f9SMark Cave-Ayland }
123*266170f9SMark Cave-Ayland 
12461fa150dSMark Cave-Ayland static uint8_t esp_fifo_pop(ESPState *s)
125042879fcSMark Cave-Ayland {
12661fa150dSMark Cave-Ayland     if (fifo8_is_empty(&s->fifo)) {
127042879fcSMark Cave-Ayland         return 0;
128042879fcSMark Cave-Ayland     }
129042879fcSMark Cave-Ayland 
13061fa150dSMark Cave-Ayland     return fifo8_pop(&s->fifo);
131023666daSMark Cave-Ayland }
132023666daSMark Cave-Ayland 
133d103d0dbSMark Cave-Ayland static uint32_t esp_fifo8_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
1347b320a8eSMark Cave-Ayland {
1357b320a8eSMark Cave-Ayland     const uint8_t *buf;
13649c60d16SMark Cave-Ayland     uint32_t n, n2;
13749c60d16SMark Cave-Ayland     int len;
1387b320a8eSMark Cave-Ayland 
1397b320a8eSMark Cave-Ayland     if (maxlen == 0) {
1407b320a8eSMark Cave-Ayland         return 0;
1417b320a8eSMark Cave-Ayland     }
1427b320a8eSMark Cave-Ayland 
14349c60d16SMark Cave-Ayland     len = maxlen;
14449c60d16SMark Cave-Ayland     buf = fifo8_pop_buf(fifo, len, &n);
1457b320a8eSMark Cave-Ayland     if (dest) {
1467b320a8eSMark Cave-Ayland         memcpy(dest, buf, n);
1477b320a8eSMark Cave-Ayland     }
1487b320a8eSMark Cave-Ayland 
14949c60d16SMark Cave-Ayland     /* Add FIFO wraparound if needed */
15049c60d16SMark Cave-Ayland     len -= n;
15149c60d16SMark Cave-Ayland     len = MIN(len, fifo8_num_used(fifo));
15249c60d16SMark Cave-Ayland     if (len) {
15349c60d16SMark Cave-Ayland         buf = fifo8_pop_buf(fifo, len, &n2);
15449c60d16SMark Cave-Ayland         if (dest) {
15549c60d16SMark Cave-Ayland             memcpy(&dest[n], buf, n2);
15649c60d16SMark Cave-Ayland         }
15749c60d16SMark Cave-Ayland         n += n2;
15849c60d16SMark Cave-Ayland     }
15949c60d16SMark Cave-Ayland 
1607b320a8eSMark Cave-Ayland     return n;
1617b320a8eSMark Cave-Ayland }
1627b320a8eSMark Cave-Ayland 
163da838126SMark Cave-Ayland static uint32_t esp_fifo_pop_buf(ESPState *s, uint8_t *dest, int maxlen)
164d103d0dbSMark Cave-Ayland {
165da838126SMark Cave-Ayland     return esp_fifo8_pop_buf(&s->fifo, dest, maxlen);
166d103d0dbSMark Cave-Ayland }
167d103d0dbSMark Cave-Ayland 
168c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s)
169c47b5835SMark Cave-Ayland {
170c47b5835SMark Cave-Ayland     uint32_t dmalen;
171c47b5835SMark Cave-Ayland 
172c47b5835SMark Cave-Ayland     dmalen = s->rregs[ESP_TCLO];
173c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCMID] << 8;
174c47b5835SMark Cave-Ayland     dmalen |= s->rregs[ESP_TCHI] << 16;
175c47b5835SMark Cave-Ayland 
176c47b5835SMark Cave-Ayland     return dmalen;
177c47b5835SMark Cave-Ayland }
178c47b5835SMark Cave-Ayland 
179c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen)
180c47b5835SMark Cave-Ayland {
181c5d7df28SMark Cave-Ayland     uint32_t old_tc = esp_get_tc(s);
182c5d7df28SMark Cave-Ayland 
183c47b5835SMark Cave-Ayland     s->rregs[ESP_TCLO] = dmalen;
184c47b5835SMark Cave-Ayland     s->rregs[ESP_TCMID] = dmalen >> 8;
185c47b5835SMark Cave-Ayland     s->rregs[ESP_TCHI] = dmalen >> 16;
186c5d7df28SMark Cave-Ayland 
187c5d7df28SMark Cave-Ayland     if (old_tc && dmalen == 0) {
188c5d7df28SMark Cave-Ayland         s->rregs[ESP_RSTAT] |= STAT_TC;
189c5d7df28SMark Cave-Ayland     }
190c47b5835SMark Cave-Ayland }
191c47b5835SMark Cave-Ayland 
192c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s)
193c04ed569SMark Cave-Ayland {
194c04ed569SMark Cave-Ayland     uint32_t dmalen;
195c04ed569SMark Cave-Ayland 
196c04ed569SMark Cave-Ayland     dmalen = s->wregs[ESP_TCLO];
197c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCMID] << 8;
198c04ed569SMark Cave-Ayland     dmalen |= s->wregs[ESP_TCHI] << 16;
199c04ed569SMark Cave-Ayland 
200c04ed569SMark Cave-Ayland     return dmalen;
201c04ed569SMark Cave-Ayland }
202c04ed569SMark Cave-Ayland 
203abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = {
204abc139cdSMark Cave-Ayland     "DATA OUT", "DATA IN", "COMMAND", "STATUS",
205abc139cdSMark Cave-Ayland     "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
206abc139cdSMark Cave-Ayland };
207abc139cdSMark Cave-Ayland 
208abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase)
209abc139cdSMark Cave-Ayland {
210abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] &= ~7;
211abc139cdSMark Cave-Ayland     s->rregs[ESP_RSTAT] |= phase;
212abc139cdSMark Cave-Ayland 
213abc139cdSMark Cave-Ayland     trace_esp_set_phase(esp_phase_names[phase]);
214abc139cdSMark Cave-Ayland }
215abc139cdSMark Cave-Ayland 
2165a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s)
2175a83e83eSMark Cave-Ayland {
2185a83e83eSMark Cave-Ayland     return s->rregs[ESP_RSTAT] & 7;
2195a83e83eSMark Cave-Ayland }
2205a83e83eSMark Cave-Ayland 
221761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s)
222761bef75SMark Cave-Ayland {
2238da90e81SMark Cave-Ayland     uint8_t val;
2248da90e81SMark Cave-Ayland 
22561fa150dSMark Cave-Ayland     val = esp_fifo_pop(s);
2268da90e81SMark Cave-Ayland     return val;
227761bef75SMark Cave-Ayland }
228761bef75SMark Cave-Ayland 
229761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val)
230761bef75SMark Cave-Ayland {
2318da90e81SMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
2328da90e81SMark Cave-Ayland 
2333c421400SMark Cave-Ayland     if (dmalen == 0) {
2348da90e81SMark Cave-Ayland         return;
2358da90e81SMark Cave-Ayland     }
2368da90e81SMark Cave-Ayland 
2370e7dbe29SMark Cave-Ayland     esp_fifo_push(s, val);
2388da90e81SMark Cave-Ayland 
2398da90e81SMark Cave-Ayland     dmalen--;
2408da90e81SMark Cave-Ayland     esp_set_tc(s, dmalen);
241761bef75SMark Cave-Ayland }
242761bef75SMark Cave-Ayland 
243c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s)
2446130b188SLaurent Vivier {
2456130b188SLaurent Vivier     int target;
2466130b188SLaurent Vivier 
2476130b188SLaurent Vivier     target = s->wregs[ESP_WBUSID] & BUSID_DID;
2486130b188SLaurent Vivier 
2496130b188SLaurent Vivier     s->ti_size = 0;
2509b2cdca2SMark Cave-Ayland     s->rregs[ESP_RSEQ] = SEQ_0;
2516130b188SLaurent Vivier 
252cf40a5e4SMark Cave-Ayland     if (s->current_req) {
253cf40a5e4SMark Cave-Ayland         /* Started a new command before the old one finished. Cancel it. */
254cf40a5e4SMark Cave-Ayland         scsi_req_cancel(s->current_req);
255cf40a5e4SMark Cave-Ayland     }
256cf40a5e4SMark Cave-Ayland 
2576130b188SLaurent Vivier     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
2586130b188SLaurent Vivier     if (!s->current_dev) {
2596130b188SLaurent Vivier         /* No such drive */
2606130b188SLaurent Vivier         s->rregs[ESP_RSTAT] = 0;
261cf1a7a9bSMark Cave-Ayland         s->rregs[ESP_RINTR] = INTR_DC;
2626130b188SLaurent Vivier         esp_raise_irq(s);
2636130b188SLaurent Vivier         return -1;
2646130b188SLaurent Vivier     }
2654e78f3bfSMark Cave-Ayland 
2664e78f3bfSMark Cave-Ayland     /*
2674e78f3bfSMark Cave-Ayland      * Note that we deliberately don't raise the IRQ here: this will be done
268c90b2792SMark Cave-Ayland      * either in esp_transfer_data() or esp_command_complete()
2694e78f3bfSMark Cave-Ayland      */
2706130b188SLaurent Vivier     return 0;
2716130b188SLaurent Vivier }
2726130b188SLaurent Vivier 
2733ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s);
2743ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s);
2753ee9a475SMark Cave-Ayland 
2764eb86065SPaolo Bonzini static void do_command_phase(ESPState *s)
2779f149aa9Spbrook {
2787b320a8eSMark Cave-Ayland     uint32_t cmdlen;
2799f149aa9Spbrook     int32_t datalen;
280f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
2817b320a8eSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
2829f149aa9Spbrook 
2834eb86065SPaolo Bonzini     trace_esp_do_command_phase(s->lun);
284023666daSMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
28599545751SMark Cave-Ayland     if (!cmdlen || !s->current_dev) {
28699545751SMark Cave-Ayland         return;
28799545751SMark Cave-Ayland     }
288f87d0487SMark Cave-Ayland     esp_fifo8_pop_buf(&s->cmdfifo, buf, cmdlen);
289023666daSMark Cave-Ayland 
2904eb86065SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
291b22f83d8SAlexandra Diupina     if (!current_lun) {
292b22f83d8SAlexandra Diupina         /* No such drive */
293b22f83d8SAlexandra Diupina         s->rregs[ESP_RSTAT] = 0;
294b22f83d8SAlexandra Diupina         s->rregs[ESP_RINTR] = INTR_DC;
295b22f83d8SAlexandra Diupina         s->rregs[ESP_RSEQ] = SEQ_0;
296b22f83d8SAlexandra Diupina         esp_raise_irq(s);
297b22f83d8SAlexandra Diupina         return;
298b22f83d8SAlexandra Diupina     }
299b22f83d8SAlexandra Diupina 
300fe9d8927SJohn Millikin     s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
301c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
30267e999beSbellard     s->ti_size = datalen;
303023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
304c90b2792SMark Cave-Ayland     s->data_ready = false;
30567e999beSbellard     if (datalen != 0) {
3064e78f3bfSMark Cave-Ayland         /*
307c90b2792SMark Cave-Ayland          * Switch to DATA phase but wait until initial data xfer is
3084e78f3bfSMark Cave-Ayland          * complete before raising the command completion interrupt
3094e78f3bfSMark Cave-Ayland          */
310c90b2792SMark Cave-Ayland         if (datalen > 0) {
311abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DI);
3124f6200f0Sbellard         } else {
313abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_DO);
3142f275b8fSbellard         }
3154e78f3bfSMark Cave-Ayland         scsi_req_continue(s->current_req);
3164e78f3bfSMark Cave-Ayland         return;
3174e78f3bfSMark Cave-Ayland     }
3184e78f3bfSMark Cave-Ayland }
3192f275b8fSbellard 
3204eb86065SPaolo Bonzini static void do_message_phase(ESPState *s)
321f2818f22SArtyom Tarasenko {
3224eb86065SPaolo Bonzini     if (s->cmdfifo_cdb_offset) {
3231828000bSMark Cave-Ayland         uint8_t message = fifo8_is_empty(&s->cmdfifo) ? 0 :
3241828000bSMark Cave-Ayland                           fifo8_pop(&s->cmdfifo);
325023666daSMark Cave-Ayland 
3264eb86065SPaolo Bonzini         trace_esp_do_identify(message);
3274eb86065SPaolo Bonzini         s->lun = message & 7;
328023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset--;
3294eb86065SPaolo Bonzini     }
330f2818f22SArtyom Tarasenko 
331799d90d8SMark Cave-Ayland     /* Ignore extended messages for now */
332023666daSMark Cave-Ayland     if (s->cmdfifo_cdb_offset) {
3334eb86065SPaolo Bonzini         int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
3342260402bSMark Cave-Ayland         esp_fifo8_pop_buf(&s->cmdfifo, NULL, len);
335023666daSMark Cave-Ayland         s->cmdfifo_cdb_offset = 0;
336023666daSMark Cave-Ayland     }
3374eb86065SPaolo Bonzini }
338023666daSMark Cave-Ayland 
3394eb86065SPaolo Bonzini static void do_cmd(ESPState *s)
3404eb86065SPaolo Bonzini {
3414eb86065SPaolo Bonzini     do_message_phase(s);
3424eb86065SPaolo Bonzini     assert(s->cmdfifo_cdb_offset == 0);
3434eb86065SPaolo Bonzini     do_command_phase(s);
344f2818f22SArtyom Tarasenko }
345f2818f22SArtyom Tarasenko 
3469f149aa9Spbrook static void handle_satn(ESPState *s)
3479f149aa9Spbrook {
3481b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
34973d74342SBlue Swirl         s->dma_cb = handle_satn;
35073d74342SBlue Swirl         return;
35173d74342SBlue Swirl     }
352b46a43a2SMark Cave-Ayland 
3531bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3541bcaf71bSMark Cave-Ayland         return;
3551bcaf71bSMark Cave-Ayland     }
3563ee9a475SMark Cave-Ayland 
3573ee9a475SMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3583ee9a475SMark Cave-Ayland 
3593ee9a475SMark Cave-Ayland     if (s->dma) {
3603ee9a475SMark Cave-Ayland         esp_do_dma(s);
3613ee9a475SMark Cave-Ayland     } else {
362d39592ffSMark Cave-Ayland         esp_do_nodma(s);
3639f149aa9Spbrook     }
36494d5c79dSMark Cave-Ayland }
3659f149aa9Spbrook 
366f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
367f2818f22SArtyom Tarasenko {
3681b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
36973d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
37073d74342SBlue Swirl         return;
37173d74342SBlue Swirl     }
372b46a43a2SMark Cave-Ayland 
3731bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3741bcaf71bSMark Cave-Ayland         return;
3751bcaf71bSMark Cave-Ayland     }
3769ff0fd12SMark Cave-Ayland 
377abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_CD);
3789ff0fd12SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
3799ff0fd12SMark Cave-Ayland 
3809ff0fd12SMark Cave-Ayland     if (s->dma) {
3819ff0fd12SMark Cave-Ayland         esp_do_dma(s);
3829ff0fd12SMark Cave-Ayland     } else {
383d39592ffSMark Cave-Ayland         esp_do_nodma(s);
384f2818f22SArtyom Tarasenko     }
385f2818f22SArtyom Tarasenko }
386f2818f22SArtyom Tarasenko 
3879f149aa9Spbrook static void handle_satn_stop(ESPState *s)
3889f149aa9Spbrook {
3891b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
39073d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
39173d74342SBlue Swirl         return;
39273d74342SBlue Swirl     }
393b46a43a2SMark Cave-Ayland 
3941bcaf71bSMark Cave-Ayland     if (esp_select(s) < 0) {
3951bcaf71bSMark Cave-Ayland         return;
3961bcaf71bSMark Cave-Ayland     }
397db4d4150SMark Cave-Ayland 
398abc139cdSMark Cave-Ayland     esp_set_phase(s, STAT_MO);
3995d02add4SMark Cave-Ayland     s->cmdfifo_cdb_offset = 0;
400db4d4150SMark Cave-Ayland 
401db4d4150SMark Cave-Ayland     if (s->dma) {
402db4d4150SMark Cave-Ayland         esp_do_dma(s);
403db4d4150SMark Cave-Ayland     } else {
404d39592ffSMark Cave-Ayland         esp_do_nodma(s);
4059f149aa9Spbrook     }
4069f149aa9Spbrook }
4079f149aa9Spbrook 
408a6cad7cdSMark Cave-Ayland static void handle_pad(ESPState *s)
409a6cad7cdSMark Cave-Ayland {
410a6cad7cdSMark Cave-Ayland     if (s->dma) {
411a6cad7cdSMark Cave-Ayland         esp_do_dma(s);
412a6cad7cdSMark Cave-Ayland     } else {
413a6cad7cdSMark Cave-Ayland         esp_do_nodma(s);
414a6cad7cdSMark Cave-Ayland     }
415a6cad7cdSMark Cave-Ayland }
416a6cad7cdSMark Cave-Ayland 
4170fc5c15aSpbrook static void write_response(ESPState *s)
4182f275b8fSbellard {
419bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
420042879fcSMark Cave-Ayland 
4218baa1472SMark Cave-Ayland     if (s->dma) {
4228baa1472SMark Cave-Ayland         esp_do_dma(s);
4238baa1472SMark Cave-Ayland     } else {
42483428f7aSMark Cave-Ayland         esp_do_nodma(s);
4252f275b8fSbellard     }
4268baa1472SMark Cave-Ayland }
4274f6200f0Sbellard 
4285d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s)
4295d02add4SMark Cave-Ayland {
4305d02add4SMark Cave-Ayland     const uint8_t *pbuf;
4315d02add4SMark Cave-Ayland     int cmdlen, len;
4325d02add4SMark Cave-Ayland 
4335d02add4SMark Cave-Ayland     cmdlen = fifo8_num_used(&s->cmdfifo);
4345d02add4SMark Cave-Ayland     if (cmdlen < s->cmdfifo_cdb_offset) {
4355d02add4SMark Cave-Ayland         return 0;
4365d02add4SMark Cave-Ayland     }
4375d02add4SMark Cave-Ayland 
4385d02add4SMark Cave-Ayland     pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
4395d02add4SMark Cave-Ayland     len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
4405d02add4SMark Cave-Ayland 
4415d02add4SMark Cave-Ayland     return len;
4425d02add4SMark Cave-Ayland }
4435d02add4SMark Cave-Ayland 
444004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s)
4454d611c9aSpbrook {
446af74b3c1SMark Cave-Ayland     if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
447cf47a41eSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
448c73f96fdSblueswir1         esp_raise_irq(s);
449af74b3c1SMark Cave-Ayland         esp_lower_drq(s);
450af74b3c1SMark Cave-Ayland     }
4514d611c9aSpbrook }
452a917d384Spbrook 
453a917d384Spbrook static void esp_do_dma(ESPState *s)
454a917d384Spbrook {
455023666daSMark Cave-Ayland     uint32_t len, cmdlen;
456023666daSMark Cave-Ayland     uint8_t buf[ESP_CMDFIFO_SZ];
457a917d384Spbrook 
4586cc88d6bSMark Cave-Ayland     len = esp_get_tc(s);
459ad2725afSMark Cave-Ayland 
460ad2725afSMark Cave-Ayland     switch (esp_get_phase(s)) {
461ad2725afSMark Cave-Ayland     case STAT_MO:
46246b0c361SMark Cave-Ayland         if (s->dma_memory_read) {
46346b0c361SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
46446b0c361SMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
46546b0c361SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
46646b0c361SMark Cave-Ayland         } else {
467da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
46867ea170eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
46967ea170eSMark Cave-Ayland             esp_raise_drq(s);
47046b0c361SMark Cave-Ayland         }
47146b0c361SMark Cave-Ayland 
47267ea170eSMark Cave-Ayland         fifo8_push_all(&s->cmdfifo, buf, len);
47367ea170eSMark Cave-Ayland         s->cmdfifo_cdb_offset += len;
47446b0c361SMark Cave-Ayland 
4753ee9a475SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
4763ee9a475SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
4773ee9a475SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
4783ee9a475SMark Cave-Ayland                 /* First byte received, switch to command phase */
4793ee9a475SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
4809b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
4813ee9a475SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
4823ee9a475SMark Cave-Ayland 
4833ee9a475SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
4843ee9a475SMark Cave-Ayland                     /* Process any additional command phase data */
4853ee9a475SMark Cave-Ayland                     esp_do_dma(s);
4863ee9a475SMark Cave-Ayland                 }
4873ee9a475SMark Cave-Ayland             }
4883ee9a475SMark Cave-Ayland             break;
4893ee9a475SMark Cave-Ayland 
490db4d4150SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
491db4d4150SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) == 1) {
492db4d4150SMark Cave-Ayland                 /* First byte received, stop in message out phase */
4939b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
494db4d4150SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
495db4d4150SMark Cave-Ayland 
496db4d4150SMark Cave-Ayland                 /* Raise command completion interrupt */
497db4d4150SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
498db4d4150SMark Cave-Ayland                 esp_raise_irq(s);
499db4d4150SMark Cave-Ayland             }
500db4d4150SMark Cave-Ayland             break;
501db4d4150SMark Cave-Ayland 
5023fd325a2SMark Cave-Ayland         case CMD_TI | CMD_DMA:
50346b0c361SMark Cave-Ayland             /* ATN remains asserted until TC == 0 */
50446b0c361SMark Cave-Ayland             if (esp_get_tc(s) == 0) {
50546b0c361SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
506cb22ce50SMark Cave-Ayland                 s->rregs[ESP_CMD] = 0;
50746b0c361SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
50846b0c361SMark Cave-Ayland                 esp_raise_irq(s);
50946b0c361SMark Cave-Ayland             }
51046b0c361SMark Cave-Ayland             break;
5113fd325a2SMark Cave-Ayland         }
5123fd325a2SMark Cave-Ayland         break;
51346b0c361SMark Cave-Ayland 
514ad2725afSMark Cave-Ayland     case STAT_CD:
515023666daSMark Cave-Ayland         cmdlen = fifo8_num_used(&s->cmdfifo);
516023666daSMark Cave-Ayland         trace_esp_do_dma(cmdlen, len);
51774d71ea1SLaurent Vivier         if (s->dma_memory_read) {
5180ebb5fd8SMark Cave-Ayland             len = MIN(len, fifo8_num_free(&s->cmdfifo));
519023666daSMark Cave-Ayland             s->dma_memory_read(s->dma_opaque, buf, len);
520023666daSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
521a0347651SMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
52274d71ea1SLaurent Vivier         } else {
523da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
524406e8a3eSMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
525406e8a3eSMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
52674d71ea1SLaurent Vivier             esp_raise_drq(s);
5273c7f3c8bSMark Cave-Ayland         }
528023666daSMark Cave-Ayland         trace_esp_handle_ti_cmd(cmdlen);
52915407433SLaurent Vivier         s->ti_size = 0;
53046b0c361SMark Cave-Ayland         if (esp_get_tc(s) == 0) {
531799d90d8SMark Cave-Ayland             /* Command has been received */
532c959f218SMark Cave-Ayland             do_cmd(s);
533799d90d8SMark Cave-Ayland         }
534ad2725afSMark Cave-Ayland         break;
5351454dc76SMark Cave-Ayland 
5361454dc76SMark Cave-Ayland     case STAT_DO:
5370db89536SMark Cave-Ayland         if (!s->current_req) {
5380db89536SMark Cave-Ayland             return;
5390db89536SMark Cave-Ayland         }
5404460b86aSMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
541a917d384Spbrook             /* Defer until data is available.  */
542a917d384Spbrook             return;
543a917d384Spbrook         }
544a917d384Spbrook         if (len > s->async_len) {
545a917d384Spbrook             len = s->async_len;
546a917d384Spbrook         }
5470d17ce82SMark Cave-Ayland 
548a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
549a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
55074d71ea1SLaurent Vivier             if (s->dma_memory_read) {
5518b17de88Sblueswir1                 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
552f3666223SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
5530d17ce82SMark Cave-Ayland             } else {
5540d17ce82SMark Cave-Ayland                 /* Copy FIFO data to device */
5550d17ce82SMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
5560d17ce82SMark Cave-Ayland                 len = MIN(len, fifo8_num_used(&s->fifo));
557da838126SMark Cave-Ayland                 len = esp_fifo_pop_buf(s, s->async_buf, len);
5580d17ce82SMark Cave-Ayland                 esp_raise_drq(s);
5590d17ce82SMark Cave-Ayland             }
5600d17ce82SMark Cave-Ayland 
561f3666223SMark Cave-Ayland             s->async_buf += len;
562f3666223SMark Cave-Ayland             s->async_len -= len;
563f3666223SMark Cave-Ayland             s->ti_size += len;
564a6cad7cdSMark Cave-Ayland             break;
565a6cad7cdSMark Cave-Ayland 
566a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
567a6cad7cdSMark Cave-Ayland             /* Copy TC zero bytes into the incoming stream */
568a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_read) {
569a6cad7cdSMark Cave-Ayland                 len = MIN(s->async_len, ESP_FIFO_SZ);
570a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
571a6cad7cdSMark Cave-Ayland             }
572a6cad7cdSMark Cave-Ayland 
573a6cad7cdSMark Cave-Ayland             memset(s->async_buf, 0, len);
574a6cad7cdSMark Cave-Ayland 
575a6cad7cdSMark Cave-Ayland             s->async_buf += len;
576a6cad7cdSMark Cave-Ayland             s->async_len -= len;
577a6cad7cdSMark Cave-Ayland             s->ti_size += len;
578a6cad7cdSMark Cave-Ayland             break;
579a6cad7cdSMark Cave-Ayland         }
580f3666223SMark Cave-Ayland 
581e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
582e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
583f3666223SMark Cave-Ayland             scsi_req_continue(s->current_req);
584f3666223SMark Cave-Ayland             return;
585f3666223SMark Cave-Ayland         }
586f3666223SMark Cave-Ayland 
587004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
5881454dc76SMark Cave-Ayland         break;
5891454dc76SMark Cave-Ayland 
5901454dc76SMark Cave-Ayland     case STAT_DI:
5911454dc76SMark Cave-Ayland         if (!s->current_req) {
5921454dc76SMark Cave-Ayland             return;
5931454dc76SMark Cave-Ayland         }
5941454dc76SMark Cave-Ayland         if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
5951454dc76SMark Cave-Ayland             /* Defer until data is available.  */
5961454dc76SMark Cave-Ayland             return;
5971454dc76SMark Cave-Ayland         }
5981454dc76SMark Cave-Ayland         if (len > s->async_len) {
5991454dc76SMark Cave-Ayland             len = s->async_len;
6001454dc76SMark Cave-Ayland         }
601c37cc88eSMark Cave-Ayland 
602a6cad7cdSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
603a6cad7cdSMark Cave-Ayland         case CMD_TI | CMD_DMA:
60474d71ea1SLaurent Vivier             if (s->dma_memory_write) {
6058b17de88Sblueswir1                 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
60674d71ea1SLaurent Vivier             } else {
60782141c8bSMark Cave-Ayland                 /* Copy device data to FIFO */
608042879fcSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
609*266170f9SMark Cave-Ayland                 esp_fifo_push_buf(s, s->async_buf, len);
610c37cc88eSMark Cave-Ayland                 esp_raise_drq(s);
611c37cc88eSMark Cave-Ayland             }
612c37cc88eSMark Cave-Ayland 
61382141c8bSMark Cave-Ayland             s->async_buf += len;
61482141c8bSMark Cave-Ayland             s->async_len -= len;
61582141c8bSMark Cave-Ayland             s->ti_size -= len;
61682141c8bSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
617a6cad7cdSMark Cave-Ayland             break;
618a6cad7cdSMark Cave-Ayland 
619a6cad7cdSMark Cave-Ayland         case CMD_PAD | CMD_DMA:
620a6cad7cdSMark Cave-Ayland             /* Drop TC bytes from the incoming stream */
621a6cad7cdSMark Cave-Ayland             if (!s->dma_memory_write) {
622a6cad7cdSMark Cave-Ayland                 len = MIN(len, fifo8_num_free(&s->fifo));
623a6cad7cdSMark Cave-Ayland             }
624a6cad7cdSMark Cave-Ayland 
625a6cad7cdSMark Cave-Ayland             s->async_buf += len;
626a6cad7cdSMark Cave-Ayland             s->async_len -= len;
627a6cad7cdSMark Cave-Ayland             s->ti_size -= len;
628a6cad7cdSMark Cave-Ayland             esp_set_tc(s, esp_get_tc(s) - len);
629a6cad7cdSMark Cave-Ayland             break;
630a6cad7cdSMark Cave-Ayland         }
631e4e166c8SMark Cave-Ayland 
63202a3ce56SMark Cave-Ayland         if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
63302a3ce56SMark Cave-Ayland             /* If the guest underflows TC then terminate SCSI request */
63402a3ce56SMark Cave-Ayland             scsi_req_continue(s->current_req);
63502a3ce56SMark Cave-Ayland             return;
63602a3ce56SMark Cave-Ayland         }
63702a3ce56SMark Cave-Ayland 
638e4e166c8SMark Cave-Ayland         if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
639e4e166c8SMark Cave-Ayland             /* Defer until the scsi layer has completed */
640e4e166c8SMark Cave-Ayland             scsi_req_continue(s->current_req);
641e4e166c8SMark Cave-Ayland             return;
642e4e166c8SMark Cave-Ayland         }
643e4e166c8SMark Cave-Ayland 
644004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
6451454dc76SMark Cave-Ayland         break;
6468baa1472SMark Cave-Ayland 
6478baa1472SMark Cave-Ayland     case STAT_ST:
6488baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6498baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6508baa1472SMark Cave-Ayland             len = MIN(len, 1);
6518baa1472SMark Cave-Ayland 
6528baa1472SMark Cave-Ayland             if (len) {
6538baa1472SMark Cave-Ayland                 buf[0] = s->status;
6548baa1472SMark Cave-Ayland 
6558baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6568baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6578baa1472SMark Cave-Ayland                 } else {
658*266170f9SMark Cave-Ayland                     esp_fifo_push_buf(s, buf, len);
6598baa1472SMark Cave-Ayland                 }
6608baa1472SMark Cave-Ayland 
661421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
6628baa1472SMark Cave-Ayland                 esp_set_phase(s, STAT_MI);
6638baa1472SMark Cave-Ayland 
6648baa1472SMark Cave-Ayland                 if (esp_get_tc(s) > 0) {
6658baa1472SMark Cave-Ayland                     /* Process any message in phase data */
6668baa1472SMark Cave-Ayland                     esp_do_dma(s);
6678baa1472SMark Cave-Ayland                 }
6688baa1472SMark Cave-Ayland             }
6698baa1472SMark Cave-Ayland             break;
67002a3ce56SMark Cave-Ayland 
67102a3ce56SMark Cave-Ayland         default:
67202a3ce56SMark Cave-Ayland             /* Consume remaining data if the guest underflows TC */
67302a3ce56SMark Cave-Ayland             if (fifo8_num_used(&s->fifo) < 2) {
67402a3ce56SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS;
67502a3ce56SMark Cave-Ayland                 esp_raise_irq(s);
67602a3ce56SMark Cave-Ayland                 esp_lower_drq(s);
67702a3ce56SMark Cave-Ayland             }
67802a3ce56SMark Cave-Ayland             break;
6798baa1472SMark Cave-Ayland         }
6808baa1472SMark Cave-Ayland         break;
6818baa1472SMark Cave-Ayland 
6828baa1472SMark Cave-Ayland     case STAT_MI:
6838baa1472SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
6848baa1472SMark Cave-Ayland         case CMD_ICCS | CMD_DMA:
6858baa1472SMark Cave-Ayland             len = MIN(len, 1);
6868baa1472SMark Cave-Ayland 
6878baa1472SMark Cave-Ayland             if (len) {
6888baa1472SMark Cave-Ayland                 buf[0] = 0;
6898baa1472SMark Cave-Ayland 
6908baa1472SMark Cave-Ayland                 if (s->dma_memory_write) {
6918baa1472SMark Cave-Ayland                     s->dma_memory_write(s->dma_opaque, buf, len);
6928baa1472SMark Cave-Ayland                 } else {
693*266170f9SMark Cave-Ayland                     esp_fifo_push_buf(s, buf, len);
6948baa1472SMark Cave-Ayland                 }
6958baa1472SMark Cave-Ayland 
696421d1ca5SMark Cave-Ayland                 esp_set_tc(s, esp_get_tc(s) - len);
697421d1ca5SMark Cave-Ayland 
6988baa1472SMark Cave-Ayland                 /* Raise end of command interrupt */
6990ee71db4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_FC;
7008baa1472SMark Cave-Ayland                 esp_raise_irq(s);
7018baa1472SMark Cave-Ayland             }
7028baa1472SMark Cave-Ayland             break;
7038baa1472SMark Cave-Ayland         }
7048baa1472SMark Cave-Ayland         break;
70574d71ea1SLaurent Vivier     }
706a917d384Spbrook }
707a917d384Spbrook 
708a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s)
709a1b8d389SMark Cave-Ayland {
710a1b8d389SMark Cave-Ayland     int len;
711a1b8d389SMark Cave-Ayland 
712a1b8d389SMark Cave-Ayland     if (!s->current_req) {
713a1b8d389SMark Cave-Ayland         return;
714a1b8d389SMark Cave-Ayland     }
715a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
716a1b8d389SMark Cave-Ayland         /* Defer until data is available.  */
717a1b8d389SMark Cave-Ayland         return;
718a1b8d389SMark Cave-Ayland     }
719a1b8d389SMark Cave-Ayland     len = MIN(s->async_len, ESP_FIFO_SZ);
720a1b8d389SMark Cave-Ayland     len = MIN(len, fifo8_num_used(&s->fifo));
721da838126SMark Cave-Ayland     esp_fifo_pop_buf(s, s->async_buf, len);
722a1b8d389SMark Cave-Ayland     s->async_buf += len;
723a1b8d389SMark Cave-Ayland     s->async_len -= len;
724a1b8d389SMark Cave-Ayland     s->ti_size += len;
725a1b8d389SMark Cave-Ayland 
726a1b8d389SMark Cave-Ayland     if (s->async_len == 0) {
727a1b8d389SMark Cave-Ayland         scsi_req_continue(s->current_req);
728a1b8d389SMark Cave-Ayland         return;
729a1b8d389SMark Cave-Ayland     }
730a1b8d389SMark Cave-Ayland 
731a1b8d389SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
732a1b8d389SMark Cave-Ayland     esp_raise_irq(s);
733a1b8d389SMark Cave-Ayland }
734a1b8d389SMark Cave-Ayland 
7351b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s)
7361b9e48a5SMark Cave-Ayland {
7372572689bSMark Cave-Ayland     uint8_t buf[ESP_FIFO_SZ];
7387b320a8eSMark Cave-Ayland     uint32_t cmdlen;
7395a857339SMark Cave-Ayland     int len;
7401b9e48a5SMark Cave-Ayland 
74183e803deSMark Cave-Ayland     switch (esp_get_phase(s)) {
74283e803deSMark Cave-Ayland     case STAT_MO:
743215d2579SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
744215d2579SMark Cave-Ayland         case CMD_SELATN:
7452572689bSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
746da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
7475a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7485a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
7492572689bSMark Cave-Ayland 
7505d02add4SMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7515d02add4SMark Cave-Ayland                 /* First byte received, switch to command phase */
7525d02add4SMark Cave-Ayland                 esp_set_phase(s, STAT_CD);
7539b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_CD;
7545d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7555d02add4SMark Cave-Ayland 
7565d02add4SMark Cave-Ayland                 if (fifo8_num_used(&s->cmdfifo) > 1) {
7575d02add4SMark Cave-Ayland                     /* Process any additional command phase data */
7585d02add4SMark Cave-Ayland                     esp_do_nodma(s);
7595d02add4SMark Cave-Ayland                 }
7605d02add4SMark Cave-Ayland             }
7615d02add4SMark Cave-Ayland             break;
7625d02add4SMark Cave-Ayland 
7635d02add4SMark Cave-Ayland         case CMD_SELATNS:
764215d2579SMark Cave-Ayland             /* Copy one byte from FIFO into cmdfifo */
765da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, 1);
7665a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7675a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
768215d2579SMark Cave-Ayland 
769d39592ffSMark Cave-Ayland             if (fifo8_num_used(&s->cmdfifo) >= 1) {
7705d02add4SMark Cave-Ayland                 /* First byte received, stop in message out phase */
7719b2cdca2SMark Cave-Ayland                 s->rregs[ESP_RSEQ] = SEQ_MO;
7725d02add4SMark Cave-Ayland                 s->cmdfifo_cdb_offset = 1;
7735d02add4SMark Cave-Ayland 
7745d02add4SMark Cave-Ayland                 /* Raise command completion interrupt */
7755d02add4SMark Cave-Ayland                 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
7765d02add4SMark Cave-Ayland                 esp_raise_irq(s);
7775d02add4SMark Cave-Ayland             }
7785d02add4SMark Cave-Ayland             break;
7795d02add4SMark Cave-Ayland 
7805d02add4SMark Cave-Ayland         case CMD_TI:
781215d2579SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
782da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
7835a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
7845a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
785215d2579SMark Cave-Ayland 
7865d02add4SMark Cave-Ayland             /* ATN remains asserted until FIFO empty */
7871b9e48a5SMark Cave-Ayland             s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
788abc139cdSMark Cave-Ayland             esp_set_phase(s, STAT_CD);
789cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
7901b9e48a5SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
7911b9e48a5SMark Cave-Ayland             esp_raise_irq(s);
79279a6c7c6SMark Cave-Ayland             break;
7935d02add4SMark Cave-Ayland         }
7945d02add4SMark Cave-Ayland         break;
79579a6c7c6SMark Cave-Ayland 
79679a6c7c6SMark Cave-Ayland     case STAT_CD:
797acdee66dSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
798acdee66dSMark Cave-Ayland         case CMD_TI:
79979a6c7c6SMark Cave-Ayland             /* Copy FIFO into cmdfifo */
800da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
8015a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8025a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
80379a6c7c6SMark Cave-Ayland 
80479a6c7c6SMark Cave-Ayland             cmdlen = fifo8_num_used(&s->cmdfifo);
80579a6c7c6SMark Cave-Ayland             trace_esp_handle_ti_cmd(cmdlen);
80679a6c7c6SMark Cave-Ayland 
8075d02add4SMark Cave-Ayland             /* CDB may be transferred in one or more TI commands */
8085d02add4SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8095d02add4SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
81079a6c7c6SMark Cave-Ayland                     /* Command has been received */
81179a6c7c6SMark Cave-Ayland                     do_cmd(s);
8125d02add4SMark Cave-Ayland             } else {
8135d02add4SMark Cave-Ayland                 /*
8145d02add4SMark Cave-Ayland                  * If data was transferred from the FIFO then raise bus
8155d02add4SMark Cave-Ayland                  * service interrupt to indicate transfer complete. Otherwise
8165d02add4SMark Cave-Ayland                  * defer until the next FIFO write.
8175d02add4SMark Cave-Ayland                  */
8185a857339SMark Cave-Ayland                 if (len) {
8195d02add4SMark Cave-Ayland                     /* Raise interrupt to indicate transfer complete */
8205d02add4SMark Cave-Ayland                     s->rregs[ESP_RINTR] |= INTR_BS;
8215d02add4SMark Cave-Ayland                     esp_raise_irq(s);
8225d02add4SMark Cave-Ayland                 }
8235d02add4SMark Cave-Ayland             }
8245d02add4SMark Cave-Ayland             break;
8255d02add4SMark Cave-Ayland 
8268ba32048SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
8278ba32048SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
828acdee66dSMark Cave-Ayland             /* Copy FIFO into cmdfifo */
829da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
8305a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8315a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
832acdee66dSMark Cave-Ayland 
8338ba32048SMark Cave-Ayland             /* Handle when DMA transfer is terminated by non-DMA FIFO write */
8348ba32048SMark Cave-Ayland             if (esp_cdb_length(s) && esp_cdb_length(s) ==
8358ba32048SMark Cave-Ayland                 fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
8368ba32048SMark Cave-Ayland                     /* Command has been received */
8378ba32048SMark Cave-Ayland                     do_cmd(s);
8388ba32048SMark Cave-Ayland             }
8398ba32048SMark Cave-Ayland             break;
8408ba32048SMark Cave-Ayland 
8415d02add4SMark Cave-Ayland         case CMD_SEL:
8425d02add4SMark Cave-Ayland         case CMD_SELATN:
843acdee66dSMark Cave-Ayland             /* FIFO already contain entire CDB: copy to cmdfifo and execute */
844da838126SMark Cave-Ayland             len = esp_fifo_pop_buf(s, buf, fifo8_num_used(&s->fifo));
8455a857339SMark Cave-Ayland             len = MIN(fifo8_num_free(&s->cmdfifo), len);
8465a857339SMark Cave-Ayland             fifo8_push_all(&s->cmdfifo, buf, len);
847acdee66dSMark Cave-Ayland 
8485d02add4SMark Cave-Ayland             do_cmd(s);
8495d02add4SMark Cave-Ayland             break;
8505d02add4SMark Cave-Ayland         }
85183e803deSMark Cave-Ayland         break;
8521b9e48a5SMark Cave-Ayland 
8539d1aa52bSMark Cave-Ayland     case STAT_DO:
8545d02add4SMark Cave-Ayland         /* Accumulate data in FIFO until non-DMA TI is executed */
8559d1aa52bSMark Cave-Ayland         break;
8569d1aa52bSMark Cave-Ayland 
8579d1aa52bSMark Cave-Ayland     case STAT_DI:
8589d1aa52bSMark Cave-Ayland         if (!s->current_req) {
8599d1aa52bSMark Cave-Ayland             return;
8609d1aa52bSMark Cave-Ayland         }
8619d1aa52bSMark Cave-Ayland         if (s->async_len == 0) {
8629d1aa52bSMark Cave-Ayland             /* Defer until data is available.  */
8639d1aa52bSMark Cave-Ayland             return;
8649d1aa52bSMark Cave-Ayland         }
8656ef2cabcSMark Cave-Ayland         if (fifo8_is_empty(&s->fifo)) {
8661f46d1c3SMark Cave-Ayland             esp_fifo_push(s, s->async_buf[0]);
8676ef2cabcSMark Cave-Ayland             s->async_buf++;
8686ef2cabcSMark Cave-Ayland             s->async_len--;
8696ef2cabcSMark Cave-Ayland             s->ti_size--;
8706ef2cabcSMark Cave-Ayland         }
8711b9e48a5SMark Cave-Ayland 
8721b9e48a5SMark Cave-Ayland         if (s->async_len == 0) {
8731b9e48a5SMark Cave-Ayland             scsi_req_continue(s->current_req);
8741b9e48a5SMark Cave-Ayland             return;
8751b9e48a5SMark Cave-Ayland         }
8761b9e48a5SMark Cave-Ayland 
8779655f72cSMark Cave-Ayland         /* If preloading the FIFO, defer until TI command issued */
8789655f72cSMark Cave-Ayland         if (s->rregs[ESP_CMD] != CMD_TI) {
8799655f72cSMark Cave-Ayland             return;
8809655f72cSMark Cave-Ayland         }
8819655f72cSMark Cave-Ayland 
8821b9e48a5SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS;
8831b9e48a5SMark Cave-Ayland         esp_raise_irq(s);
8849d1aa52bSMark Cave-Ayland         break;
88583428f7aSMark Cave-Ayland 
88683428f7aSMark Cave-Ayland     case STAT_ST:
88783428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
88883428f7aSMark Cave-Ayland         case CMD_ICCS:
8891f46d1c3SMark Cave-Ayland             esp_fifo_push(s, s->status);
89083428f7aSMark Cave-Ayland             esp_set_phase(s, STAT_MI);
89183428f7aSMark Cave-Ayland 
89283428f7aSMark Cave-Ayland             /* Process any message in phase data */
89383428f7aSMark Cave-Ayland             esp_do_nodma(s);
89483428f7aSMark Cave-Ayland             break;
89583428f7aSMark Cave-Ayland         }
89683428f7aSMark Cave-Ayland         break;
89783428f7aSMark Cave-Ayland 
89883428f7aSMark Cave-Ayland     case STAT_MI:
89983428f7aSMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
90083428f7aSMark Cave-Ayland         case CMD_ICCS:
9011f46d1c3SMark Cave-Ayland             esp_fifo_push(s, 0);
90283428f7aSMark Cave-Ayland 
9030ee71db4SMark Cave-Ayland             /* Raise end of command interrupt */
9040ee71db4SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_FC;
90583428f7aSMark Cave-Ayland             esp_raise_irq(s);
90683428f7aSMark Cave-Ayland             break;
90783428f7aSMark Cave-Ayland         }
90883428f7aSMark Cave-Ayland         break;
9099d1aa52bSMark Cave-Ayland     }
9101b9e48a5SMark Cave-Ayland }
9111b9e48a5SMark Cave-Ayland 
9124aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid)
913a917d384Spbrook {
9144aaa6ac3SMark Cave-Ayland     ESPState *s = req->hba_private;
9155a83e83eSMark Cave-Ayland     int to_device = (esp_get_phase(s) == STAT_DO);
9164aaa6ac3SMark Cave-Ayland 
917bf4b9889SBlue Swirl     trace_esp_command_complete();
9186ef2cabcSMark Cave-Ayland 
9196ef2cabcSMark Cave-Ayland     /*
9206ef2cabcSMark Cave-Ayland      * Non-DMA transfers from the target will leave the last byte in
9216ef2cabcSMark Cave-Ayland      * the FIFO so don't reset ti_size in this case
9226ef2cabcSMark Cave-Ayland      */
9236ef2cabcSMark Cave-Ayland     if (s->dma || to_device) {
924c6df7102SPaolo Bonzini         if (s->ti_size != 0) {
925bf4b9889SBlue Swirl             trace_esp_command_complete_unexpected();
926c6df7102SPaolo Bonzini         }
9276ef2cabcSMark Cave-Ayland     }
9286ef2cabcSMark Cave-Ayland 
929a917d384Spbrook     s->async_len = 0;
9304aaa6ac3SMark Cave-Ayland     if (req->status) {
931bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
932c6df7102SPaolo Bonzini     }
9334aaa6ac3SMark Cave-Ayland     s->status = req->status;
9346ef2cabcSMark Cave-Ayland 
9356ef2cabcSMark Cave-Ayland     /*
936cb988199SMark Cave-Ayland      * Switch to status phase. For non-DMA transfers from the target the last
937cb988199SMark Cave-Ayland      * byte is still in the FIFO
9386ef2cabcSMark Cave-Ayland      */
9398bb22495SMark Cave-Ayland     s->ti_size = 0;
9408bb22495SMark Cave-Ayland 
9418bb22495SMark Cave-Ayland     switch (s->rregs[ESP_CMD]) {
9428bb22495SMark Cave-Ayland     case CMD_SEL | CMD_DMA:
9438bb22495SMark Cave-Ayland     case CMD_SEL:
9448bb22495SMark Cave-Ayland     case CMD_SELATN | CMD_DMA:
9458bb22495SMark Cave-Ayland     case CMD_SELATN:
946cb988199SMark Cave-Ayland         /*
9478bb22495SMark Cave-Ayland          * No data phase for sequencer command so raise deferred bus service
948c90b2792SMark Cave-Ayland          * and function complete interrupt
949cb988199SMark Cave-Ayland          */
950c90b2792SMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9519b2cdca2SMark Cave-Ayland         s->rregs[ESP_RSEQ] = SEQ_CD;
9528bb22495SMark Cave-Ayland         break;
953cb22ce50SMark Cave-Ayland 
954cb22ce50SMark Cave-Ayland     case CMD_TI | CMD_DMA:
955cb22ce50SMark Cave-Ayland     case CMD_TI:
956cb22ce50SMark Cave-Ayland         s->rregs[ESP_CMD] = 0;
957cb22ce50SMark Cave-Ayland         break;
9586ef2cabcSMark Cave-Ayland     }
9596ef2cabcSMark Cave-Ayland 
9608bb22495SMark Cave-Ayland     /* Raise bus service interrupt to indicate change to STATUS phase */
9618bb22495SMark Cave-Ayland     esp_set_phase(s, STAT_ST);
9628bb22495SMark Cave-Ayland     s->rregs[ESP_RINTR] |= INTR_BS;
9638bb22495SMark Cave-Ayland     esp_raise_irq(s);
96402a3ce56SMark Cave-Ayland 
96502a3ce56SMark Cave-Ayland     /* Ensure DRQ is set correctly for TC underflow or normal completion */
96602a3ce56SMark Cave-Ayland     esp_dma_ti_check(s);
9678bb22495SMark Cave-Ayland 
9685c6c0e51SHannes Reinecke     if (s->current_req) {
9695c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
9705c6c0e51SHannes Reinecke         s->current_req = NULL;
971a917d384Spbrook         s->current_dev = NULL;
9725c6c0e51SHannes Reinecke     }
973c6df7102SPaolo Bonzini }
974c6df7102SPaolo Bonzini 
9759c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
976c6df7102SPaolo Bonzini {
977e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
9786cc88d6bSMark Cave-Ayland     uint32_t dmalen = esp_get_tc(s);
979c6df7102SPaolo Bonzini 
9806cc88d6bSMark Cave-Ayland     trace_esp_transfer_data(dmalen, s->ti_size);
981aba1f023SPaolo Bonzini     s->async_len = len;
9820c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
9834e78f3bfSMark Cave-Ayland 
984c90b2792SMark Cave-Ayland     if (!s->data_ready) {
985a4608fa0SMark Cave-Ayland         s->data_ready = true;
986a4608fa0SMark Cave-Ayland 
987a4608fa0SMark Cave-Ayland         switch (s->rregs[ESP_CMD]) {
988a4608fa0SMark Cave-Ayland         case CMD_SEL | CMD_DMA:
989a4608fa0SMark Cave-Ayland         case CMD_SEL:
990a4608fa0SMark Cave-Ayland         case CMD_SELATN | CMD_DMA:
991a4608fa0SMark Cave-Ayland         case CMD_SELATN:
992c90b2792SMark Cave-Ayland             /*
993c90b2792SMark Cave-Ayland              * Initial incoming data xfer is complete for sequencer command
994c90b2792SMark Cave-Ayland              * so raise deferred bus service and function complete interrupt
995c90b2792SMark Cave-Ayland              */
996c90b2792SMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
9979b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_CD;
998c90b2792SMark Cave-Ayland              break;
999c90b2792SMark Cave-Ayland 
1000a4608fa0SMark Cave-Ayland         case CMD_SELATNS | CMD_DMA:
1001a4608fa0SMark Cave-Ayland         case CMD_SELATNS:
10024e78f3bfSMark Cave-Ayland             /*
10034e78f3bfSMark Cave-Ayland              * Initial incoming data xfer is complete so raise command
10044e78f3bfSMark Cave-Ayland              * completion interrupt
10054e78f3bfSMark Cave-Ayland              */
10064e78f3bfSMark Cave-Ayland              s->rregs[ESP_RINTR] |= INTR_BS;
10079b2cdca2SMark Cave-Ayland              s->rregs[ESP_RSEQ] = SEQ_MO;
1008a4608fa0SMark Cave-Ayland              break;
1009a4608fa0SMark Cave-Ayland 
1010a4608fa0SMark Cave-Ayland         case CMD_TI | CMD_DMA:
1011a4608fa0SMark Cave-Ayland         case CMD_TI:
1012a4608fa0SMark Cave-Ayland             /*
1013a4608fa0SMark Cave-Ayland              * Bus service interrupt raised because of initial change to
1014a4608fa0SMark Cave-Ayland              * DATA phase
1015a4608fa0SMark Cave-Ayland              */
1016cb22ce50SMark Cave-Ayland             s->rregs[ESP_CMD] = 0;
1017a4608fa0SMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_BS;
1018a4608fa0SMark Cave-Ayland             break;
1019a4608fa0SMark Cave-Ayland         }
1020c90b2792SMark Cave-Ayland 
1021c90b2792SMark Cave-Ayland         esp_raise_irq(s);
10224e78f3bfSMark Cave-Ayland     }
10234e78f3bfSMark Cave-Ayland 
10241b9e48a5SMark Cave-Ayland     /*
10251b9e48a5SMark Cave-Ayland      * Always perform the initial transfer upon reception of the next TI
10261b9e48a5SMark Cave-Ayland      * command to ensure the DMA/non-DMA status of the command is correct.
10271b9e48a5SMark Cave-Ayland      * It is not possible to use s->dma directly in the section below as
10281b9e48a5SMark Cave-Ayland      * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
10291b9e48a5SMark Cave-Ayland      * async data transfer is delayed then s->dma is set incorrectly.
10301b9e48a5SMark Cave-Ayland      */
10311b9e48a5SMark Cave-Ayland 
103282003450SMark Cave-Ayland     if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
1033a79e767aSMark Cave-Ayland         /* When the SCSI layer returns more data, raise deferred INTR_BS */
1034004826d0SMark Cave-Ayland         esp_dma_ti_check(s);
1035a79e767aSMark Cave-Ayland 
1036a79e767aSMark Cave-Ayland         esp_do_dma(s);
103782003450SMark Cave-Ayland     } else if (s->rregs[ESP_CMD] == CMD_TI) {
10381b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10391b9e48a5SMark Cave-Ayland     }
1040a917d384Spbrook }
10412e5d83bbSpbrook 
10422f275b8fSbellard static void handle_ti(ESPState *s)
10432f275b8fSbellard {
10441b9e48a5SMark Cave-Ayland     uint32_t dmalen;
10452f275b8fSbellard 
10467246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
10477246e160SHervé Poussineau         s->dma_cb = handle_ti;
10487246e160SHervé Poussineau         return;
10497246e160SHervé Poussineau     }
10507246e160SHervé Poussineau 
10514f6200f0Sbellard     if (s->dma) {
10521b9e48a5SMark Cave-Ayland         dmalen = esp_get_tc(s);
1053b76624deSMark Cave-Ayland         trace_esp_handle_ti(dmalen);
10544d611c9aSpbrook         esp_do_dma(s);
1055799d90d8SMark Cave-Ayland     } else {
10561b9e48a5SMark Cave-Ayland         trace_esp_handle_ti(s->ti_size);
10571b9e48a5SMark Cave-Ayland         esp_do_nodma(s);
10585d02add4SMark Cave-Ayland 
10595d02add4SMark Cave-Ayland         if (esp_get_phase(s) == STAT_DO) {
10605d02add4SMark Cave-Ayland             esp_nodma_ti_dataout(s);
10615d02add4SMark Cave-Ayland         }
10624f6200f0Sbellard     }
10632f275b8fSbellard }
10642f275b8fSbellard 
10659c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
10666f7e9aecSbellard {
10675aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
10685aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
1069c9cf45c1SHannes Reinecke     s->tchi_written = 0;
10704e9aec74Spbrook     s->ti_size = 0;
10713f26c975SMark Cave-Ayland     s->async_len = 0;
1072042879fcSMark Cave-Ayland     fifo8_reset(&s->fifo);
1073023666daSMark Cave-Ayland     fifo8_reset(&s->cmdfifo);
10744e9aec74Spbrook     s->dma = 0;
107573d74342SBlue Swirl     s->dma_cb = NULL;
10768dea1dd4Sblueswir1 
10778dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
10786f7e9aecSbellard }
10796f7e9aecSbellard 
1080a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
108185948643SBlue Swirl {
108285948643SBlue Swirl     qemu_irq_lower(s->irq);
10836dec7c0dSMark Cave-Ayland     qemu_irq_lower(s->drq_irq);
1084a391fdbcSHervé Poussineau     esp_hard_reset(s);
108585948643SBlue Swirl }
108685948643SBlue Swirl 
1087c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s)
1088c6e51f1bSJohn Millikin {
10894a5fc890SPeter Maydell     bus_cold_reset(BUS(&s->bus));
1090c6e51f1bSJohn Millikin }
1091c6e51f1bSJohn Millikin 
1092a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
10932d069babSblueswir1 {
109485948643SBlue Swirl     if (level) {
1095a391fdbcSHervé Poussineau         esp_soft_reset(s);
109685948643SBlue Swirl     }
10972d069babSblueswir1 }
10982d069babSblueswir1 
1099f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s)
1100f21fe39dSMark Cave-Ayland {
1101f21fe39dSMark Cave-Ayland     uint8_t cmd = s->rregs[ESP_CMD];
1102f21fe39dSMark Cave-Ayland 
1103f21fe39dSMark Cave-Ayland     if (cmd & CMD_DMA) {
1104f21fe39dSMark Cave-Ayland         s->dma = 1;
1105f21fe39dSMark Cave-Ayland         /* Reload DMA counter.  */
1106f21fe39dSMark Cave-Ayland         if (esp_get_stc(s) == 0) {
1107f21fe39dSMark Cave-Ayland             esp_set_tc(s, 0x10000);
1108f21fe39dSMark Cave-Ayland         } else {
1109f21fe39dSMark Cave-Ayland             esp_set_tc(s, esp_get_stc(s));
1110f21fe39dSMark Cave-Ayland         }
1111f21fe39dSMark Cave-Ayland     } else {
1112f21fe39dSMark Cave-Ayland         s->dma = 0;
1113f21fe39dSMark Cave-Ayland     }
1114f21fe39dSMark Cave-Ayland     switch (cmd & CMD_CMD) {
1115f21fe39dSMark Cave-Ayland     case CMD_NOP:
1116f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_nop(cmd);
1117f21fe39dSMark Cave-Ayland         break;
1118f21fe39dSMark Cave-Ayland     case CMD_FLUSH:
1119f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_flush(cmd);
1120f21fe39dSMark Cave-Ayland         fifo8_reset(&s->fifo);
1121f21fe39dSMark Cave-Ayland         break;
1122f21fe39dSMark Cave-Ayland     case CMD_RESET:
1123f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_reset(cmd);
1124f21fe39dSMark Cave-Ayland         esp_soft_reset(s);
1125f21fe39dSMark Cave-Ayland         break;
1126f21fe39dSMark Cave-Ayland     case CMD_BUSRESET:
1127f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_bus_reset(cmd);
1128f21fe39dSMark Cave-Ayland         esp_bus_reset(s);
1129f21fe39dSMark Cave-Ayland         if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
1130f21fe39dSMark Cave-Ayland             s->rregs[ESP_RINTR] |= INTR_RST;
1131f21fe39dSMark Cave-Ayland             esp_raise_irq(s);
1132f21fe39dSMark Cave-Ayland         }
1133f21fe39dSMark Cave-Ayland         break;
1134f21fe39dSMark Cave-Ayland     case CMD_TI:
1135f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ti(cmd);
1136f21fe39dSMark Cave-Ayland         handle_ti(s);
1137f21fe39dSMark Cave-Ayland         break;
1138f21fe39dSMark Cave-Ayland     case CMD_ICCS:
1139f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_iccs(cmd);
1140f21fe39dSMark Cave-Ayland         write_response(s);
1141f21fe39dSMark Cave-Ayland         break;
1142f21fe39dSMark Cave-Ayland     case CMD_MSGACC:
1143f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_msgacc(cmd);
1144f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] |= INTR_DC;
1145f21fe39dSMark Cave-Ayland         s->rregs[ESP_RSEQ] = 0;
1146f21fe39dSMark Cave-Ayland         s->rregs[ESP_RFLAGS] = 0;
1147f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1148f21fe39dSMark Cave-Ayland         break;
1149f21fe39dSMark Cave-Ayland     case CMD_PAD:
1150f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_pad(cmd);
1151a6cad7cdSMark Cave-Ayland         handle_pad(s);
1152f21fe39dSMark Cave-Ayland         break;
1153f21fe39dSMark Cave-Ayland     case CMD_SATN:
1154f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_satn(cmd);
1155f21fe39dSMark Cave-Ayland         break;
1156f21fe39dSMark Cave-Ayland     case CMD_RSTATN:
1157f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_rstatn(cmd);
1158f21fe39dSMark Cave-Ayland         break;
1159f21fe39dSMark Cave-Ayland     case CMD_SEL:
1160f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_sel(cmd);
1161f21fe39dSMark Cave-Ayland         handle_s_without_atn(s);
1162f21fe39dSMark Cave-Ayland         break;
1163f21fe39dSMark Cave-Ayland     case CMD_SELATN:
1164f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatn(cmd);
1165f21fe39dSMark Cave-Ayland         handle_satn(s);
1166f21fe39dSMark Cave-Ayland         break;
1167f21fe39dSMark Cave-Ayland     case CMD_SELATNS:
1168f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_selatns(cmd);
1169f21fe39dSMark Cave-Ayland         handle_satn_stop(s);
1170f21fe39dSMark Cave-Ayland         break;
1171f21fe39dSMark Cave-Ayland     case CMD_ENSEL:
1172f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_ensel(cmd);
1173f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1174f21fe39dSMark Cave-Ayland         break;
1175f21fe39dSMark Cave-Ayland     case CMD_DISSEL:
1176f21fe39dSMark Cave-Ayland         trace_esp_mem_writeb_cmd_dissel(cmd);
1177f21fe39dSMark Cave-Ayland         s->rregs[ESP_RINTR] = 0;
1178f21fe39dSMark Cave-Ayland         esp_raise_irq(s);
1179f21fe39dSMark Cave-Ayland         break;
1180f21fe39dSMark Cave-Ayland     default:
1181f21fe39dSMark Cave-Ayland         trace_esp_error_unhandled_command(cmd);
1182f21fe39dSMark Cave-Ayland         break;
1183f21fe39dSMark Cave-Ayland     }
1184f21fe39dSMark Cave-Ayland }
1185f21fe39dSMark Cave-Ayland 
11869c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
118773d74342SBlue Swirl {
1188b630c075SMark Cave-Ayland     uint32_t val;
118973d74342SBlue Swirl 
11906f7e9aecSbellard     switch (saddr) {
11915ad6bb97Sblueswir1     case ESP_FIFO:
119261fa150dSMark Cave-Ayland         s->rregs[ESP_FIFO] = esp_fifo_pop(s);
1193b630c075SMark Cave-Ayland         val = s->rregs[ESP_FIFO];
11944f6200f0Sbellard         break;
11955ad6bb97Sblueswir1     case ESP_RINTR:
119694d5c79dSMark Cave-Ayland         /*
119794d5c79dSMark Cave-Ayland          * Clear sequence step, interrupt register and all status bits
119894d5c79dSMark Cave-Ayland          * except TC
119994d5c79dSMark Cave-Ayland          */
1200b630c075SMark Cave-Ayland         val = s->rregs[ESP_RINTR];
12012814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
1202d294b77aSMark Cave-Ayland         esp_lower_irq(s);
1203d68212cdSMark Cave-Ayland         s->rregs[ESP_RSTAT] &= STAT_TC | 7;
1204af947a3dSMark Cave-Ayland         /*
1205af947a3dSMark Cave-Ayland          * According to the datasheet ESP_RSEQ should be cleared, but as the
1206af947a3dSMark Cave-Ayland          * emulation currently defers information transfers to the next TI
1207af947a3dSMark Cave-Ayland          * command leave it for now so that pedantic guests such as the old
1208af947a3dSMark Cave-Ayland          * Linux 2.6 driver see the correct flags before the next SCSI phase
1209af947a3dSMark Cave-Ayland          * transition.
1210af947a3dSMark Cave-Ayland          *
1211af947a3dSMark Cave-Ayland          * s->rregs[ESP_RSEQ] = SEQ_0;
1212af947a3dSMark Cave-Ayland          */
1213b630c075SMark Cave-Ayland         break;
1214c9cf45c1SHannes Reinecke     case ESP_TCHI:
1215c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
1216c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
1217b630c075SMark Cave-Ayland             val = s->chip_id;
1218b630c075SMark Cave-Ayland         } else {
1219b630c075SMark Cave-Ayland             val = s->rregs[saddr];
1220c9cf45c1SHannes Reinecke         }
1221b630c075SMark Cave-Ayland         break;
1222238ec4d7SMark Cave-Ayland      case ESP_RFLAGS:
1223238ec4d7SMark Cave-Ayland         /* Bottom 5 bits indicate number of bytes in FIFO */
1224238ec4d7SMark Cave-Ayland         val = fifo8_num_used(&s->fifo);
1225238ec4d7SMark Cave-Ayland         break;
12266f7e9aecSbellard     default:
1227b630c075SMark Cave-Ayland         val = s->rregs[saddr];
12286f7e9aecSbellard         break;
12296f7e9aecSbellard     }
1230b630c075SMark Cave-Ayland 
1231b630c075SMark Cave-Ayland     trace_esp_mem_readb(saddr, val);
1232b630c075SMark Cave-Ayland     return val;
12336f7e9aecSbellard }
12346f7e9aecSbellard 
12359c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
12366f7e9aecSbellard {
1237bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
12386f7e9aecSbellard     switch (saddr) {
1239c9cf45c1SHannes Reinecke     case ESP_TCHI:
1240c9cf45c1SHannes Reinecke         s->tchi_written = true;
1241c9cf45c1SHannes Reinecke         /* fall through */
12425ad6bb97Sblueswir1     case ESP_TCLO:
12435ad6bb97Sblueswir1     case ESP_TCMID:
12445ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
12454f6200f0Sbellard         break;
12465ad6bb97Sblueswir1     case ESP_FIFO:
12472572689bSMark Cave-Ayland         if (!fifo8_is_full(&s->fifo)) {
12480e7dbe29SMark Cave-Ayland             esp_fifo_push(s, val);
12492572689bSMark Cave-Ayland         }
12505d02add4SMark Cave-Ayland         esp_do_nodma(s);
12514f6200f0Sbellard         break;
12525ad6bb97Sblueswir1     case ESP_CMD:
12534f6200f0Sbellard         s->rregs[saddr] = val;
1254f21fe39dSMark Cave-Ayland         esp_run_cmd(s);
12556f7e9aecSbellard         break;
12565ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
12574f6200f0Sbellard         break;
12585ad6bb97Sblueswir1     case ESP_CFG1:
12599ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
12609ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
12614f6200f0Sbellard         s->rregs[saddr] = val;
12624f6200f0Sbellard         break;
12635ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
12644f6200f0Sbellard         break;
12656f7e9aecSbellard     default:
12663af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
12678dea1dd4Sblueswir1         return;
12686f7e9aecSbellard     }
12692f275b8fSbellard     s->wregs[saddr] = val;
12706f7e9aecSbellard }
12716f7e9aecSbellard 
1272a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
12738372d383SPeter Maydell                             unsigned size, bool is_write,
12748372d383SPeter Maydell                             MemTxAttrs attrs)
127567bb5314SAvi Kivity {
127667bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
127767bb5314SAvi Kivity }
12786f7e9aecSbellard 
12796cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id)
12806cc88d6bSMark Cave-Ayland {
12816cc88d6bSMark Cave-Ayland     ESPState *s = ESP(opaque);
12826cc88d6bSMark Cave-Ayland 
12836cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12846cc88d6bSMark Cave-Ayland     return version_id < 5;
12856cc88d6bSMark Cave-Ayland }
12866cc88d6bSMark Cave-Ayland 
12874e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id)
12884e78f3bfSMark Cave-Ayland {
12894e78f3bfSMark Cave-Ayland     ESPState *s = ESP(opaque);
12904e78f3bfSMark Cave-Ayland 
12914e78f3bfSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
12920bcd5a18SMark Cave-Ayland     return version_id >= 5;
12934e78f3bfSMark Cave-Ayland }
12944e78f3bfSMark Cave-Ayland 
12954eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id)
12964eb86065SPaolo Bonzini {
12974eb86065SPaolo Bonzini     ESPState *s = ESP(opaque);
12984eb86065SPaolo Bonzini 
12994eb86065SPaolo Bonzini     version_id = MIN(version_id, s->mig_version_id);
13004eb86065SPaolo Bonzini     return version_id >= 6;
13014eb86065SPaolo Bonzini }
13024eb86065SPaolo Bonzini 
130382003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
130482003450SMark Cave-Ayland {
130582003450SMark Cave-Ayland     ESPState *s = ESP(opaque);
130682003450SMark Cave-Ayland 
130782003450SMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
130882003450SMark Cave-Ayland     return version_id >= 5 && version_id <= 6;
130982003450SMark Cave-Ayland }
131082003450SMark Cave-Ayland 
1311ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque)
13120bd005beSMark Cave-Ayland {
1313ff4a1dabSMark Cave-Ayland     ESPState *s = ESP(object_resolve_path_component(
1314ff4a1dabSMark Cave-Ayland                       OBJECT(opaque), "esp"));
13150bd005beSMark Cave-Ayland 
13160bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13170bd005beSMark Cave-Ayland     return 0;
13180bd005beSMark Cave-Ayland }
13190bd005beSMark Cave-Ayland 
13200bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id)
13210bd005beSMark Cave-Ayland {
13220bd005beSMark Cave-Ayland     ESPState *s = ESP(opaque);
1323042879fcSMark Cave-Ayland     int len, i;
13240bd005beSMark Cave-Ayland 
13256cc88d6bSMark Cave-Ayland     version_id = MIN(version_id, s->mig_version_id);
13266cc88d6bSMark Cave-Ayland 
13276cc88d6bSMark Cave-Ayland     if (version_id < 5) {
13286cc88d6bSMark Cave-Ayland         esp_set_tc(s, s->mig_dma_left);
1329042879fcSMark Cave-Ayland 
1330042879fcSMark Cave-Ayland         /* Migrate ti_buf to fifo */
1331042879fcSMark Cave-Ayland         len = s->mig_ti_wptr - s->mig_ti_rptr;
1332042879fcSMark Cave-Ayland         for (i = 0; i < len; i++) {
1333042879fcSMark Cave-Ayland             fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1334042879fcSMark Cave-Ayland         }
1335023666daSMark Cave-Ayland 
1336023666daSMark Cave-Ayland         /* Migrate cmdbuf to cmdfifo */
1337023666daSMark Cave-Ayland         for (i = 0; i < s->mig_cmdlen; i++) {
1338023666daSMark Cave-Ayland             fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1339023666daSMark Cave-Ayland         }
13406cc88d6bSMark Cave-Ayland     }
13416cc88d6bSMark Cave-Ayland 
13420bd005beSMark Cave-Ayland     s->mig_version_id = vmstate_esp.version_id;
13430bd005beSMark Cave-Ayland     return 0;
13440bd005beSMark Cave-Ayland }
13450bd005beSMark Cave-Ayland 
13469c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
1347cc9952f3SBlue Swirl     .name = "esp",
134882003450SMark Cave-Ayland     .version_id = 7,
1349cc9952f3SBlue Swirl     .minimum_version_id = 3,
13500bd005beSMark Cave-Ayland     .post_load = esp_post_load,
13512d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
1352cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
1353cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
1354cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
1355042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1356042879fcSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1357042879fcSMark Cave-Ayland         VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
13583944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
13594aaa6ac3SMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
13604aaa6ac3SMark Cave-Ayland                             esp_is_before_version_5),
13614aaa6ac3SMark Cave-Ayland         VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
13624aaa6ac3SMark Cave-Ayland                           esp_is_before_version_5),
1363cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
1364023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1365023666daSMark Cave-Ayland                               esp_is_before_version_5, 0, 16),
1366023666daSMark Cave-Ayland         VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1367023666daSMark Cave-Ayland                               esp_is_before_version_5, 16,
1368023666daSMark Cave-Ayland                               sizeof(typeof_field(ESPState, mig_cmdbuf))),
1369023666daSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
1370cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
13716cc88d6bSMark Cave-Ayland         VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
13728dded6deSMark Cave-Ayland         VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
1373023666daSMark Cave-Ayland         VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
1374042879fcSMark Cave-Ayland         VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
1375023666daSMark Cave-Ayland         VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
137682003450SMark Cave-Ayland         VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
137782003450SMark Cave-Ayland                            esp_is_between_version_5_and_6),
13784eb86065SPaolo Bonzini         VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
1379442de89aSMark Cave-Ayland         VMSTATE_BOOL(drq_state, ESPState),
1380cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
138174d71ea1SLaurent Vivier     },
1382cc9952f3SBlue Swirl };
13836f7e9aecSbellard 
1384a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
1385a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
1386a391fdbcSHervé Poussineau {
1387a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1388eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1389a391fdbcSHervé Poussineau     uint32_t saddr;
1390a391fdbcSHervé Poussineau 
1391a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1392eb169c76SMark Cave-Ayland     esp_reg_write(s, saddr, val);
1393a391fdbcSHervé Poussineau }
1394a391fdbcSHervé Poussineau 
1395a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
1396a391fdbcSHervé Poussineau                                     unsigned int size)
1397a391fdbcSHervé Poussineau {
1398a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
1399eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1400a391fdbcSHervé Poussineau     uint32_t saddr;
1401a391fdbcSHervé Poussineau 
1402a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
1403eb169c76SMark Cave-Ayland     return esp_reg_read(s, saddr);
1404a391fdbcSHervé Poussineau }
1405a391fdbcSHervé Poussineau 
1406a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
1407a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
1408a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
1409a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
1410a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
1411a391fdbcSHervé Poussineau };
1412a391fdbcSHervé Poussineau 
141374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
141474d71ea1SLaurent Vivier                                   uint64_t val, unsigned int size)
141574d71ea1SLaurent Vivier {
141674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1417eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
141874d71ea1SLaurent Vivier 
1419960ebfd9SMark Cave-Ayland     trace_esp_pdma_write(size);
1420960ebfd9SMark Cave-Ayland 
142174d71ea1SLaurent Vivier     switch (size) {
142274d71ea1SLaurent Vivier     case 1:
1423761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
142474d71ea1SLaurent Vivier         break;
142574d71ea1SLaurent Vivier     case 2:
1426761bef75SMark Cave-Ayland         esp_pdma_write(s, val >> 8);
1427761bef75SMark Cave-Ayland         esp_pdma_write(s, val);
142874d71ea1SLaurent Vivier         break;
142974d71ea1SLaurent Vivier     }
1430b46a43a2SMark Cave-Ayland     esp_do_dma(s);
143174d71ea1SLaurent Vivier }
143274d71ea1SLaurent Vivier 
143374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
143474d71ea1SLaurent Vivier                                      unsigned int size)
143574d71ea1SLaurent Vivier {
143674d71ea1SLaurent Vivier     SysBusESPState *sysbus = opaque;
1437eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
143874d71ea1SLaurent Vivier     uint64_t val = 0;
143974d71ea1SLaurent Vivier 
1440960ebfd9SMark Cave-Ayland     trace_esp_pdma_read(size);
1441960ebfd9SMark Cave-Ayland 
144274d71ea1SLaurent Vivier     switch (size) {
144374d71ea1SLaurent Vivier     case 1:
1444761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
144574d71ea1SLaurent Vivier         break;
144674d71ea1SLaurent Vivier     case 2:
1447761bef75SMark Cave-Ayland         val = esp_pdma_read(s);
1448761bef75SMark Cave-Ayland         val = (val << 8) | esp_pdma_read(s);
144974d71ea1SLaurent Vivier         break;
145074d71ea1SLaurent Vivier     }
1451b46a43a2SMark Cave-Ayland     esp_do_dma(s);
145274d71ea1SLaurent Vivier     return val;
145374d71ea1SLaurent Vivier }
145474d71ea1SLaurent Vivier 
1455a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1456a7a22088SMark Cave-Ayland {
1457a7a22088SMark Cave-Ayland     ESPState *s = container_of(req->bus, ESPState, bus);
1458a7a22088SMark Cave-Ayland 
1459a7a22088SMark Cave-Ayland     scsi_req_ref(req);
1460a7a22088SMark Cave-Ayland     s->current_req = req;
1461a7a22088SMark Cave-Ayland     return s;
1462a7a22088SMark Cave-Ayland }
1463a7a22088SMark Cave-Ayland 
146474d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = {
146574d71ea1SLaurent Vivier     .read = sysbus_esp_pdma_read,
146674d71ea1SLaurent Vivier     .write = sysbus_esp_pdma_write,
146774d71ea1SLaurent Vivier     .endianness = DEVICE_NATIVE_ENDIAN,
146874d71ea1SLaurent Vivier     .valid.min_access_size = 1,
1469cf1b8286SMark Cave-Ayland     .valid.max_access_size = 4,
1470cf1b8286SMark Cave-Ayland     .impl.min_access_size = 1,
1471cf1b8286SMark Cave-Ayland     .impl.max_access_size = 2,
147274d71ea1SLaurent Vivier };
147374d71ea1SLaurent Vivier 
1474afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
1475afd4030cSPaolo Bonzini     .tcq = false,
14767e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
14777e0380b9SPaolo Bonzini     .max_lun = 7,
1478afd4030cSPaolo Bonzini 
1479a7a22088SMark Cave-Ayland     .load_request = esp_load_request,
1480c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
148194d3f98aSPaolo Bonzini     .complete = esp_command_complete,
148294d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
1483cfdc1bb0SPaolo Bonzini };
1484cfdc1bb0SPaolo Bonzini 
1485a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
1486cfb9de9cSPaul Brook {
148784fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(opaque);
1488eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1489a391fdbcSHervé Poussineau 
1490a391fdbcSHervé Poussineau     switch (irq) {
1491a391fdbcSHervé Poussineau     case 0:
1492a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
1493a391fdbcSHervé Poussineau         break;
1494a391fdbcSHervé Poussineau     case 1:
1495b86dc5cbSMark Cave-Ayland         esp_dma_enable(s, irq, level);
1496a391fdbcSHervé Poussineau         break;
1497a391fdbcSHervé Poussineau     }
1498a391fdbcSHervé Poussineau }
1499a391fdbcSHervé Poussineau 
1500b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
1501a391fdbcSHervé Poussineau {
1502b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
150384fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1504eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1505eb169c76SMark Cave-Ayland 
1506eb169c76SMark Cave-Ayland     if (!qdev_realize(DEVICE(s), NULL, errp)) {
1507eb169c76SMark Cave-Ayland         return;
1508eb169c76SMark Cave-Ayland     }
15096f7e9aecSbellard 
1510b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
15116dec7c0dSMark Cave-Ayland     sysbus_init_irq(sbd, &s->drq_irq);
1512a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
15136f7e9aecSbellard 
1514d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
151529776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
151674d71ea1SLaurent Vivier                           sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
1517b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
151874d71ea1SLaurent Vivier     memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
1519cf1b8286SMark Cave-Ayland                           sysbus, "esp-pdma", 4);
152074d71ea1SLaurent Vivier     sysbus_init_mmio(sbd, &sysbus->pdma);
15216f7e9aecSbellard 
1522b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
15232d069babSblueswir1 
1524739e95f5SPeter Maydell     scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
152567e999beSbellard }
1526cfb9de9cSPaul Brook 
1527a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
1528a391fdbcSHervé Poussineau {
152984fbefedSMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(dev);
1530eb169c76SMark Cave-Ayland     ESPState *s = ESP(&sysbus->esp);
1531eb169c76SMark Cave-Ayland 
1532eb169c76SMark Cave-Ayland     esp_hard_reset(s);
1533eb169c76SMark Cave-Ayland }
1534eb169c76SMark Cave-Ayland 
1535eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj)
1536eb169c76SMark Cave-Ayland {
1537eb169c76SMark Cave-Ayland     SysBusESPState *sysbus = SYSBUS_ESP(obj);
1538eb169c76SMark Cave-Ayland 
1539eb169c76SMark Cave-Ayland     object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
1540a391fdbcSHervé Poussineau }
1541a391fdbcSHervé Poussineau 
1542a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
1543a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
15440bd005beSMark Cave-Ayland     .version_id = 2,
1545ea84a442SGuenter Roeck     .minimum_version_id = 1,
1546ff4a1dabSMark Cave-Ayland     .pre_save = esp_pre_save,
15472d7b39a6SRichard Henderson     .fields = (const VMStateField[]) {
15480bd005beSMark Cave-Ayland         VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
1549a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1550a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
1551a391fdbcSHervé Poussineau     }
1552999e12bbSAnthony Liguori };
1553999e12bbSAnthony Liguori 
1554a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
1555999e12bbSAnthony Liguori {
155639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1557999e12bbSAnthony Liguori 
1558b09318caSHu Tao     dc->realize = sysbus_esp_realize;
1559a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
1560a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
1561125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
156263235df8SBlue Swirl }
1563999e12bbSAnthony Liguori 
1564042879fcSMark Cave-Ayland static void esp_finalize(Object *obj)
1565042879fcSMark Cave-Ayland {
1566042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1567042879fcSMark Cave-Ayland 
1568042879fcSMark Cave-Ayland     fifo8_destroy(&s->fifo);
1569023666daSMark Cave-Ayland     fifo8_destroy(&s->cmdfifo);
1570042879fcSMark Cave-Ayland }
1571042879fcSMark Cave-Ayland 
1572042879fcSMark Cave-Ayland static void esp_init(Object *obj)
1573042879fcSMark Cave-Ayland {
1574042879fcSMark Cave-Ayland     ESPState *s = ESP(obj);
1575042879fcSMark Cave-Ayland 
1576042879fcSMark Cave-Ayland     fifo8_create(&s->fifo, ESP_FIFO_SZ);
1577023666daSMark Cave-Ayland     fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
1578042879fcSMark Cave-Ayland }
1579042879fcSMark Cave-Ayland 
1580eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data)
1581eb169c76SMark Cave-Ayland {
1582eb169c76SMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
1583eb169c76SMark Cave-Ayland 
1584eb169c76SMark Cave-Ayland     /* internal device for sysbusesp/pciespscsi, not user-creatable */
1585eb169c76SMark Cave-Ayland     dc->user_creatable = false;
1586eb169c76SMark Cave-Ayland     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1587eb169c76SMark Cave-Ayland }
1588eb169c76SMark Cave-Ayland 
1589499f4089SMark Cave-Ayland static const TypeInfo esp_info_types[] = {
1590499f4089SMark Cave-Ayland     {
1591499f4089SMark Cave-Ayland         .name          = TYPE_SYSBUS_ESP,
1592499f4089SMark Cave-Ayland         .parent        = TYPE_SYS_BUS_DEVICE,
1593499f4089SMark Cave-Ayland         .instance_init = sysbus_esp_init,
1594499f4089SMark Cave-Ayland         .instance_size = sizeof(SysBusESPState),
1595499f4089SMark Cave-Ayland         .class_init    = sysbus_esp_class_init,
1596499f4089SMark Cave-Ayland     },
1597499f4089SMark Cave-Ayland     {
1598eb169c76SMark Cave-Ayland         .name = TYPE_ESP,
1599eb169c76SMark Cave-Ayland         .parent = TYPE_DEVICE,
1600042879fcSMark Cave-Ayland         .instance_init = esp_init,
1601042879fcSMark Cave-Ayland         .instance_finalize = esp_finalize,
1602eb169c76SMark Cave-Ayland         .instance_size = sizeof(ESPState),
1603eb169c76SMark Cave-Ayland         .class_init = esp_class_init,
1604499f4089SMark Cave-Ayland     },
1605eb169c76SMark Cave-Ayland };
1606eb169c76SMark Cave-Ayland 
1607499f4089SMark Cave-Ayland DEFINE_TYPES(esp_info_types)
1608